]> git.proxmox.com Git - mirror_qemu.git/blame - hw/intc/apic_common.c
audio: fix missing break
[mirror_qemu.git] / hw / intc / apic_common.c
CommitLineData
dae01685
JK
1/*
2 * APIC support - common bits of emulated and KVM kernel model
3 *
4 * Copyright (c) 2004-2005 Fabrice Bellard
5 * Copyright (c) 2011 Jan Kiszka, Siemens AG
6 *
7 * This library is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU Lesser General Public
9 * License as published by the Free Software Foundation; either
10 * version 2 of the License, or (at your option) any later version.
11 *
12 * This library is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
15 * Lesser General Public License for more details.
16 *
17 * You should have received a copy of the GNU Lesser General Public
18 * License along with this library; if not, see <http://www.gnu.org/licenses/>
19 */
0b8fa32f 20
b6a0aa05 21#include "qemu/osdep.h"
2f114315 22#include "qemu/error-report.h"
0b8fa32f 23#include "qemu/module.h"
da34e65c 24#include "qapi/error.h"
33c11879 25#include "cpu.h"
33d7a288 26#include "qapi/visitor.h"
0d09e41a
PB
27#include "hw/i386/apic.h"
28#include "hw/i386/apic_internal.h"
dae01685 29#include "trace.h"
b0cb0a66 30#include "sysemu/hax.h"
9c17d615 31#include "sysemu/kvm.h"
a27bd6c7 32#include "hw/qdev-properties.h"
53a89e26 33#include "hw/sysbus.h"
ca77ee28 34#include "migration/qemu-file-types.h"
d6454270 35#include "migration/vmstate.h"
dae01685
JK
36
37static int apic_irq_delivered;
e5ad936b 38bool apic_report_tpr_access;
dae01685 39
d3b0c9e9 40void cpu_set_apic_base(DeviceState *dev, uint64_t val)
dae01685 41{
dae01685
JK
42 trace_cpu_set_apic_base(val);
43
d3b0c9e9
XZ
44 if (dev) {
45 APICCommonState *s = APIC_COMMON(dev);
999e12bb 46 APICCommonClass *info = APIC_COMMON_GET_CLASS(s);
facb07cd
IM
47 /* switching to x2APIC, reset possibly modified xAPIC ID */
48 if (!(s->apicbase & MSR_IA32_APICBASE_EXTD) &&
49 (val & MSR_IA32_APICBASE_EXTD)) {
50 s->id = s->initial_apic_id;
51 }
dae01685
JK
52 info->set_base(s, val);
53 }
54}
55
d3b0c9e9 56uint64_t cpu_get_apic_base(DeviceState *dev)
dae01685 57{
d3b0c9e9
XZ
58 if (dev) {
59 APICCommonState *s = APIC_COMMON(dev);
999e12bb
AL
60 trace_cpu_get_apic_base((uint64_t)s->apicbase);
61 return s->apicbase;
62 } else {
dd673288
IM
63 trace_cpu_get_apic_base(MSR_IA32_APICBASE_BSP);
64 return MSR_IA32_APICBASE_BSP;
999e12bb 65 }
dae01685
JK
66}
67
d3b0c9e9 68void cpu_set_apic_tpr(DeviceState *dev, uint8_t val)
dae01685 69{
999e12bb
AL
70 APICCommonState *s;
71 APICCommonClass *info;
dae01685 72
d3b0c9e9 73 if (!dev) {
999e12bb 74 return;
dae01685 75 }
999e12bb 76
d3b0c9e9 77 s = APIC_COMMON(dev);
999e12bb
AL
78 info = APIC_COMMON_GET_CLASS(s);
79
80 info->set_tpr(s, val);
dae01685
JK
81}
82
d3b0c9e9 83uint8_t cpu_get_apic_tpr(DeviceState *dev)
e5ad936b
JK
84{
85 APICCommonState *s;
86 APICCommonClass *info;
87
d3b0c9e9 88 if (!dev) {
e5ad936b
JK
89 return 0;
90 }
91
d3b0c9e9 92 s = APIC_COMMON(dev);
e5ad936b
JK
93 info = APIC_COMMON_GET_CLASS(s);
94
95 return info->get_tpr(s);
96}
97
d3b0c9e9 98void apic_enable_tpr_access_reporting(DeviceState *dev, bool enable)
e5ad936b 99{
d3b0c9e9 100 APICCommonState *s = APIC_COMMON(dev);
e5ad936b
JK
101 APICCommonClass *info = APIC_COMMON_GET_CLASS(s);
102
103 apic_report_tpr_access = enable;
104 if (info->enable_tpr_reporting) {
105 info->enable_tpr_reporting(s, enable);
106 }
107}
108
d3b0c9e9 109void apic_enable_vapic(DeviceState *dev, hwaddr paddr)
dae01685 110{
d3b0c9e9 111 APICCommonState *s = APIC_COMMON(dev);
e5ad936b 112 APICCommonClass *info = APIC_COMMON_GET_CLASS(s);
dae01685 113
e5ad936b
JK
114 s->vapic_paddr = paddr;
115 info->vapic_base_update(s);
dae01685
JK
116}
117
d3b0c9e9 118void apic_handle_tpr_access_report(DeviceState *dev, target_ulong ip,
d362e757
JK
119 TPRAccess access)
120{
d3b0c9e9 121 APICCommonState *s = APIC_COMMON(dev);
e5ad936b 122
d77953b9 123 vapic_report_tpr_access(s->vapic, CPU(s->cpu), ip, access);
d362e757
JK
124}
125
dae01685
JK
126void apic_report_irq_delivered(int delivered)
127{
128 apic_irq_delivered += delivered;
129
130 trace_apic_report_irq_delivered(apic_irq_delivered);
131}
132
133void apic_reset_irq_delivered(void)
134{
9bcec938
FCE
135 /* Copy this into a local variable to encourage gcc to emit a plain
136 * register for a sys/sdt.h marker. For details on this workaround, see:
137 * https://sourceware.org/bugzilla/show_bug.cgi?id=13296
138 */
139 volatile int a_i_d = apic_irq_delivered;
140 trace_apic_reset_irq_delivered(a_i_d);
dae01685
JK
141
142 apic_irq_delivered = 0;
143}
144
145int apic_get_irq_delivered(void)
146{
147 trace_apic_get_irq_delivered(apic_irq_delivered);
148
149 return apic_irq_delivered;
150}
151
d3b0c9e9 152void apic_deliver_nmi(DeviceState *dev)
dae01685 153{
d3b0c9e9 154 APICCommonState *s = APIC_COMMON(dev);
999e12bb 155 APICCommonClass *info = APIC_COMMON_GET_CLASS(s);
dae01685 156
dae01685
JK
157 info->external_nmi(s);
158}
159
7a380ca3
JK
160bool apic_next_timer(APICCommonState *s, int64_t current_time)
161{
162 int64_t d;
163
164 /* We need to store the timer state separately to support APIC
165 * implementations that maintain a non-QEMU timer, e.g. inside the
166 * host kernel. This open-coded state allows us to migrate between
167 * both models. */
168 s->timer_expiry = -1;
169
170 if (s->lvt[APIC_LVT_TIMER] & APIC_LVT_MASKED) {
171 return false;
172 }
173
174 d = (current_time - s->initial_count_load_time) >> s->count_shift;
175
176 if (s->lvt[APIC_LVT_TIMER] & APIC_LVT_TIMER_PERIODIC) {
177 if (!s->initial_count) {
178 return false;
179 }
180 d = ((d / ((uint64_t)s->initial_count + 1)) + 1) *
181 ((uint64_t)s->initial_count + 1);
182 } else {
183 if (d >= s->initial_count) {
184 return false;
185 }
186 d = (uint64_t)s->initial_count + 1;
187 }
188 s->next_time = s->initial_count_load_time + (d << s->count_shift);
189 s->timer_expiry = s->next_time;
190 return true;
191}
192
d3b0c9e9 193void apic_init_reset(DeviceState *dev)
dae01685 194{
927411fa
PB
195 APICCommonState *s;
196 APICCommonClass *info;
dae01685
JK
197 int i;
198
927411fa 199 if (!dev) {
dae01685
JK
200 return;
201 }
927411fa 202 s = APIC_COMMON(dev);
dae01685
JK
203 s->tpr = 0;
204 s->spurious_vec = 0xff;
205 s->log_dest = 0;
206 s->dest_mode = 0xf;
207 memset(s->isr, 0, sizeof(s->isr));
208 memset(s->tmr, 0, sizeof(s->tmr));
209 memset(s->irr, 0, sizeof(s->irr));
210 for (i = 0; i < APIC_LVT_NB; i++) {
211 s->lvt[i] = APIC_LVT_MASKED;
212 }
213 s->esr = 0;
214 memset(s->icr, 0, sizeof(s->icr));
215 s->divide_conf = 0;
216 s->count_shift = 0;
217 s->initial_count = 0;
218 s->initial_count_load_time = 0;
219 s->next_time = 0;
7b4d915e 220 s->wait_for_sipi = !cpu_is_bsp(s->cpu);
dae01685 221
7a380ca3 222 if (s->timer) {
bc72ad67 223 timer_del(s->timer);
7a380ca3
JK
224 }
225 s->timer_expiry = -1;
575a6f40 226
927411fa 227 info = APIC_COMMON_GET_CLASS(s);
575a6f40
PB
228 if (info->reset) {
229 info->reset(s);
230 }
dae01685
JK
231}
232
9cb11fd7 233void apic_designate_bsp(DeviceState *dev, bool bsp)
dd673288 234{
d3b0c9e9 235 if (dev == NULL) {
dd673288
IM
236 return;
237 }
238
d3b0c9e9 239 APICCommonState *s = APIC_COMMON(dev);
9cb11fd7
NA
240 if (bsp) {
241 s->apicbase |= MSR_IA32_APICBASE_BSP;
242 } else {
243 s->apicbase &= ~MSR_IA32_APICBASE_BSP;
244 }
dd673288
IM
245}
246
d3b0c9e9 247static void apic_reset_common(DeviceState *dev)
dae01685 248{
d3b0c9e9 249 APICCommonState *s = APIC_COMMON(dev);
e5ad936b 250 APICCommonClass *info = APIC_COMMON_GET_CLASS(s);
81329754 251 uint32_t bsp;
dae01685 252
81329754
DL
253 bsp = s->apicbase & MSR_IA32_APICBASE_BSP;
254 s->apicbase = APIC_DEFAULT_ADDRESS | bsp | MSR_IA32_APICBASE_ENABLE;
4c34897a 255 s->id = s->initial_apic_id;
dae01685 256
f65e8212
PD
257 apic_reset_irq_delivered();
258
e5ad936b
JK
259 s->vapic_paddr = 0;
260 info->vapic_base_update(s);
261
d3b0c9e9 262 apic_init_reset(dev);
dae01685
JK
263}
264
265/* This function is only used for old state version 1 and 2 */
266static int apic_load_old(QEMUFile *f, void *opaque, int version_id)
267{
268 APICCommonState *s = opaque;
a4aecd28 269 APICCommonClass *info = APIC_COMMON_GET_CLASS(s);
dae01685
JK
270 int i;
271
272 if (version_id > 2) {
273 return -EINVAL;
274 }
275
276 /* XXX: what if the base changes? (registered memory regions) */
277 qemu_get_be32s(f, &s->apicbase);
278 qemu_get_8s(f, &s->id);
279 qemu_get_8s(f, &s->arb_id);
280 qemu_get_8s(f, &s->tpr);
281 qemu_get_be32s(f, &s->spurious_vec);
282 qemu_get_8s(f, &s->log_dest);
283 qemu_get_8s(f, &s->dest_mode);
284 for (i = 0; i < 8; i++) {
285 qemu_get_be32s(f, &s->isr[i]);
286 qemu_get_be32s(f, &s->tmr[i]);
287 qemu_get_be32s(f, &s->irr[i]);
288 }
289 for (i = 0; i < APIC_LVT_NB; i++) {
290 qemu_get_be32s(f, &s->lvt[i]);
291 }
292 qemu_get_be32s(f, &s->esr);
293 qemu_get_be32s(f, &s->icr[0]);
294 qemu_get_be32s(f, &s->icr[1]);
295 qemu_get_be32s(f, &s->divide_conf);
296 s->count_shift = qemu_get_be32(f);
297 qemu_get_be32s(f, &s->initial_count);
298 s->initial_count_load_time = qemu_get_be64(f);
299 s->next_time = qemu_get_be64(f);
300
301 if (version_id >= 2) {
a4aecd28
JK
302 s->timer_expiry = qemu_get_be64(f);
303 }
304
305 if (info->post_load) {
306 info->post_load(s);
dae01685
JK
307 }
308 return 0;
309}
310
f6e98444
IM
311static const VMStateDescription vmstate_apic_common;
312
494c2717 313static void apic_common_realize(DeviceState *dev, Error **errp)
dae01685 314{
999e12bb
AL
315 APICCommonState *s = APIC_COMMON(dev);
316 APICCommonClass *info;
e5ad936b 317 static DeviceState *vapic;
f6e98444 318 int instance_id = s->id;
dae01685 319
999e12bb 320 info = APIC_COMMON_GET_CLASS(s);
494c2717 321 info->realize(dev, errp);
e5ad936b 322
a9605e03
JK
323 /* Note: We need at least 1M to map the VAPIC option ROM */
324 if (!vapic && s->vapic_control & VAPIC_ENABLE_MASK &&
b0cb0a66 325 !hax_enabled() && ram_size >= 1024 * 1024) {
e5ad936b
JK
326 vapic = sysbus_create_simple("kvmvapic", -1, NULL);
327 }
328 s->vapic = vapic;
329 if (apic_report_tpr_access && info->enable_tpr_reporting) {
330 info->enable_tpr_reporting(s, true);
331 }
332
f6e98444
IM
333 if (s->legacy_instance_id) {
334 instance_id = -1;
335 }
336 vmstate_register_with_alias_id(NULL, instance_id, &vmstate_apic_common,
bc5c4f21 337 s, -1, 0, NULL);
dae01685
JK
338}
339
9c156f9d
IM
340static void apic_common_unrealize(DeviceState *dev, Error **errp)
341{
342 APICCommonState *s = APIC_COMMON(dev);
343 APICCommonClass *info = APIC_COMMON_GET_CLASS(s);
344
f6e98444 345 vmstate_unregister(NULL, &vmstate_apic_common, s);
9c156f9d
IM
346 info->unrealize(dev, errp);
347
348 if (apic_report_tpr_access && info->enable_tpr_reporting) {
349 info->enable_tpr_reporting(s, false);
350 }
351}
352
c2c00148
PD
353static int apic_pre_load(void *opaque)
354{
355 APICCommonState *s = APIC_COMMON(opaque);
356
357 /* The default is !cpu_is_bsp(s->cpu), but the common value is 0
358 * so that's what apic_common_sipi_needed checks for. Reset to
359 * the value that is assumed when the apic_sipi subsection is
360 * absent.
361 */
362 s->wait_for_sipi = 0;
363 return 0;
364}
365
44b1ff31 366static int apic_dispatch_pre_save(void *opaque)
e5ad936b
JK
367{
368 APICCommonState *s = APIC_COMMON(opaque);
369 APICCommonClass *info = APIC_COMMON_GET_CLASS(s);
370
371 if (info->pre_save) {
372 info->pre_save(s);
373 }
44b1ff31
DDAG
374
375 return 0;
e5ad936b
JK
376}
377
7a380ca3
JK
378static int apic_dispatch_post_load(void *opaque, int version_id)
379{
999e12bb
AL
380 APICCommonState *s = APIC_COMMON(opaque);
381 APICCommonClass *info = APIC_COMMON_GET_CLASS(s);
7a380ca3
JK
382
383 if (info->post_load) {
384 info->post_load(s);
385 }
386 return 0;
387}
388
c2c00148
PD
389static bool apic_common_sipi_needed(void *opaque)
390{
391 APICCommonState *s = APIC_COMMON(opaque);
392 return s->wait_for_sipi != 0;
393}
394
395static const VMStateDescription vmstate_apic_common_sipi = {
396 .name = "apic_sipi",
397 .version_id = 1,
398 .minimum_version_id = 1,
5cd8cada 399 .needed = apic_common_sipi_needed,
c2c00148
PD
400 .fields = (VMStateField[]) {
401 VMSTATE_INT32(sipi_vector, APICCommonState),
402 VMSTATE_INT32(wait_for_sipi, APICCommonState),
403 VMSTATE_END_OF_LIST()
404 }
405};
406
dae01685
JK
407static const VMStateDescription vmstate_apic_common = {
408 .name = "apic",
409 .version_id = 3,
410 .minimum_version_id = 3,
411 .minimum_version_id_old = 1,
412 .load_state_old = apic_load_old,
c2c00148 413 .pre_load = apic_pre_load,
e5ad936b 414 .pre_save = apic_dispatch_pre_save,
7a380ca3 415 .post_load = apic_dispatch_post_load,
dae01685
JK
416 .fields = (VMStateField[]) {
417 VMSTATE_UINT32(apicbase, APICCommonState),
418 VMSTATE_UINT8(id, APICCommonState),
419 VMSTATE_UINT8(arb_id, APICCommonState),
420 VMSTATE_UINT8(tpr, APICCommonState),
421 VMSTATE_UINT32(spurious_vec, APICCommonState),
422 VMSTATE_UINT8(log_dest, APICCommonState),
423 VMSTATE_UINT8(dest_mode, APICCommonState),
424 VMSTATE_UINT32_ARRAY(isr, APICCommonState, 8),
425 VMSTATE_UINT32_ARRAY(tmr, APICCommonState, 8),
426 VMSTATE_UINT32_ARRAY(irr, APICCommonState, 8),
427 VMSTATE_UINT32_ARRAY(lvt, APICCommonState, APIC_LVT_NB),
428 VMSTATE_UINT32(esr, APICCommonState),
429 VMSTATE_UINT32_ARRAY(icr, APICCommonState, 2),
430 VMSTATE_UINT32(divide_conf, APICCommonState),
431 VMSTATE_INT32(count_shift, APICCommonState),
432 VMSTATE_UINT32(initial_count, APICCommonState),
433 VMSTATE_INT64(initial_count_load_time, APICCommonState),
434 VMSTATE_INT64(next_time, APICCommonState),
7a380ca3
JK
435 VMSTATE_INT64(timer_expiry,
436 APICCommonState), /* open-coded timer state */
dae01685 437 VMSTATE_END_OF_LIST()
c2c00148 438 },
5cd8cada
JQ
439 .subsections = (const VMStateDescription*[]) {
440 &vmstate_apic_common_sipi,
441 NULL
dae01685
JK
442 }
443};
444
445static Property apic_properties_common[] = {
aa93200b 446 DEFINE_PROP_UINT8("version", APICCommonState, version, 0x14),
e5ad936b
JK
447 DEFINE_PROP_BIT("vapic", APICCommonState, vapic_control, VAPIC_ENABLE_BIT,
448 true),
f6e98444
IM
449 DEFINE_PROP_BOOL("legacy-instance-id", APICCommonState, legacy_instance_id,
450 false),
dae01685
JK
451 DEFINE_PROP_END_OF_LIST(),
452};
453
33d7a288
IM
454static void apic_common_get_id(Object *obj, Visitor *v, const char *name,
455 void *opaque, Error **errp)
456{
457 APICCommonState *s = APIC_COMMON(obj);
d528227d 458 uint32_t value;
33d7a288
IM
459
460 value = s->apicbase & MSR_IA32_APICBASE_EXTD ? s->initial_apic_id : s->id;
d528227d 461 visit_type_uint32(v, name, &value, errp);
33d7a288
IM
462}
463
464static void apic_common_set_id(Object *obj, Visitor *v, const char *name,
465 void *opaque, Error **errp)
466{
467 APICCommonState *s = APIC_COMMON(obj);
468 DeviceState *dev = DEVICE(obj);
469 Error *local_err = NULL;
d528227d 470 uint32_t value;
33d7a288
IM
471
472 if (dev->realized) {
473 qdev_prop_set_after_realize(dev, name, errp);
474 return;
475 }
476
d528227d 477 visit_type_uint32(v, name, &value, &local_err);
33d7a288
IM
478 if (local_err) {
479 error_propagate(errp, local_err);
480 return;
481 }
482
483 s->initial_apic_id = value;
484 s->id = (uint8_t)value;
485}
486
487static void apic_common_initfn(Object *obj)
488{
489 APICCommonState *s = APIC_COMMON(obj);
490
491 s->id = s->initial_apic_id = -1;
d528227d 492 object_property_add(obj, "id", "uint32",
33d7a288
IM
493 apic_common_get_id,
494 apic_common_set_id, NULL, NULL, NULL);
495}
496
999e12bb
AL
497static void apic_common_class_init(ObjectClass *klass, void *data)
498{
39bffca2 499 DeviceClass *dc = DEVICE_CLASS(klass);
999e12bb 500
39bffca2 501 dc->reset = apic_reset_common;
39bffca2 502 dc->props = apic_properties_common;
46232aaa 503 dc->realize = apic_common_realize;
9c156f9d 504 dc->unrealize = apic_common_unrealize;
f37a4374
MA
505 /*
506 * Reason: APIC and CPU need to be wired up by
507 * x86_cpu_apic_create()
508 */
e90f2a8c 509 dc->user_creatable = false;
999e12bb 510}
dae01685 511
8c43a6f0 512static const TypeInfo apic_common_type = {
999e12bb 513 .name = TYPE_APIC_COMMON,
46232aaa 514 .parent = TYPE_DEVICE,
999e12bb 515 .instance_size = sizeof(APICCommonState),
33d7a288 516 .instance_init = apic_common_initfn,
999e12bb
AL
517 .class_size = sizeof(APICCommonClass),
518 .class_init = apic_common_class_init,
519 .abstract = true,
520};
521
d3b0c9e9 522static void apic_common_register_types(void)
999e12bb
AL
523{
524 type_register_static(&apic_common_type);
525}
526
d3b0c9e9 527type_init(apic_common_register_types)