]> git.proxmox.com Git - mirror_qemu.git/blame - hw/intc/i8259_common.c
migration: disable auto-converge during bulk block migration
[mirror_qemu.git] / hw / intc / i8259_common.c
CommitLineData
512709f5
JK
1/*
2 * QEMU 8259 - common bits of emulated and KVM kernel model
3 *
4 * Copyright (c) 2003-2004 Fabrice Bellard
5 * Copyright (c) 2011 Jan Kiszka, Siemens AG
6 *
7 * Permission is hereby granted, free of charge, to any person obtaining a copy
8 * of this software and associated documentation files (the "Software"), to deal
9 * in the Software without restriction, including without limitation the rights
10 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
11 * copies of the Software, and to permit persons to whom the Software is
12 * furnished to do so, subject to the following conditions:
13 *
14 * The above copyright notice and this permission notice shall be included in
15 * all copies or substantial portions of the Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
22 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
23 * THE SOFTWARE.
24 */
90191d07 25#include "qemu/osdep.h"
0d09e41a
PB
26#include "hw/i386/pc.h"
27#include "hw/isa/i8259_internal.h"
512709f5
JK
28
29void pic_reset_common(PICCommonState *s)
30{
31 s->last_irr = 0;
aa24822b 32 s->irr &= s->elcr;
512709f5
JK
33 s->imr = 0;
34 s->isr = 0;
35 s->priority_add = 0;
36 s->irq_base = 0;
37 s->read_reg_select = 0;
38 s->poll = 0;
39 s->special_mask = 0;
40 s->init_state = 0;
41 s->auto_eoi = 0;
42 s->rotate_on_auto_eoi = 0;
43 s->special_fully_nested_mode = 0;
44 s->init4 = 0;
45 s->single_mode = 0;
46 /* Note: ELCR is not reset */
47}
48
49static void pic_dispatch_pre_save(void *opaque)
50{
51 PICCommonState *s = opaque;
8f04ee08 52 PICCommonClass *info = PIC_COMMON_GET_CLASS(s);
512709f5
JK
53
54 if (info->pre_save) {
55 info->pre_save(s);
56 }
57}
58
59static int pic_dispatch_post_load(void *opaque, int version_id)
60{
61 PICCommonState *s = opaque;
8f04ee08 62 PICCommonClass *info = PIC_COMMON_GET_CLASS(s);
512709f5
JK
63
64 if (info->post_load) {
65 info->post_load(s);
66 }
67 return 0;
68}
69
db895a1e 70static void pic_common_realize(DeviceState *dev, Error **errp)
512709f5 71{
29bb5317 72 PICCommonState *s = PIC_COMMON(dev);
25a85359 73 ISADevice *isa = ISA_DEVICE(dev);
512709f5 74
25a85359 75 isa_register_ioport(isa, &s->base_io, s->iobase);
512709f5 76 if (s->elcr_addr != -1) {
25a85359 77 isa_register_ioport(isa, &s->elcr_io, s->elcr_addr);
512709f5
JK
78 }
79
db895a1e 80 qdev_set_legacy_instance_id(dev, s->iobase, 1);
512709f5
JK
81}
82
83ISADevice *i8259_init_chip(const char *name, ISABus *bus, bool master)
84{
4a17cc4f
AF
85 DeviceState *dev;
86 ISADevice *isadev;
512709f5 87
4a17cc4f
AF
88 isadev = isa_create(bus, name);
89 dev = DEVICE(isadev);
90 qdev_prop_set_uint32(dev, "iobase", master ? 0x20 : 0xa0);
91 qdev_prop_set_uint32(dev, "elcr_addr", master ? 0x4d0 : 0x4d1);
92 qdev_prop_set_uint8(dev, "elcr_mask", master ? 0xf8 : 0xde);
93 qdev_prop_set_bit(dev, "master", master);
94 qdev_init_nofail(dev);
512709f5 95
4a17cc4f 96 return isadev;
512709f5
JK
97}
98
99static const VMStateDescription vmstate_pic_common = {
100 .name = "i8259",
101 .version_id = 1,
102 .minimum_version_id = 1,
512709f5
JK
103 .pre_save = pic_dispatch_pre_save,
104 .post_load = pic_dispatch_post_load,
105 .fields = (VMStateField[]) {
106 VMSTATE_UINT8(last_irr, PICCommonState),
107 VMSTATE_UINT8(irr, PICCommonState),
108 VMSTATE_UINT8(imr, PICCommonState),
109 VMSTATE_UINT8(isr, PICCommonState),
110 VMSTATE_UINT8(priority_add, PICCommonState),
111 VMSTATE_UINT8(irq_base, PICCommonState),
112 VMSTATE_UINT8(read_reg_select, PICCommonState),
113 VMSTATE_UINT8(poll, PICCommonState),
114 VMSTATE_UINT8(special_mask, PICCommonState),
115 VMSTATE_UINT8(init_state, PICCommonState),
116 VMSTATE_UINT8(auto_eoi, PICCommonState),
117 VMSTATE_UINT8(rotate_on_auto_eoi, PICCommonState),
118 VMSTATE_UINT8(special_fully_nested_mode, PICCommonState),
119 VMSTATE_UINT8(init4, PICCommonState),
120 VMSTATE_UINT8(single_mode, PICCommonState),
121 VMSTATE_UINT8(elcr, PICCommonState),
122 VMSTATE_END_OF_LIST()
123 }
124};
125
126static Property pic_properties_common[] = {
c7bcc85d
PB
127 DEFINE_PROP_UINT32("iobase", PICCommonState, iobase, -1),
128 DEFINE_PROP_UINT32("elcr_addr", PICCommonState, elcr_addr, -1),
129 DEFINE_PROP_UINT8("elcr_mask", PICCommonState, elcr_mask, -1),
512709f5
JK
130 DEFINE_PROP_BIT("master", PICCommonState, master, 0, false),
131 DEFINE_PROP_END_OF_LIST(),
132};
133
8f04ee08
AL
134static void pic_common_class_init(ObjectClass *klass, void *data)
135{
39bffca2 136 DeviceClass *dc = DEVICE_CLASS(klass);
8f04ee08 137
39bffca2 138 dc->vmsd = &vmstate_pic_common;
39bffca2 139 dc->props = pic_properties_common;
db895a1e 140 dc->realize = pic_common_realize;
f3b17640
MA
141 /*
142 * Reason: unlike ordinary ISA devices, the PICs need additional
143 * wiring: its IRQ input lines are set up by board code, and the
144 * wiring of the slave to the master is hard-coded in device model
145 * code.
146 */
e90f2a8c 147 dc->user_creatable = false;
8f04ee08
AL
148}
149
8c43a6f0 150static const TypeInfo pic_common_type = {
8f04ee08
AL
151 .name = TYPE_PIC_COMMON,
152 .parent = TYPE_ISA_DEVICE,
153 .instance_size = sizeof(PICCommonState),
154 .class_size = sizeof(PICCommonClass),
155 .class_init = pic_common_class_init,
156 .abstract = true,
157};
158
29bb5317 159static void pic_common_register_types(void)
8f04ee08
AL
160{
161 type_register_static(&pic_common_type);
162}
163
29bb5317 164type_init(pic_common_register_types)