]> git.proxmox.com Git - mirror_qemu.git/blame - hw/intc/lm32_pic.c
Include qemu/module.h where needed, drop it from qemu-common.h
[mirror_qemu.git] / hw / intc / lm32_pic.c
CommitLineData
4ef66fa7
MW
1/*
2 * LatticeMico32 CPU interrupt controller logic.
3 *
4 * Copyright (c) 2010 Michael Walle <michael@walle.cc>
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
18 */
19
ea99dde1 20#include "qemu/osdep.h"
4ef66fa7 21
83c9f4ca 22#include "hw/hw.h"
83c9089e 23#include "monitor/monitor.h"
0b8fa32f 24#include "qemu/module.h"
83c9f4ca 25#include "hw/sysbus.h"
4ef66fa7 26#include "trace.h"
0d09e41a 27#include "hw/lm32/lm32_pic.h"
7c468ec5 28#include "hw/intc/intc.h"
4ef66fa7 29
1f8a9eac
AF
30#define TYPE_LM32_PIC "lm32-pic"
31#define LM32_PIC(obj) OBJECT_CHECK(LM32PicState, (obj), TYPE_LM32_PIC)
32
4ef66fa7 33struct LM32PicState {
1f8a9eac
AF
34 SysBusDevice parent_obj;
35
4ef66fa7
MW
36 qemu_irq parent_irq;
37 uint32_t im; /* interrupt mask */
38 uint32_t ip; /* interrupt pending */
39 uint32_t irq_state;
40
41 /* statistics */
7c468ec5 42 uint64_t stats_irq_count[32];
4ef66fa7
MW
43};
44typedef struct LM32PicState LM32PicState;
45
4ef66fa7
MW
46static void update_irq(LM32PicState *s)
47{
48 s->ip |= s->irq_state;
49
50 if (s->ip & s->im) {
51 trace_lm32_pic_raise_irq();
52 qemu_irq_raise(s->parent_irq);
53 } else {
54 trace_lm32_pic_lower_irq();
55 qemu_irq_lower(s->parent_irq);
56 }
57}
58
59static void irq_handler(void *opaque, int irq, int level)
60{
61 LM32PicState *s = opaque;
62
63 assert(irq < 32);
64 trace_lm32_pic_interrupt(irq, level);
65
66 if (level) {
67 s->irq_state |= (1 << irq);
68 s->stats_irq_count[irq]++;
69 } else {
70 s->irq_state &= ~(1 << irq);
71 }
72
73 update_irq(s);
74}
75
76void lm32_pic_set_im(DeviceState *d, uint32_t im)
77{
1f8a9eac 78 LM32PicState *s = LM32_PIC(d);
4ef66fa7
MW
79
80 trace_lm32_pic_set_im(im);
81 s->im = im;
82
83 update_irq(s);
84}
85
86void lm32_pic_set_ip(DeviceState *d, uint32_t ip)
87{
1f8a9eac 88 LM32PicState *s = LM32_PIC(d);
4ef66fa7
MW
89
90 trace_lm32_pic_set_ip(ip);
91
92 /* ack interrupt */
93 s->ip &= ~ip;
94
95 update_irq(s);
96}
97
98uint32_t lm32_pic_get_im(DeviceState *d)
99{
1f8a9eac 100 LM32PicState *s = LM32_PIC(d);
4ef66fa7
MW
101
102 trace_lm32_pic_get_im(s->im);
103 return s->im;
104}
105
106uint32_t lm32_pic_get_ip(DeviceState *d)
107{
1f8a9eac 108 LM32PicState *s = LM32_PIC(d);
4ef66fa7
MW
109
110 trace_lm32_pic_get_ip(s->ip);
111 return s->ip;
112}
113
114static void pic_reset(DeviceState *d)
115{
1f8a9eac 116 LM32PicState *s = LM32_PIC(d);
4ef66fa7
MW
117 int i;
118
119 s->im = 0;
120 s->ip = 0;
121 s->irq_state = 0;
122 for (i = 0; i < 32; i++) {
123 s->stats_irq_count[i] = 0;
124 }
125}
126
7c468ec5
HP
127static bool lm32_get_statistics(InterruptStatsProvider *obj,
128 uint64_t **irq_counts, unsigned int *nb_irqs)
129{
130 LM32PicState *s = LM32_PIC(obj);
131 *irq_counts = s->stats_irq_count;
132 *nb_irqs = ARRAY_SIZE(s->stats_irq_count);
133 return true;
134}
135
136static void lm32_print_info(InterruptStatsProvider *obj, Monitor *mon)
137{
138 LM32PicState *s = LM32_PIC(obj);
139 monitor_printf(mon, "lm32-pic: im=%08x ip=%08x irq_state=%08x\n",
140 s->im, s->ip, s->irq_state);
141}
142
5e502d31 143static void lm32_pic_init(Object *obj)
4ef66fa7 144{
5e502d31
XZ
145 DeviceState *dev = DEVICE(obj);
146 LM32PicState *s = LM32_PIC(obj);
147 SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
4ef66fa7 148
1f8a9eac
AF
149 qdev_init_gpio_in(dev, irq_handler, 32);
150 sysbus_init_irq(sbd, &s->parent_irq);
4ef66fa7
MW
151}
152
153static const VMStateDescription vmstate_lm32_pic = {
154 .name = "lm32-pic",
7c468ec5
HP
155 .version_id = 2,
156 .minimum_version_id = 2,
35d08458 157 .fields = (VMStateField[]) {
4ef66fa7
MW
158 VMSTATE_UINT32(im, LM32PicState),
159 VMSTATE_UINT32(ip, LM32PicState),
160 VMSTATE_UINT32(irq_state, LM32PicState),
7c468ec5 161 VMSTATE_UINT64_ARRAY(stats_irq_count, LM32PicState, 32),
4ef66fa7
MW
162 VMSTATE_END_OF_LIST()
163 }
164};
165
999e12bb
AL
166static void lm32_pic_class_init(ObjectClass *klass, void *data)
167{
39bffca2 168 DeviceClass *dc = DEVICE_CLASS(klass);
7c468ec5 169 InterruptStatsProviderClass *ic = INTERRUPT_STATS_PROVIDER_CLASS(klass);
999e12bb 170
39bffca2
AL
171 dc->reset = pic_reset;
172 dc->vmsd = &vmstate_lm32_pic;
7c468ec5
HP
173 ic->get_statistics = lm32_get_statistics;
174 ic->print_info = lm32_print_info;
999e12bb
AL
175}
176
8c43a6f0 177static const TypeInfo lm32_pic_info = {
1f8a9eac 178 .name = TYPE_LM32_PIC,
39bffca2
AL
179 .parent = TYPE_SYS_BUS_DEVICE,
180 .instance_size = sizeof(LM32PicState),
5e502d31 181 .instance_init = lm32_pic_init,
39bffca2 182 .class_init = lm32_pic_class_init,
7c468ec5
HP
183 .interfaces = (InterfaceInfo[]) {
184 { TYPE_INTERRUPT_STATS_PROVIDER },
185 { }
186 },
4ef66fa7
MW
187};
188
83f7d43a 189static void lm32_pic_register_types(void)
4ef66fa7 190{
39bffca2 191 type_register_static(&lm32_pic_info);
4ef66fa7
MW
192}
193
83f7d43a 194type_init(lm32_pic_register_types)