]> git.proxmox.com Git - mirror_qemu.git/blame - hw/intc/xics.c
target/ppc: correct htab shift for hash on radix
[mirror_qemu.git] / hw / intc / xics.c
CommitLineData
b5cec4c5
DG
1/*
2 * QEMU PowerPC pSeries Logical Partition (aka sPAPR) hardware System Emulator
3 *
4 * PAPR Virtualized Interrupt System, aka ICS/ICP aka xics
5 *
6 * Copyright (c) 2010,2011 David Gibson, IBM Corporation.
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a copy
9 * of this software and associated documentation files (the "Software"), to deal
10 * in the Software without restriction, including without limitation the rights
11 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
12 * copies of the Software, and to permit persons to whom the Software is
13 * furnished to do so, subject to the following conditions:
14 *
15 * The above copyright notice and this permission notice shall be included in
16 * all copies or substantial portions of the Software.
17 *
18 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
19 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
20 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
21 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
22 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
23 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
24 * THE SOFTWARE.
25 *
26 */
27
0d75590d 28#include "qemu/osdep.h"
da34e65c 29#include "qapi/error.h"
4771d756
PB
30#include "qemu-common.h"
31#include "cpu.h"
83c9f4ca 32#include "hw/hw.h"
500efa23 33#include "trace.h"
5d87e4b7 34#include "qemu/timer.h"
0d09e41a 35#include "hw/ppc/xics.h"
9ccff2a4 36#include "qemu/error-report.h"
5a3d7b23 37#include "qapi/visitor.h"
b1fc72f0
BH
38#include "monitor/monitor.h"
39#include "hw/intc/intc.h"
b5cec4c5 40
6449da45 41void icp_pic_print_info(ICPState *icp, Monitor *mon)
b1fc72f0 42{
b9038e78
CLG
43 int cpu_index = icp->cs ? icp->cs->cpu_index : -1;
44
45 if (!icp->output) {
46 return;
47 }
48 monitor_printf(mon, "CPU %d XIRR=%08x (%p) PP=%02x MFRR=%02x\n",
49 cpu_index, icp->xirr, icp->xirr_owner,
50 icp->pending_priority, icp->mfrr);
51}
52
6449da45 53void ics_pic_print_info(ICSState *ics, Monitor *mon)
b9038e78 54{
b1fc72f0
BH
55 uint32_t i;
56
b9038e78
CLG
57 monitor_printf(mon, "ICS %4x..%4x %p\n",
58 ics->offset, ics->offset + ics->nr_irqs - 1, ics);
b1fc72f0 59
b9038e78
CLG
60 if (!ics->irqs) {
61 return;
b1fc72f0
BH
62 }
63
b9038e78
CLG
64 for (i = 0; i < ics->nr_irqs; i++) {
65 ICSIRQState *irq = ics->irqs + i;
b1fc72f0 66
b9038e78 67 if (!(irq->flags & XICS_FLAGS_IRQ_MASK)) {
b1fc72f0
BH
68 continue;
69 }
b9038e78
CLG
70 monitor_printf(mon, " %4x %s %02x %02x\n",
71 ics->offset + i,
72 (irq->flags & XICS_FLAGS_IRQ_LSI) ?
73 "LSI" : "MSI",
74 irq->priority, irq->status);
b1fc72f0
BH
75 }
76}
77
b5cec4c5
DG
78/*
79 * ICP: Presentation layer
80 */
81
b5cec4c5
DG
82#define XISR_MASK 0x00ffffff
83#define CPPR_MASK 0xff000000
84
8e4fba20
CLG
85#define XISR(icp) (((icp)->xirr) & XISR_MASK)
86#define CPPR(icp) (((icp)->xirr) >> 24)
b5cec4c5 87
d4d7a59a
BH
88static void ics_reject(ICSState *ics, uint32_t nr)
89{
90 ICSStateClass *k = ICS_BASE_GET_CLASS(ics);
91
92 if (k->reject) {
93 k->reject(ics, nr);
94 }
95}
96
7844e12b 97void ics_resend(ICSState *ics)
d4d7a59a
BH
98{
99 ICSStateClass *k = ICS_BASE_GET_CLASS(ics);
100
101 if (k->resend) {
102 k->resend(ics);
103 }
104}
105
106static void ics_eoi(ICSState *ics, int nr)
107{
108 ICSStateClass *k = ICS_BASE_GET_CLASS(ics);
109
110 if (k->eoi) {
111 k->eoi(ics, nr);
112 }
113}
b5cec4c5 114
8e4fba20 115static void icp_check_ipi(ICPState *icp)
b5cec4c5 116{
8e4fba20 117 if (XISR(icp) && (icp->pending_priority <= icp->mfrr)) {
b5cec4c5
DG
118 return;
119 }
120
8e4fba20 121 trace_xics_icp_check_ipi(icp->cs->cpu_index, icp->mfrr);
500efa23 122
8e4fba20
CLG
123 if (XISR(icp) && icp->xirr_owner) {
124 ics_reject(icp->xirr_owner, XISR(icp));
b5cec4c5
DG
125 }
126
8e4fba20
CLG
127 icp->xirr = (icp->xirr & ~XISR_MASK) | XICS_IPI;
128 icp->pending_priority = icp->mfrr;
129 icp->xirr_owner = NULL;
130 qemu_irq_raise(icp->output);
b5cec4c5
DG
131}
132
8e4fba20 133void icp_resend(ICPState *icp)
b5cec4c5 134{
8e4fba20 135 XICSFabric *xi = icp->xics;
2cd908d0 136 XICSFabricClass *xic = XICS_FABRIC_GET_CLASS(xi);
b5cec4c5 137
8e4fba20
CLG
138 if (icp->mfrr < CPPR(icp)) {
139 icp_check_ipi(icp);
cc706a53 140 }
2cd908d0
CLG
141
142 xic->ics_resend(xi);
b5cec4c5
DG
143}
144
8e4fba20 145void icp_set_cppr(ICPState *icp, uint8_t cppr)
b5cec4c5 146{
b5cec4c5
DG
147 uint8_t old_cppr;
148 uint32_t old_xisr;
149
8e4fba20
CLG
150 old_cppr = CPPR(icp);
151 icp->xirr = (icp->xirr & ~CPPR_MASK) | (cppr << 24);
b5cec4c5
DG
152
153 if (cppr < old_cppr) {
8e4fba20
CLG
154 if (XISR(icp) && (cppr <= icp->pending_priority)) {
155 old_xisr = XISR(icp);
156 icp->xirr &= ~XISR_MASK; /* Clear XISR */
157 icp->pending_priority = 0xff;
158 qemu_irq_lower(icp->output);
159 if (icp->xirr_owner) {
160 ics_reject(icp->xirr_owner, old_xisr);
161 icp->xirr_owner = NULL;
cc706a53 162 }
b5cec4c5
DG
163 }
164 } else {
8e4fba20
CLG
165 if (!XISR(icp)) {
166 icp_resend(icp);
b5cec4c5
DG
167 }
168 }
169}
170
8e4fba20 171void icp_set_mfrr(ICPState *icp, uint8_t mfrr)
b5cec4c5 172{
8e4fba20
CLG
173 icp->mfrr = mfrr;
174 if (mfrr < CPPR(icp)) {
175 icp_check_ipi(icp);
b5cec4c5
DG
176 }
177}
178
8e4fba20 179uint32_t icp_accept(ICPState *icp)
b5cec4c5 180{
8e4fba20 181 uint32_t xirr = icp->xirr;
b5cec4c5 182
8e4fba20
CLG
183 qemu_irq_lower(icp->output);
184 icp->xirr = icp->pending_priority << 24;
185 icp->pending_priority = 0xff;
186 icp->xirr_owner = NULL;
500efa23 187
8e4fba20 188 trace_xics_icp_accept(xirr, icp->xirr);
500efa23 189
b5cec4c5
DG
190 return xirr;
191}
192
8e4fba20 193uint32_t icp_ipoll(ICPState *icp, uint32_t *mfrr)
1cbd2220
BH
194{
195 if (mfrr) {
8e4fba20 196 *mfrr = icp->mfrr;
1cbd2220 197 }
8e4fba20 198 return icp->xirr;
1cbd2220
BH
199}
200
8e4fba20 201void icp_eoi(ICPState *icp, uint32_t xirr)
b5cec4c5 202{
8e4fba20 203 XICSFabric *xi = icp->xics;
2cd908d0 204 XICSFabricClass *xic = XICS_FABRIC_GET_CLASS(xi);
cc706a53
BH
205 ICSState *ics;
206 uint32_t irq;
b5cec4c5 207
b5cec4c5 208 /* Send EOI -> ICS */
8e4fba20
CLG
209 icp->xirr = (icp->xirr & ~CPPR_MASK) | (xirr & CPPR_MASK);
210 trace_xics_icp_eoi(icp->cs->cpu_index, xirr, icp->xirr);
cc706a53 211 irq = xirr & XISR_MASK;
2cd908d0
CLG
212
213 ics = xic->ics_get(xi, irq);
214 if (ics) {
215 ics_eoi(ics, irq);
cc706a53 216 }
8e4fba20
CLG
217 if (!XISR(icp)) {
218 icp_resend(icp);
b5cec4c5
DG
219 }
220}
221
cc706a53 222static void icp_irq(ICSState *ics, int server, int nr, uint8_t priority)
b5cec4c5 223{
8e4fba20 224 ICPState *icp = xics_icp_get(ics->xics, server);
b5cec4c5 225
500efa23
DG
226 trace_xics_icp_irq(server, nr, priority);
227
8e4fba20
CLG
228 if ((priority >= CPPR(icp))
229 || (XISR(icp) && (icp->pending_priority <= priority))) {
cc706a53 230 ics_reject(ics, nr);
b5cec4c5 231 } else {
8e4fba20
CLG
232 if (XISR(icp) && icp->xirr_owner) {
233 ics_reject(icp->xirr_owner, XISR(icp));
234 icp->xirr_owner = NULL;
b5cec4c5 235 }
8e4fba20
CLG
236 icp->xirr = (icp->xirr & ~XISR_MASK) | (nr & XISR_MASK);
237 icp->xirr_owner = ics;
238 icp->pending_priority = priority;
239 trace_xics_icp_raise(icp->xirr, icp->pending_priority);
240 qemu_irq_raise(icp->output);
b5cec4c5
DG
241 }
242}
243
44b1ff31 244static int icp_dispatch_pre_save(void *opaque)
d1b5682d 245{
8e4fba20
CLG
246 ICPState *icp = opaque;
247 ICPStateClass *info = ICP_GET_CLASS(icp);
d1b5682d
AK
248
249 if (info->pre_save) {
8e4fba20 250 info->pre_save(icp);
d1b5682d 251 }
44b1ff31
DDAG
252
253 return 0;
d1b5682d
AK
254}
255
256static int icp_dispatch_post_load(void *opaque, int version_id)
257{
8e4fba20
CLG
258 ICPState *icp = opaque;
259 ICPStateClass *info = ICP_GET_CLASS(icp);
d1b5682d
AK
260
261 if (info->post_load) {
8e4fba20 262 return info->post_load(icp, version_id);
d1b5682d
AK
263 }
264
265 return 0;
266}
267
c04d6cfa
AL
268static const VMStateDescription vmstate_icp_server = {
269 .name = "icp/server",
270 .version_id = 1,
271 .minimum_version_id = 1,
d1b5682d
AK
272 .pre_save = icp_dispatch_pre_save,
273 .post_load = icp_dispatch_post_load,
3aff6c2f 274 .fields = (VMStateField[]) {
c04d6cfa
AL
275 /* Sanity check */
276 VMSTATE_UINT32(xirr, ICPState),
277 VMSTATE_UINT8(pending_priority, ICPState),
278 VMSTATE_UINT8(mfrr, ICPState),
279 VMSTATE_END_OF_LIST()
280 },
b5cec4c5
DG
281};
282
7ea6e067 283static void icp_reset(void *dev)
c04d6cfa
AL
284{
285 ICPState *icp = ICP(dev);
a4d4edce 286 ICPStateClass *icpc = ICP_GET_CLASS(icp);
c04d6cfa
AL
287
288 icp->xirr = 0;
289 icp->pending_priority = 0xff;
290 icp->mfrr = 0xff;
291
292 /* Make all outputs are deasserted */
293 qemu_set_irq(icp->output, 0);
a4d4edce
GK
294
295 if (icpc->reset) {
296 icpc->reset(icp);
297 }
c04d6cfa
AL
298}
299
817bb6a4
CLG
300static void icp_realize(DeviceState *dev, Error **errp)
301{
302 ICPState *icp = ICP(dev);
439071a9 303 ICPStateClass *icpc = ICP_GET_CLASS(dev);
9ed65663
GK
304 PowerPCCPU *cpu;
305 CPUPPCState *env;
817bb6a4
CLG
306 Object *obj;
307 Error *err = NULL;
308
ad265631 309 obj = object_property_get_link(OBJECT(dev), ICP_PROP_XICS, &err);
817bb6a4 310 if (!obj) {
a1a6bbde
GK
311 error_propagate(errp, err);
312 error_prepend(errp, "required link '" ICP_PROP_XICS "' not found: ");
817bb6a4
CLG
313 return;
314 }
315
2cd908d0 316 icp->xics = XICS_FABRIC(obj);
7ea6e067 317
9ed65663
GK
318 obj = object_property_get_link(OBJECT(dev), ICP_PROP_CPU, &err);
319 if (!obj) {
a1a6bbde
GK
320 error_propagate(errp, err);
321 error_prepend(errp, "required link '" ICP_PROP_CPU "' not found: ");
9ed65663
GK
322 return;
323 }
324
325 cpu = POWERPC_CPU(obj);
326 cpu->intc = OBJECT(icp);
327 icp->cs = CPU(obj);
328
9ed65663
GK
329 env = &cpu->env;
330 switch (PPC_INPUT(env)) {
331 case PPC_FLAGS_INPUT_POWER7:
332 icp->output = env->irq_inputs[POWER7_INPUT_INT];
333 break;
334
335 case PPC_FLAGS_INPUT_970:
336 icp->output = env->irq_inputs[PPC970_INPUT_INT];
337 break;
338
339 default:
340 error_setg(errp, "XICS interrupt controller does not support this CPU bus model");
341 return;
342 }
343
439071a9 344 if (icpc->realize) {
100f7388 345 icpc->realize(icp, errp);
439071a9
CLG
346 }
347
7ea6e067 348 qemu_register_reset(icp_reset, dev);
c95f6161 349 vmstate_register(NULL, icp->cs->cpu_index, &vmstate_icp_server, icp);
817bb6a4
CLG
350}
351
62f94fc9
GK
352static void icp_unrealize(DeviceState *dev, Error **errp)
353{
c95f6161
GK
354 ICPState *icp = ICP(dev);
355
356 vmstate_unregister(NULL, &vmstate_icp_server, icp);
62f94fc9
GK
357 qemu_unregister_reset(icp_reset, dev);
358}
817bb6a4 359
c04d6cfa
AL
360static void icp_class_init(ObjectClass *klass, void *data)
361{
362 DeviceClass *dc = DEVICE_CLASS(klass);
363
817bb6a4 364 dc->realize = icp_realize;
62f94fc9 365 dc->unrealize = icp_unrealize;
c04d6cfa
AL
366}
367
456df19c 368static const TypeInfo icp_info = {
c04d6cfa
AL
369 .name = TYPE_ICP,
370 .parent = TYPE_DEVICE,
371 .instance_size = sizeof(ICPState),
372 .class_init = icp_class_init,
d1b5682d 373 .class_size = sizeof(ICPStateClass),
b5cec4c5
DG
374};
375
c04d6cfa
AL
376/*
377 * ICS: Source layer
378 */
d4d7a59a 379static void ics_simple_resend_msi(ICSState *ics, int srcno)
d07fee7e 380{
c04d6cfa 381 ICSIRQState *irq = ics->irqs + srcno;
d07fee7e
DG
382
383 /* FIXME: filter by server#? */
98ca8c02
DG
384 if (irq->status & XICS_STATUS_REJECTED) {
385 irq->status &= ~XICS_STATUS_REJECTED;
d07fee7e 386 if (irq->priority != 0xff) {
cc706a53 387 icp_irq(ics, irq->server, srcno + ics->offset, irq->priority);
d07fee7e
DG
388 }
389 }
390}
391
d4d7a59a 392static void ics_simple_resend_lsi(ICSState *ics, int srcno)
d07fee7e 393{
c04d6cfa 394 ICSIRQState *irq = ics->irqs + srcno;
d07fee7e 395
98ca8c02
DG
396 if ((irq->priority != 0xff)
397 && (irq->status & XICS_STATUS_ASSERTED)
398 && !(irq->status & XICS_STATUS_SENT)) {
399 irq->status |= XICS_STATUS_SENT;
cc706a53 400 icp_irq(ics, irq->server, srcno + ics->offset, irq->priority);
d07fee7e
DG
401 }
402}
403
d4d7a59a 404static void ics_simple_set_irq_msi(ICSState *ics, int srcno, int val)
b5cec4c5 405{
c04d6cfa 406 ICSIRQState *irq = ics->irqs + srcno;
b5cec4c5 407
d4d7a59a 408 trace_xics_ics_simple_set_irq_msi(srcno, srcno + ics->offset);
500efa23 409
b5cec4c5
DG
410 if (val) {
411 if (irq->priority == 0xff) {
98ca8c02 412 irq->status |= XICS_STATUS_MASKED_PENDING;
500efa23 413 trace_xics_masked_pending();
b5cec4c5 414 } else {
cc706a53 415 icp_irq(ics, irq->server, srcno + ics->offset, irq->priority);
b5cec4c5
DG
416 }
417 }
418}
419
d4d7a59a 420static void ics_simple_set_irq_lsi(ICSState *ics, int srcno, int val)
b5cec4c5 421{
c04d6cfa 422 ICSIRQState *irq = ics->irqs + srcno;
b5cec4c5 423
d4d7a59a 424 trace_xics_ics_simple_set_irq_lsi(srcno, srcno + ics->offset);
98ca8c02
DG
425 if (val) {
426 irq->status |= XICS_STATUS_ASSERTED;
427 } else {
428 irq->status &= ~XICS_STATUS_ASSERTED;
429 }
d4d7a59a 430 ics_simple_resend_lsi(ics, srcno);
b5cec4c5
DG
431}
432
d4d7a59a 433static void ics_simple_set_irq(void *opaque, int srcno, int val)
b5cec4c5 434{
c04d6cfa 435 ICSState *ics = (ICSState *)opaque;
b5cec4c5 436
4af88944 437 if (ics->irqs[srcno].flags & XICS_FLAGS_IRQ_LSI) {
d4d7a59a 438 ics_simple_set_irq_lsi(ics, srcno, val);
d07fee7e 439 } else {
d4d7a59a 440 ics_simple_set_irq_msi(ics, srcno, val);
d07fee7e
DG
441 }
442}
b5cec4c5 443
d4d7a59a 444static void ics_simple_write_xive_msi(ICSState *ics, int srcno)
d07fee7e 445{
c04d6cfa 446 ICSIRQState *irq = ics->irqs + srcno;
d07fee7e 447
98ca8c02
DG
448 if (!(irq->status & XICS_STATUS_MASKED_PENDING)
449 || (irq->priority == 0xff)) {
d07fee7e 450 return;
b5cec4c5 451 }
d07fee7e 452
98ca8c02 453 irq->status &= ~XICS_STATUS_MASKED_PENDING;
cc706a53 454 icp_irq(ics, irq->server, srcno + ics->offset, irq->priority);
b5cec4c5
DG
455}
456
d4d7a59a 457static void ics_simple_write_xive_lsi(ICSState *ics, int srcno)
b5cec4c5 458{
d4d7a59a 459 ics_simple_resend_lsi(ics, srcno);
d07fee7e
DG
460}
461
d4d7a59a
BH
462void ics_simple_write_xive(ICSState *ics, int srcno, int server,
463 uint8_t priority, uint8_t saved_priority)
d07fee7e 464{
c04d6cfa 465 ICSIRQState *irq = ics->irqs + srcno;
b5cec4c5
DG
466
467 irq->server = server;
468 irq->priority = priority;
3fe719f4 469 irq->saved_priority = saved_priority;
b5cec4c5 470
d4d7a59a
BH
471 trace_xics_ics_simple_write_xive(ics->offset + srcno, srcno, server,
472 priority);
500efa23 473
4af88944 474 if (ics->irqs[srcno].flags & XICS_FLAGS_IRQ_LSI) {
d4d7a59a 475 ics_simple_write_xive_lsi(ics, srcno);
d07fee7e 476 } else {
d4d7a59a 477 ics_simple_write_xive_msi(ics, srcno);
b5cec4c5 478 }
b5cec4c5
DG
479}
480
d4d7a59a 481static void ics_simple_reject(ICSState *ics, uint32_t nr)
b5cec4c5 482{
c04d6cfa 483 ICSIRQState *irq = ics->irqs + nr - ics->offset;
d07fee7e 484
d4d7a59a 485 trace_xics_ics_simple_reject(nr, nr - ics->offset);
056b9775
ND
486 if (irq->flags & XICS_FLAGS_IRQ_MSI) {
487 irq->status |= XICS_STATUS_REJECTED;
488 } else if (irq->flags & XICS_FLAGS_IRQ_LSI) {
489 irq->status &= ~XICS_STATUS_SENT;
490 }
b5cec4c5
DG
491}
492
d4d7a59a 493static void ics_simple_resend(ICSState *ics)
b5cec4c5 494{
d07fee7e
DG
495 int i;
496
497 for (i = 0; i < ics->nr_irqs; i++) {
d07fee7e 498 /* FIXME: filter by server#? */
4af88944 499 if (ics->irqs[i].flags & XICS_FLAGS_IRQ_LSI) {
d4d7a59a 500 ics_simple_resend_lsi(ics, i);
d07fee7e 501 } else {
d4d7a59a 502 ics_simple_resend_msi(ics, i);
d07fee7e
DG
503 }
504 }
b5cec4c5
DG
505}
506
d4d7a59a 507static void ics_simple_eoi(ICSState *ics, uint32_t nr)
b5cec4c5 508{
d07fee7e 509 int srcno = nr - ics->offset;
c04d6cfa 510 ICSIRQState *irq = ics->irqs + srcno;
d07fee7e 511
d4d7a59a 512 trace_xics_ics_simple_eoi(nr);
500efa23 513
4af88944 514 if (ics->irqs[srcno].flags & XICS_FLAGS_IRQ_LSI) {
98ca8c02 515 irq->status &= ~XICS_STATUS_SENT;
d07fee7e 516 }
b5cec4c5
DG
517}
518
7ea6e067 519static void ics_simple_reset(void *dev)
c04d6cfa 520{
d4d7a59a 521 ICSState *ics = ICS_SIMPLE(dev);
c04d6cfa 522 int i;
a7e519a8
AK
523 uint8_t flags[ics->nr_irqs];
524
525 for (i = 0; i < ics->nr_irqs; i++) {
526 flags[i] = ics->irqs[i].flags;
527 }
c04d6cfa
AL
528
529 memset(ics->irqs, 0, sizeof(ICSIRQState) * ics->nr_irqs);
a7e519a8 530
c04d6cfa
AL
531 for (i = 0; i < ics->nr_irqs; i++) {
532 ics->irqs[i].priority = 0xff;
533 ics->irqs[i].saved_priority = 0xff;
a7e519a8 534 ics->irqs[i].flags = flags[i];
c04d6cfa
AL
535 }
536}
537
44b1ff31 538static int ics_simple_dispatch_pre_save(void *opaque)
d1b5682d
AK
539{
540 ICSState *ics = opaque;
d4d7a59a 541 ICSStateClass *info = ICS_BASE_GET_CLASS(ics);
d1b5682d
AK
542
543 if (info->pre_save) {
544 info->pre_save(ics);
545 }
44b1ff31
DDAG
546
547 return 0;
d1b5682d
AK
548}
549
d4d7a59a 550static int ics_simple_dispatch_post_load(void *opaque, int version_id)
d1b5682d
AK
551{
552 ICSState *ics = opaque;
d4d7a59a 553 ICSStateClass *info = ICS_BASE_GET_CLASS(ics);
d1b5682d
AK
554
555 if (info->post_load) {
556 return info->post_load(ics, version_id);
557 }
558
559 return 0;
560}
561
d4d7a59a 562static const VMStateDescription vmstate_ics_simple_irq = {
c04d6cfa 563 .name = "ics/irq",
4af88944 564 .version_id = 2,
c04d6cfa 565 .minimum_version_id = 1,
3aff6c2f 566 .fields = (VMStateField[]) {
c04d6cfa
AL
567 VMSTATE_UINT32(server, ICSIRQState),
568 VMSTATE_UINT8(priority, ICSIRQState),
569 VMSTATE_UINT8(saved_priority, ICSIRQState),
570 VMSTATE_UINT8(status, ICSIRQState),
4af88944 571 VMSTATE_UINT8(flags, ICSIRQState),
c04d6cfa
AL
572 VMSTATE_END_OF_LIST()
573 },
574};
575
d4d7a59a 576static const VMStateDescription vmstate_ics_simple = {
c04d6cfa
AL
577 .name = "ics",
578 .version_id = 1,
579 .minimum_version_id = 1,
d4d7a59a
BH
580 .pre_save = ics_simple_dispatch_pre_save,
581 .post_load = ics_simple_dispatch_post_load,
3aff6c2f 582 .fields = (VMStateField[]) {
c04d6cfa 583 /* Sanity check */
d2164ad3 584 VMSTATE_UINT32_EQUAL(nr_irqs, ICSState, NULL),
c04d6cfa
AL
585
586 VMSTATE_STRUCT_VARRAY_POINTER_UINT32(irqs, ICSState, nr_irqs,
d4d7a59a
BH
587 vmstate_ics_simple_irq,
588 ICSIRQState),
c04d6cfa
AL
589 VMSTATE_END_OF_LIST()
590 },
591};
592
d4d7a59a 593static void ics_simple_initfn(Object *obj)
5a3d7b23 594{
d4d7a59a 595 ICSState *ics = ICS_SIMPLE(obj);
5a3d7b23
AK
596
597 ics->offset = XICS_IRQ_BASE;
598}
599
100f7388 600static void ics_simple_realize(ICSState *ics, Error **errp)
c04d6cfa 601{
b45ff2d9
AK
602 if (!ics->nr_irqs) {
603 error_setg(errp, "Number of interrupts needs to be greater 0");
604 return;
605 }
c04d6cfa 606 ics->irqs = g_malloc0(ics->nr_irqs * sizeof(ICSIRQState));
d4d7a59a 607 ics->qirqs = qemu_allocate_irqs(ics_simple_set_irq, ics, ics->nr_irqs);
7ea6e067 608
100f7388 609 qemu_register_reset(ics_simple_reset, ics);
c04d6cfa
AL
610}
611
4e4169f7
CLG
612static Property ics_simple_properties[] = {
613 DEFINE_PROP_UINT32("nr-irqs", ICSState, nr_irqs, 0),
614 DEFINE_PROP_END_OF_LIST(),
615};
616
d4d7a59a 617static void ics_simple_class_init(ObjectClass *klass, void *data)
c04d6cfa
AL
618{
619 DeviceClass *dc = DEVICE_CLASS(klass);
d4d7a59a 620 ICSStateClass *isc = ICS_BASE_CLASS(klass);
c04d6cfa 621
4e4169f7
CLG
622 isc->realize = ics_simple_realize;
623 dc->props = ics_simple_properties;
d4d7a59a 624 dc->vmsd = &vmstate_ics_simple;
d4d7a59a
BH
625 isc->reject = ics_simple_reject;
626 isc->resend = ics_simple_resend;
627 isc->eoi = ics_simple_eoi;
c04d6cfa
AL
628}
629
d4d7a59a
BH
630static const TypeInfo ics_simple_info = {
631 .name = TYPE_ICS_SIMPLE,
632 .parent = TYPE_ICS_BASE,
633 .instance_size = sizeof(ICSState),
634 .class_init = ics_simple_class_init,
635 .class_size = sizeof(ICSStateClass),
636 .instance_init = ics_simple_initfn,
637};
638
4e4169f7
CLG
639static void ics_base_realize(DeviceState *dev, Error **errp)
640{
641 ICSStateClass *icsc = ICS_BASE_GET_CLASS(dev);
642 ICSState *ics = ICS_BASE(dev);
643 Object *obj;
644 Error *err = NULL;
645
ad265631 646 obj = object_property_get_link(OBJECT(dev), ICS_PROP_XICS, &err);
4e4169f7 647 if (!obj) {
a1a6bbde
GK
648 error_propagate(errp, err);
649 error_prepend(errp, "required link '" ICS_PROP_XICS "' not found: ");
4e4169f7
CLG
650 return;
651 }
b4f27d71 652 ics->xics = XICS_FABRIC(obj);
4e4169f7
CLG
653
654
655 if (icsc->realize) {
100f7388 656 icsc->realize(ics, errp);
4e4169f7
CLG
657 }
658}
659
660static void ics_base_class_init(ObjectClass *klass, void *data)
661{
662 DeviceClass *dc = DEVICE_CLASS(klass);
663
664 dc->realize = ics_base_realize;
665}
666
d4d7a59a
BH
667static const TypeInfo ics_base_info = {
668 .name = TYPE_ICS_BASE,
c04d6cfa 669 .parent = TYPE_DEVICE,
d4d7a59a 670 .abstract = true,
c04d6cfa 671 .instance_size = sizeof(ICSState),
4e4169f7 672 .class_init = ics_base_class_init,
d1b5682d 673 .class_size = sizeof(ICSStateClass),
c04d6cfa
AL
674};
675
51b18005
CLG
676static const TypeInfo xics_fabric_info = {
677 .name = TYPE_XICS_FABRIC,
678 .parent = TYPE_INTERFACE,
679 .class_size = sizeof(XICSFabricClass),
680};
681
b5cec4c5
DG
682/*
683 * Exported functions
684 */
f7759e43 685qemu_irq xics_get_qirq(XICSFabric *xi, int irq)
b5cec4c5 686{
f7759e43
CLG
687 XICSFabricClass *xic = XICS_FABRIC_GET_CLASS(xi);
688 ICSState *ics = xic->ics_get(xi, irq);
641c3493 689
cc706a53 690 if (ics) {
641c3493 691 return ics->qirqs[irq - ics->offset];
b5cec4c5
DG
692 }
693
641c3493 694 return NULL;
a307d594
AK
695}
696
b4f27d71
CLG
697ICPState *xics_icp_get(XICSFabric *xi, int server)
698{
699 XICSFabricClass *xic = XICS_FABRIC_GET_CLASS(xi);
700
701 return xic->icp_get(xi, server);
702}
703
9c7027ba 704void ics_set_irq_type(ICSState *ics, int srcno, bool lsi)
4af88944
AK
705{
706 assert(!(ics->irqs[srcno].flags & XICS_FLAGS_IRQ_MASK));
707
708 ics->irqs[srcno].flags |=
709 lsi ? XICS_FLAGS_IRQ_LSI : XICS_FLAGS_IRQ_MSI;
710}
711
c04d6cfa
AL
712static void xics_register_types(void)
713{
d4d7a59a
BH
714 type_register_static(&ics_simple_info);
715 type_register_static(&ics_base_info);
c04d6cfa 716 type_register_static(&icp_info);
51b18005 717 type_register_static(&xics_fabric_info);
b5cec4c5 718}
c04d6cfa
AL
719
720type_init(xics_register_types)