]> git.proxmox.com Git - mirror_qemu.git/blame - hw/mips/mips_mipssim.c
include/qemu/osdep.h: Don't include qapi/error.h
[mirror_qemu.git] / hw / mips / mips_mipssim.c
CommitLineData
f0fc6f8f
TS
1/*
2 * QEMU/mipssim emulation
3 *
b5e4946f 4 * Emulates a very simple machine model similar to the one used by the
f0fc6f8f 5 * proprietary MIPS emulator.
a79ee211
TS
6 *
7 * Copyright (c) 2007 Thiemo Seufer
8 *
9 * Permission is hereby granted, free of charge, to any person obtaining a copy
10 * of this software and associated documentation files (the "Software"), to deal
11 * in the Software without restriction, including without limitation the rights
12 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
13 * copies of the Software, and to permit persons to whom the Software is
14 * furnished to do so, subject to the following conditions:
15 *
16 * The above copyright notice and this permission notice shall be included in
17 * all copies or substantial portions of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
20 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
21 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
22 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
23 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
24 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
25 * THE SOFTWARE.
f0fc6f8f 26 */
c684822a 27#include "qemu/osdep.h"
da34e65c 28#include "qapi/error.h"
83c9f4ca 29#include "hw/hw.h"
0d09e41a
PB
30#include "hw/mips/mips.h"
31#include "hw/mips/cpudevs.h"
32#include "hw/char/serial.h"
33#include "hw/isa/isa.h"
1422e32d 34#include "net/net.h"
9c17d615 35#include "sysemu/sysemu.h"
83c9f4ca 36#include "hw/boards.h"
0d09e41a 37#include "hw/mips/bios.h"
83c9f4ca 38#include "hw/loader.h"
ca20cf32 39#include "elf.h"
83c9f4ca 40#include "hw/sysbus.h"
022c62cb 41#include "exec/address-spaces.h"
2e985fe0 42#include "qemu/error-report.h"
22d5523d 43#include "sysemu/qtest.h"
f0fc6f8f 44
7df526e3
TS
45static struct _loaderparams {
46 int ram_size;
47 const char *kernel_filename;
48 const char *kernel_cmdline;
49 const char *initrd_filename;
50} loaderparams;
51
e16ad5b0 52typedef struct ResetData {
2d44fc8e 53 MIPSCPU *cpu;
e16ad5b0
AJ
54 uint64_t vector;
55} ResetData;
56
57static int64_t load_kernel(void)
f0fc6f8f 58{
409dbce5 59 int64_t entry, kernel_high;
f0fc6f8f
TS
60 long kernel_size;
61 long initrd_size;
c227f099 62 ram_addr_t initrd_offset;
ca20cf32
BS
63 int big_endian;
64
65#ifdef TARGET_WORDS_BIGENDIAN
66 big_endian = 1;
67#else
68 big_endian = 0;
69#endif
f0fc6f8f 70
409dbce5
AJ
71 kernel_size = load_elf(loaderparams.kernel_filename, cpu_mips_kseg0_to_phys,
72 NULL, (uint64_t *)&entry, NULL,
73 (uint64_t *)&kernel_high, big_endian,
7ef295ea 74 EM_MIPS, 1, 0);
f0fc6f8f
TS
75 if (kernel_size >= 0) {
76 if ((entry & ~0x7fffffffULL) == 0x80000000)
77 entry = (int32_t)entry;
f0fc6f8f
TS
78 } else {
79 fprintf(stderr, "qemu: could not load kernel '%s'\n",
7df526e3 80 loaderparams.kernel_filename);
f0fc6f8f
TS
81 exit(1);
82 }
83
84 /* load initrd */
85 initrd_size = 0;
86 initrd_offset = 0;
7df526e3
TS
87 if (loaderparams.initrd_filename) {
88 initrd_size = get_image_size (loaderparams.initrd_filename);
f0fc6f8f 89 if (initrd_size > 0) {
05b3274b 90 initrd_offset = (kernel_high + ~INITRD_PAGE_MASK) & INITRD_PAGE_MASK;
7df526e3 91 if (initrd_offset + initrd_size > loaderparams.ram_size) {
f0fc6f8f
TS
92 fprintf(stderr,
93 "qemu: memory too small for initial ram disk '%s'\n",
7df526e3 94 loaderparams.initrd_filename);
f0fc6f8f
TS
95 exit(1);
96 }
dcac9679
PB
97 initrd_size = load_image_targphys(loaderparams.initrd_filename,
98 initrd_offset, loaderparams.ram_size - initrd_offset);
f0fc6f8f
TS
99 }
100 if (initrd_size == (target_ulong) -1) {
101 fprintf(stderr, "qemu: could not load initial ram disk '%s'\n",
7df526e3 102 loaderparams.initrd_filename);
f0fc6f8f
TS
103 exit(1);
104 }
105 }
e16ad5b0 106 return entry;
f0fc6f8f
TS
107}
108
109static void main_cpu_reset(void *opaque)
110{
e16ad5b0 111 ResetData *s = (ResetData *)opaque;
2d44fc8e 112 CPUMIPSState *env = &s->cpu->env;
f0fc6f8f 113
2d44fc8e 114 cpu_reset(CPU(s->cpu));
aecf1376
NF
115 env->active_tc.PC = s->vector & ~(target_ulong)1;
116 if (s->vector & 1) {
117 env->hflags |= MIPS_HFLAG_M16;
118 }
f0fc6f8f
TS
119}
120
d118d64a
HP
121static void mipsnet_init(int base, qemu_irq irq, NICInfo *nd)
122{
123 DeviceState *dev;
124 SysBusDevice *s;
125
126 dev = qdev_create(NULL, "mipsnet");
127 qdev_set_nic_properties(dev, nd);
128 qdev_init_nofail(dev);
129
1356b98d 130 s = SYS_BUS_DEVICE(dev);
d118d64a
HP
131 sysbus_connect_irq(s, 0, irq);
132 memory_region_add_subregion(get_system_io(),
133 base,
134 sysbus_mmio_get_region(s, 0));
135}
136
f0fc6f8f 137static void
3ef96221 138mips_mipssim_init(MachineState *machine)
f0fc6f8f 139{
3ef96221
MA
140 ram_addr_t ram_size = machine->ram_size;
141 const char *cpu_model = machine->cpu_model;
142 const char *kernel_filename = machine->kernel_filename;
143 const char *kernel_cmdline = machine->kernel_cmdline;
144 const char *initrd_filename = machine->initrd_filename;
5cea8590 145 char *filename;
23ebf23d 146 MemoryRegion *address_space_mem = get_system_memory();
bdb75c79 147 MemoryRegion *isa = g_new(MemoryRegion, 1);
23ebf23d
AK
148 MemoryRegion *ram = g_new(MemoryRegion, 1);
149 MemoryRegion *bios = g_new(MemoryRegion, 1);
7ee274c1 150 MIPSCPU *cpu;
61c56c8c 151 CPUMIPSState *env;
e16ad5b0 152 ResetData *reset_info;
b5334159 153 int bios_size;
f0fc6f8f
TS
154
155 /* Init CPUs. */
156 if (cpu_model == NULL) {
157#ifdef TARGET_MIPS64
158 cpu_model = "5Kf";
159#else
160 cpu_model = "24Kf";
161#endif
162 }
7ee274c1
AF
163 cpu = cpu_mips_init(cpu_model);
164 if (cpu == NULL) {
aaed909a
FB
165 fprintf(stderr, "Unable to find CPU definition\n");
166 exit(1);
167 }
7ee274c1
AF
168 env = &cpu->env;
169
7267c094 170 reset_info = g_malloc0(sizeof(ResetData));
2d44fc8e 171 reset_info->cpu = cpu;
e16ad5b0
AJ
172 reset_info->vector = env->active_tc.PC;
173 qemu_register_reset(main_cpu_reset, reset_info);
f0fc6f8f
TS
174
175 /* Allocate RAM. */
6a926fbc
DM
176 memory_region_allocate_system_memory(ram, NULL, "mips_mipssim.ram",
177 ram_size);
49946538 178 memory_region_init_ram(bios, NULL, "mips_mipssim.bios", BIOS_SIZE,
f8ed85ac 179 &error_fatal);
c5705a77 180 vmstate_register_ram_global(bios);
23ebf23d 181 memory_region_set_readonly(bios, true);
f0fc6f8f 182
23ebf23d 183 memory_region_add_subregion(address_space_mem, 0, ram);
dcac9679
PB
184
185 /* Map the BIOS / boot exception handler. */
23ebf23d 186 memory_region_add_subregion(address_space_mem, 0x1fc00000LL, bios);
f0fc6f8f
TS
187 /* Load a BIOS / boot exception handler image. */
188 if (bios_name == NULL)
189 bios_name = BIOS_FILENAME;
5cea8590
PB
190 filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
191 if (filename) {
192 bios_size = load_image_targphys(filename, 0x1fc00000LL, BIOS_SIZE);
7267c094 193 g_free(filename);
5cea8590
PB
194 } else {
195 bios_size = -1;
196 }
22d5523d
AF
197 if ((bios_size < 0 || bios_size > BIOS_SIZE) &&
198 !kernel_filename && !qtest_enabled()) {
f0fc6f8f 199 /* Bail out if we have neither a kernel image nor boot vector code. */
2e985fe0 200 error_report("Could not load MIPS bios '%s', and no "
77e205a5 201 "-kernel argument was specified", bios_name);
2e985fe0 202 exit(1);
f0fc6f8f 203 } else {
b5334159 204 /* We have a boot vector start address. */
b5dc7732 205 env->active_tc.PC = (target_long)(int32_t)0xbfc00000;
f0fc6f8f
TS
206 }
207
208 if (kernel_filename) {
7df526e3
TS
209 loaderparams.ram_size = ram_size;
210 loaderparams.kernel_filename = kernel_filename;
211 loaderparams.kernel_cmdline = kernel_cmdline;
212 loaderparams.initrd_filename = initrd_filename;
e16ad5b0 213 reset_info->vector = load_kernel();
f0fc6f8f
TS
214 }
215
216 /* Init CPU internal devices. */
217 cpu_mips_irq_init_cpu(env);
218 cpu_mips_clock_init(env);
f0fc6f8f
TS
219
220 /* Register 64 KB of ISA IO space at 0x1fd00000. */
bdb75c79
PB
221 memory_region_init_alias(isa, NULL, "isa_mmio",
222 get_system_io(), 0, 0x00010000);
223 memory_region_add_subregion(get_system_memory(), 0x1fd00000, isa);
f0fc6f8f
TS
224
225 /* A single 16450 sits at offset 0x3f8. It is attached to
226 MIPS CPU INT2, which is interrupt 4. */
227 if (serial_hds[0])
568fd159
JG
228 serial_init(0x3f8, env->irq[4], 115200, serial_hds[0],
229 get_system_io());
f0fc6f8f 230
a005d073 231 if (nd_table[0].used)
0ae18cee
AL
232 /* MIPSnet uses the MIPS CPU INT0, which is interrupt 2. */
233 mipsnet_init(0x4200, env->irq[2], &nd_table[0]);
f0fc6f8f
TS
234}
235
e264d29d 236static void mips_mipssim_machine_init(MachineClass *mc)
f80f9ec9 237{
e264d29d
EH
238 mc->desc = "MIPS MIPSsim platform";
239 mc->init = mips_mipssim_init;
f80f9ec9
AL
240}
241
e264d29d 242DEFINE_MACHINE("mipssim", mips_mipssim_machine_init)