]> git.proxmox.com Git - mirror_qemu.git/blame - hw/mips_jazz.c
g364fb: use trace framework
[mirror_qemu.git] / hw / mips_jazz.c
CommitLineData
4ce7ff6e
AJ
1/*
2 * QEMU MIPS Jazz support
3 *
4 * Copyright (c) 2007-2008 Hervé Poussineau
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
24
25#include "hw.h"
26#include "mips.h"
b970ea8f 27#include "mips_cpudevs.h"
4ce7ff6e
AJ
28#include "pc.h"
29#include "isa.h"
30#include "fdc.h"
31#include "sysemu.h"
0dfa5ef9 32#include "arch_init.h"
4ce7ff6e
AJ
33#include "boards.h"
34#include "net.h"
1cd3af54 35#include "esp.h"
bba831e8 36#include "mips-bios.h"
ca20cf32 37#include "loader.h"
1d914fa0 38#include "mc146818rtc.h"
2446333c 39#include "blockdev.h"
cd3e2409 40#include "sysbus.h"
be20f9e9 41#include "exec-memory.h"
4ce7ff6e 42
4ce7ff6e
AJ
43enum jazz_model_e
44{
45 JAZZ_MAGNUM,
c171148c 46 JAZZ_PICA61,
4ce7ff6e
AJ
47};
48
49static void main_cpu_reset(void *opaque)
50{
51 CPUState *env = opaque;
52 cpu_reset(env);
53}
54
c227f099 55static uint32_t rtc_readb(void *opaque, target_phys_addr_t addr)
4ce7ff6e 56{
afcea8cb 57 return cpu_inw(0x71);
4ce7ff6e
AJ
58}
59
c227f099 60static void rtc_writeb(void *opaque, target_phys_addr_t addr, uint32_t val)
4ce7ff6e 61{
afcea8cb 62 cpu_outw(0x71, val & 0xff);
4ce7ff6e
AJ
63}
64
d60efc6b 65static CPUReadMemoryFunc * const rtc_read[3] = {
4ce7ff6e
AJ
66 rtc_readb,
67 rtc_readb,
68 rtc_readb,
69};
70
d60efc6b 71static CPUWriteMemoryFunc * const rtc_write[3] = {
4ce7ff6e
AJ
72 rtc_writeb,
73 rtc_writeb,
74 rtc_writeb,
75};
76
c227f099 77static void dma_dummy_writeb(void *opaque, target_phys_addr_t addr, uint32_t val)
c6945b15
AJ
78{
79 /* Nothing to do. That is only to ensure that
80 * the current DMA acknowledge cycle is completed. */
81}
82
d60efc6b 83static CPUReadMemoryFunc * const dma_dummy_read[3] = {
c6945b15
AJ
84 NULL,
85 NULL,
86 NULL,
87};
88
d60efc6b 89static CPUWriteMemoryFunc * const dma_dummy_write[3] = {
c6945b15
AJ
90 dma_dummy_writeb,
91 dma_dummy_writeb,
92 dma_dummy_writeb,
93};
94
4ce7ff6e
AJ
95#define MAGNUM_BIOS_SIZE_MAX 0x7e000
96#define MAGNUM_BIOS_SIZE (BIOS_SIZE < MAGNUM_BIOS_SIZE_MAX ? BIOS_SIZE : MAGNUM_BIOS_SIZE_MAX)
97
4556bd8b
BS
98static void cpu_request_exit(void *opaque, int irq, int level)
99{
100 CPUState *env = cpu_single_env;
101
102 if (env && level) {
103 cpu_exit(env);
104 }
105}
106
4ce7ff6e 107static
c227f099 108void mips_jazz_init (ram_addr_t ram_size,
3023f332 109 const char *cpu_model,
4ce7ff6e
AJ
110 enum jazz_model_e jazz_model)
111{
5cea8590 112 char *filename;
4ce7ff6e
AJ
113 int bios_size, n;
114 CPUState *env;
115 qemu_irq *rc4030, *i8259;
c6945b15 116 rc4030_dma *dmas;
68238a9e 117 void* rc4030_opaque;
c6945b15 118 int s_rtc, s_dma_dummy;
a65f56ee 119 NICInfo *nd;
cd3e2409
HP
120 DeviceState *dev;
121 SysBusDevice *sysbus;
64d7e9a4 122 ISADevice *pit;
fd8014e1 123 DriveInfo *fds[MAX_FD];
73d74342 124 qemu_irq esp_reset, dma_enable;
4556bd8b 125 qemu_irq *cpu_exit_irq;
c227f099
AL
126 ram_addr_t ram_offset;
127 ram_addr_t bios_offset;
4ce7ff6e
AJ
128
129 /* init CPUs */
130 if (cpu_model == NULL) {
131#ifdef TARGET_MIPS64
132 cpu_model = "R4000";
133#else
134 /* FIXME: All wrong, this maybe should be R3000 for the older JAZZs. */
135 cpu_model = "24Kf";
136#endif
137 }
138 env = cpu_init(cpu_model);
139 if (!env) {
140 fprintf(stderr, "Unable to find CPU definition\n");
141 exit(1);
142 }
a08d4367 143 qemu_register_reset(main_cpu_reset, env);
4ce7ff6e
AJ
144
145 /* allocate RAM */
1724f049 146 ram_offset = qemu_ram_alloc(NULL, "mips_jazz.ram", ram_size);
dcac9679
PB
147 cpu_register_physical_memory(0, ram_size, ram_offset | IO_MEM_RAM);
148
1724f049 149 bios_offset = qemu_ram_alloc(NULL, "mips_jazz.bios", MAGNUM_BIOS_SIZE);
dcac9679
PB
150 cpu_register_physical_memory(0x1fc00000LL,
151 MAGNUM_BIOS_SIZE, bios_offset | IO_MEM_ROM);
152 cpu_register_physical_memory(0xfff00000LL,
153 MAGNUM_BIOS_SIZE, bios_offset | IO_MEM_ROM);
4ce7ff6e
AJ
154
155 /* load the BIOS image. */
c6945b15
AJ
156 if (bios_name == NULL)
157 bios_name = BIOS_FILENAME;
5cea8590
PB
158 filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
159 if (filename) {
160 bios_size = load_image_targphys(filename, 0xfff00000LL,
161 MAGNUM_BIOS_SIZE);
7267c094 162 g_free(filename);
5cea8590
PB
163 } else {
164 bios_size = -1;
165 }
4ce7ff6e
AJ
166 if (bios_size < 0 || bios_size > MAGNUM_BIOS_SIZE) {
167 fprintf(stderr, "qemu: Could not load MIPS bios '%s'\n",
5cea8590 168 bios_name);
4ce7ff6e
AJ
169 exit(1);
170 }
171
4ce7ff6e
AJ
172 /* Init CPU internal devices */
173 cpu_mips_irq_init_cpu(env);
174 cpu_mips_clock_init(env);
175
176 /* Chipset */
68238a9e 177 rc4030_opaque = rc4030_init(env->irq[6], env->irq[3], &rc4030, &dmas);
2507c12a
AG
178 s_dma_dummy = cpu_register_io_memory(dma_dummy_read, dma_dummy_write, NULL,
179 DEVICE_NATIVE_ENDIAN);
c6945b15 180 cpu_register_physical_memory(0x8000d000, 0x00001000, s_dma_dummy);
4ce7ff6e
AJ
181
182 /* ISA devices */
183 i8259 = i8259_init(env->irq[4]);
5041fccd
RT
184 isa_bus_new(NULL);
185 isa_bus_irqs(i8259);
4556bd8b
BS
186 cpu_exit_irq = qemu_allocate_irqs(cpu_request_exit, NULL, 1);
187 DMA_init(0, cpu_exit_irq);
64d7e9a4 188 pit = pit_init(0x40, 0);
4ce7ff6e
AJ
189 pcspk_init(pit);
190
191 /* ISA IO space at 0x90000000 */
968d683c 192 isa_mmio_init(0x90000000, 0x01000000);
4ce7ff6e
AJ
193 isa_mem_base = 0x11000000;
194
195 /* Video card */
196 switch (jazz_model) {
197 case JAZZ_MAGNUM:
01e0451a 198 g364fb_mm_init(0x40000000, 0x60000000, 0, rc4030[3]);
4ce7ff6e 199 break;
c171148c 200 case JAZZ_PICA61:
be20f9e9 201 isa_vga_mm_init(0x40000000, 0x60000000, 0, get_system_memory());
c171148c 202 break;
4ce7ff6e
AJ
203 default:
204 break;
205 }
206
207 /* Network controller */
a65f56ee
AJ
208 for (n = 0; n < nb_nics; n++) {
209 nd = &nd_table[n];
210 if (!nd->model)
7267c094 211 nd->model = g_strdup("dp83932");
a65f56ee
AJ
212 if (strcmp(nd->model, "dp83932") == 0) {
213 dp83932_init(nd, 0x80001000, 2, rc4030[4],
214 rc4030_opaque, rc4030_dma_memory_rw);
215 break;
216 } else if (strcmp(nd->model, "?") == 0) {
217 fprintf(stderr, "qemu: Supported NICs: dp83932\n");
218 exit(1);
219 } else {
220 fprintf(stderr, "qemu: Unsupported NIC: %s\n", nd->model);
221 exit(1);
222 }
223 }
4ce7ff6e
AJ
224
225 /* SCSI adapter */
cfb9de9c
PB
226 esp_init(0x80002000, 0,
227 rc4030_dma_read, rc4030_dma_write, dmas[0],
73d74342 228 rc4030[5], &esp_reset, &dma_enable);
4ce7ff6e
AJ
229
230 /* Floppy */
231 if (drive_get_max_bus(IF_FLOPPY) >= MAX_FD) {
232 fprintf(stderr, "qemu: too many floppy drives\n");
233 exit(1);
234 }
235 for (n = 0; n < MAX_FD; n++) {
fd8014e1 236 fds[n] = drive_get(IF_FLOPPY, 0, n);
4ce7ff6e 237 }
2091ba23 238 fdctrl_init_sysbus(rc4030[1], 0, 0x80003000, fds);
4ce7ff6e
AJ
239
240 /* Real time clock */
7d932dfd 241 rtc_init(1980, NULL);
2507c12a
AG
242 s_rtc = cpu_register_io_memory(rtc_read, rtc_write, NULL,
243 DEVICE_NATIVE_ENDIAN);
4ce7ff6e
AJ
244 cpu_register_physical_memory(0x80004000, 0x00001000, s_rtc);
245
246 /* Keyboard (i8042) */
4efbe58f 247 i8042_mm_init(rc4030[6], rc4030[7], 0x80005000, 0x1000, 0x1);
4ce7ff6e
AJ
248
249 /* Serial ports */
2d48377a
BS
250 if (serial_hds[0]) {
251#ifdef TARGET_WORDS_BIGENDIAN
252 serial_mm_init(0x80006000, 0, rc4030[8], 8000000/16, serial_hds[0], 1, 1);
253#else
254 serial_mm_init(0x80006000, 0, rc4030[8], 8000000/16, serial_hds[0], 1, 0);
255#endif
256 }
257 if (serial_hds[1]) {
258#ifdef TARGET_WORDS_BIGENDIAN
259 serial_mm_init(0x80007000, 0, rc4030[9], 8000000/16, serial_hds[1], 1, 1);
260#else
261 serial_mm_init(0x80007000, 0, rc4030[9], 8000000/16, serial_hds[1], 1, 0);
262#endif
263 }
4ce7ff6e
AJ
264
265 /* Parallel port */
266 if (parallel_hds[0])
267 parallel_mm_init(0x80008000, 0, rc4030[0], parallel_hds[0]);
268
269 /* Sound card */
270 /* FIXME: missing Jazz sound at 0x8000c000, rc4030[2] */
0dfa5ef9 271 audio_init(i8259, NULL);
4ce7ff6e 272
cd3e2409
HP
273 /* NVRAM */
274 dev = qdev_create(NULL, "ds1225y");
275 qdev_init_nofail(dev);
276 sysbus = sysbus_from_qdev(dev);
277 sysbus_mmio_map(sysbus, 0, 0x80009000);
4ce7ff6e
AJ
278
279 /* LED indicator */
3023f332 280 jazz_led_init(0x8000f000);
4ce7ff6e
AJ
281}
282
283static
c227f099 284void mips_magnum_init (ram_addr_t ram_size,
3023f332 285 const char *boot_device,
4ce7ff6e
AJ
286 const char *kernel_filename, const char *kernel_cmdline,
287 const char *initrd_filename, const char *cpu_model)
288{
fbe1b595 289 mips_jazz_init(ram_size, cpu_model, JAZZ_MAGNUM);
4ce7ff6e
AJ
290}
291
c171148c 292static
c227f099 293void mips_pica61_init (ram_addr_t ram_size,
3023f332 294 const char *boot_device,
c171148c
AJ
295 const char *kernel_filename, const char *kernel_cmdline,
296 const char *initrd_filename, const char *cpu_model)
297{
fbe1b595 298 mips_jazz_init(ram_size, cpu_model, JAZZ_PICA61);
c171148c
AJ
299}
300
f80f9ec9 301static QEMUMachine mips_magnum_machine = {
eec2743e
TS
302 .name = "magnum",
303 .desc = "MIPS Magnum",
304 .init = mips_magnum_init,
c6945b15 305 .use_scsi = 1,
4ce7ff6e 306};
c171148c 307
f80f9ec9 308static QEMUMachine mips_pica61_machine = {
eec2743e
TS
309 .name = "pica61",
310 .desc = "Acer Pica 61",
311 .init = mips_pica61_init,
c6945b15 312 .use_scsi = 1,
c171148c 313};
f80f9ec9
AL
314
315static void mips_jazz_machine_init(void)
316{
317 qemu_register_machine(&mips_magnum_machine);
318 qemu_register_machine(&mips_pica61_machine);
319}
320
321machine_init(mips_jazz_machine_init);