]> git.proxmox.com Git - mirror_qemu.git/blame - hw/mips_jazz.c
Make PCI config status register read-only
[mirror_qemu.git] / hw / mips_jazz.c
CommitLineData
4ce7ff6e
AJ
1/*
2 * QEMU MIPS Jazz support
3 *
4 * Copyright (c) 2007-2008 Hervé Poussineau
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
24
25#include "hw.h"
26#include "mips.h"
27#include "pc.h"
28#include "isa.h"
29#include "fdc.h"
30#include "sysemu.h"
31#include "audio/audio.h"
32#include "boards.h"
33#include "net.h"
34#include "scsi.h"
35
4ce7ff6e
AJ
36#ifdef TARGET_WORDS_BIGENDIAN
37#define BIOS_FILENAME "mips_bios.bin"
38#else
39#define BIOS_FILENAME "mipsel_bios.bin"
40#endif
41
4ce7ff6e
AJ
42enum jazz_model_e
43{
44 JAZZ_MAGNUM,
c171148c 45 JAZZ_PICA61,
4ce7ff6e
AJ
46};
47
48static void main_cpu_reset(void *opaque)
49{
50 CPUState *env = opaque;
51 cpu_reset(env);
52}
53
54static uint32_t rtc_readb(void *opaque, target_phys_addr_t addr)
55{
56 CPUState *env = opaque;
57 return cpu_inw(env, 0x71);
58}
59
60static void rtc_writeb(void *opaque, target_phys_addr_t addr, uint32_t val)
61{
62 CPUState *env = opaque;
63 cpu_outw(env, 0x71, val & 0xff);
64}
65
66static CPUReadMemoryFunc *rtc_read[3] = {
67 rtc_readb,
68 rtc_readb,
69 rtc_readb,
70};
71
72static CPUWriteMemoryFunc *rtc_write[3] = {
73 rtc_writeb,
74 rtc_writeb,
75 rtc_writeb,
76};
77
c6945b15
AJ
78static void dma_dummy_writeb(void *opaque, target_phys_addr_t addr, uint32_t val)
79{
80 /* Nothing to do. That is only to ensure that
81 * the current DMA acknowledge cycle is completed. */
82}
83
84static CPUReadMemoryFunc *dma_dummy_read[3] = {
85 NULL,
86 NULL,
87 NULL,
88};
89
90static CPUWriteMemoryFunc *dma_dummy_write[3] = {
91 dma_dummy_writeb,
92 dma_dummy_writeb,
93 dma_dummy_writeb,
94};
95
4ce7ff6e
AJ
96#ifdef HAS_AUDIO
97static void audio_init(qemu_irq *pic)
98{
99 struct soundhw *c;
100 int audio_enabled = 0;
101
102 for (c = soundhw; !audio_enabled && c->name; ++c) {
103 audio_enabled = c->enabled;
104 }
105
106 if (audio_enabled) {
107 AudioState *s;
108
109 s = AUD_init();
110 if (s) {
111 for (c = soundhw; c->name; ++c) {
112 if (c->enabled) {
113 if (c->isa) {
114 c->init.init_isa(s, pic);
115 }
116 }
117 }
118 }
119 }
120}
121#endif
122
4ce7ff6e
AJ
123#define MAGNUM_BIOS_SIZE_MAX 0x7e000
124#define MAGNUM_BIOS_SIZE (BIOS_SIZE < MAGNUM_BIOS_SIZE_MAX ? BIOS_SIZE : MAGNUM_BIOS_SIZE_MAX)
125
126static
00f82b8a 127void mips_jazz_init (ram_addr_t ram_size, int vga_ram_size,
3023f332 128 const char *cpu_model,
4ce7ff6e
AJ
129 enum jazz_model_e jazz_model)
130{
131 char buf[1024];
4ce7ff6e
AJ
132 int bios_size, n;
133 CPUState *env;
134 qemu_irq *rc4030, *i8259;
c6945b15
AJ
135 rc4030_dma *dmas;
136 rc4030_dma_function dma_read, dma_write;
4ce7ff6e
AJ
137 void *scsi_hba;
138 int hd;
c6945b15 139 int s_rtc, s_dma_dummy;
4ce7ff6e
AJ
140 PITState *pit;
141 BlockDriverState *fds[MAX_FD];
142 qemu_irq esp_reset;
dcac9679
PB
143 ram_addr_t ram_offset;
144 ram_addr_t bios_offset;
4ce7ff6e
AJ
145
146 /* init CPUs */
147 if (cpu_model == NULL) {
148#ifdef TARGET_MIPS64
149 cpu_model = "R4000";
150#else
151 /* FIXME: All wrong, this maybe should be R3000 for the older JAZZs. */
152 cpu_model = "24Kf";
153#endif
154 }
155 env = cpu_init(cpu_model);
156 if (!env) {
157 fprintf(stderr, "Unable to find CPU definition\n");
158 exit(1);
159 }
4ce7ff6e
AJ
160 qemu_register_reset(main_cpu_reset, env);
161
162 /* allocate RAM */
dcac9679
PB
163 ram_offset = qemu_ram_alloc(ram_size);
164 cpu_register_physical_memory(0, ram_size, ram_offset | IO_MEM_RAM);
165
dcac9679
PB
166 bios_offset = qemu_ram_alloc(MAGNUM_BIOS_SIZE);
167 cpu_register_physical_memory(0x1fc00000LL,
168 MAGNUM_BIOS_SIZE, bios_offset | IO_MEM_ROM);
169 cpu_register_physical_memory(0xfff00000LL,
170 MAGNUM_BIOS_SIZE, bios_offset | IO_MEM_ROM);
4ce7ff6e
AJ
171
172 /* load the BIOS image. */
c6945b15
AJ
173 if (bios_name == NULL)
174 bios_name = BIOS_FILENAME;
175 snprintf(buf, sizeof(buf), "%s/%s", bios_dir, bios_name);
dcac9679 176 bios_size = load_image_targphys(buf, 0xfff00000LL, MAGNUM_BIOS_SIZE);
4ce7ff6e
AJ
177 if (bios_size < 0 || bios_size > MAGNUM_BIOS_SIZE) {
178 fprintf(stderr, "qemu: Could not load MIPS bios '%s'\n",
179 buf);
180 exit(1);
181 }
182
4ce7ff6e
AJ
183 /* Init CPU internal devices */
184 cpu_mips_irq_init_cpu(env);
185 cpu_mips_clock_init(env);
186
187 /* Chipset */
c6945b15
AJ
188 rc4030 = rc4030_init(env->irq[6], env->irq[3],
189 &dmas, &dma_read, &dma_write);
190 s_dma_dummy = cpu_register_io_memory(0, dma_dummy_read, dma_dummy_write, NULL);
191 cpu_register_physical_memory(0x8000d000, 0x00001000, s_dma_dummy);
4ce7ff6e
AJ
192
193 /* ISA devices */
194 i8259 = i8259_init(env->irq[4]);
c6945b15 195 DMA_init(0);
4ce7ff6e
AJ
196 pit = pit_init(0x40, i8259[0]);
197 pcspk_init(pit);
198
199 /* ISA IO space at 0x90000000 */
200 isa_mmio_init(0x90000000, 0x01000000);
201 isa_mem_base = 0x11000000;
202
203 /* Video card */
204 switch (jazz_model) {
205 case JAZZ_MAGNUM:
b584726d 206 g364fb_mm_init(vga_ram_size, 0x40000000, 0x60000000, 0, rc4030[3]);
4ce7ff6e 207 break;
c171148c 208 case JAZZ_PICA61:
b584726d 209 isa_vga_mm_init(vga_ram_size, 0x40000000, 0x60000000, 0);
c171148c 210 break;
4ce7ff6e
AJ
211 default:
212 break;
213 }
214
215 /* Network controller */
216 /* FIXME: missing NS SONIC DP83932 */
217
218 /* SCSI adapter */
5d20fa6b 219 scsi_hba = esp_init(0x80002000, 0,
c6945b15 220 dma_read, dma_write, dmas[0],
4ce7ff6e
AJ
221 rc4030[5], &esp_reset);
222 for (n = 0; n < ESP_MAX_DEVS; n++) {
223 hd = drive_get_index(IF_SCSI, 0, n);
224 if (hd != -1) {
225 esp_scsi_attach(scsi_hba, drives_table[hd].bdrv, n);
226 }
227 }
228
229 /* Floppy */
230 if (drive_get_max_bus(IF_FLOPPY) >= MAX_FD) {
231 fprintf(stderr, "qemu: too many floppy drives\n");
232 exit(1);
233 }
234 for (n = 0; n < MAX_FD; n++) {
235 int fd = drive_get_index(IF_FLOPPY, 0, n);
236 if (fd != -1)
237 fds[n] = drives_table[fd].bdrv;
238 else
239 fds[n] = NULL;
240 }
241 fdctrl_init(rc4030[1], 0, 1, 0x80003000, fds);
242
243 /* Real time clock */
42fc73a1 244 rtc_init(0x70, i8259[8], 1980);
4ce7ff6e
AJ
245 s_rtc = cpu_register_io_memory(0, rtc_read, rtc_write, env);
246 cpu_register_physical_memory(0x80004000, 0x00001000, s_rtc);
247
248 /* Keyboard (i8042) */
4efbe58f 249 i8042_mm_init(rc4030[6], rc4030[7], 0x80005000, 0x1000, 0x1);
4ce7ff6e
AJ
250
251 /* Serial ports */
252 if (serial_hds[0])
b6cd0ea1 253 serial_mm_init(0x80006000, 0, rc4030[8], 8000000/16, serial_hds[0], 1);
4ce7ff6e 254 if (serial_hds[1])
b6cd0ea1 255 serial_mm_init(0x80007000, 0, rc4030[9], 8000000/16, serial_hds[1], 1);
4ce7ff6e
AJ
256
257 /* Parallel port */
258 if (parallel_hds[0])
259 parallel_mm_init(0x80008000, 0, rc4030[0], parallel_hds[0]);
260
261 /* Sound card */
262 /* FIXME: missing Jazz sound at 0x8000c000, rc4030[2] */
263#ifdef HAS_AUDIO
264 audio_init(i8259);
265#endif
266
267 /* NVRAM: Unprotected at 0x9000, Protected at 0xa000, Read only at 0xb000 */
268 ds1225y_init(0x80009000, "nvram");
269
270 /* LED indicator */
3023f332 271 jazz_led_init(0x8000f000);
4ce7ff6e
AJ
272}
273
274static
00f82b8a 275void mips_magnum_init (ram_addr_t ram_size, int vga_ram_size,
3023f332 276 const char *boot_device,
4ce7ff6e
AJ
277 const char *kernel_filename, const char *kernel_cmdline,
278 const char *initrd_filename, const char *cpu_model)
279{
3023f332 280 mips_jazz_init(ram_size, vga_ram_size, cpu_model, JAZZ_MAGNUM);
4ce7ff6e
AJ
281}
282
c171148c 283static
00f82b8a 284void mips_pica61_init (ram_addr_t ram_size, int vga_ram_size,
3023f332 285 const char *boot_device,
c171148c
AJ
286 const char *kernel_filename, const char *kernel_cmdline,
287 const char *initrd_filename, const char *cpu_model)
288{
3023f332 289 mips_jazz_init(ram_size, vga_ram_size, cpu_model, JAZZ_PICA61);
c171148c
AJ
290}
291
4ce7ff6e 292QEMUMachine mips_magnum_machine = {
eec2743e
TS
293 .name = "magnum",
294 .desc = "MIPS Magnum",
295 .init = mips_magnum_init,
296 .ram_require = MAGNUM_BIOS_SIZE + VGA_RAM_SIZE,
c6945b15 297 .use_scsi = 1,
4ce7ff6e 298};
c171148c
AJ
299
300QEMUMachine mips_pica61_machine = {
eec2743e
TS
301 .name = "pica61",
302 .desc = "Acer Pica 61",
303 .init = mips_pica61_init,
304 .ram_require = MAGNUM_BIOS_SIZE + VGA_RAM_SIZE,
c6945b15 305 .use_scsi = 1,
c171148c 306};