]> git.proxmox.com Git - mirror_qemu.git/blame - hw/mips_malta.c
mips_jazz: convert to memory API
[mirror_qemu.git] / hw / mips_malta.c
CommitLineData
5856de80
TS
1/*
2 * QEMU Malta board support
3 *
4 * Copyright (c) 2006 Aurelien Jarno
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
24
87ecb68b
PB
25#include "hw.h"
26#include "pc.h"
ded7ba9c 27#include "fdc.h"
87ecb68b
PB
28#include "net.h"
29#include "boards.h"
30#include "smbus.h"
c8b153d7
TS
31#include "block.h"
32#include "flash.h"
87ecb68b 33#include "mips.h"
b970ea8f 34#include "mips_cpudevs.h"
87ecb68b 35#include "pci.h"
18e08a55
MT
36#include "usb-uhci.h"
37#include "vmware_vga.h"
87ecb68b
PB
38#include "qemu-char.h"
39#include "sysemu.h"
0dfa5ef9 40#include "arch_init.h"
87ecb68b 41#include "boards.h"
3b3fb322 42#include "qemu-log.h"
bba831e8 43#include "mips-bios.h"
977e1244 44#include "ide.h"
ca20cf32
BS
45#include "loader.h"
46#include "elf.h"
1d914fa0 47#include "mc146818rtc.h"
2446333c 48#include "blockdev.h"
cfe5f011 49#include "exec-memory.h"
5856de80 50
c8b153d7
TS
51//#define DEBUG_BOARD_INIT
52
409dbce5 53#define ENVP_ADDR 0x80002000l
5856de80
TS
54#define ENVP_NB_ENTRIES 16
55#define ENVP_ENTRY_SIZE 256
56
e4bcb14c
TS
57#define MAX_IDE_BUS 2
58
5856de80
TS
59typedef struct {
60 uint32_t leds;
61 uint32_t brk;
62 uint32_t gpout;
130751ee 63 uint32_t i2cin;
5856de80
TS
64 uint32_t i2coe;
65 uint32_t i2cout;
66 uint32_t i2csel;
67 CharDriverState *display;
68 char display_text[9];
a4bc3afc 69 SerialState *uart;
5856de80
TS
70} MaltaFPGAState;
71
64d7e9a4 72static ISADevice *pit;
5856de80 73
7df526e3
TS
74static struct _loaderparams {
75 int ram_size;
76 const char *kernel_filename;
77 const char *kernel_cmdline;
78 const char *initrd_filename;
79} loaderparams;
80
5856de80
TS
81/* Malta FPGA */
82static void malta_fpga_update_display(void *opaque)
83{
84 char leds_text[9];
85 int i;
86 MaltaFPGAState *s = opaque;
87
07cf0ba0
TS
88 for (i = 7 ; i >= 0 ; i--) {
89 if (s->leds & (1 << i))
90 leds_text[i] = '#';
91 else
92 leds_text[i] = ' ';
87ee1669 93 }
07cf0ba0
TS
94 leds_text[8] = '\0';
95
e7e71b0e
AL
96 qemu_chr_fe_printf(s->display, "\e[H\n\n|\e[32m%-8.8s\e[00m|\r\n", leds_text);
97 qemu_chr_fe_printf(s->display, "\n\n\n\n|\e[31m%-8.8s\e[00m|", s->display_text);
5856de80
TS
98}
99
130751ee
TS
100/*
101 * EEPROM 24C01 / 24C02 emulation.
102 *
103 * Emulation for serial EEPROMs:
104 * 24C01 - 1024 bit (128 x 8)
105 * 24C02 - 2048 bit (256 x 8)
106 *
107 * Typical device names include Microchip 24C02SC or SGS Thomson ST24C02.
108 */
109
110//~ #define DEBUG
111
112#if defined(DEBUG)
001faf32 113# define logout(fmt, ...) fprintf(stderr, "MALTA\t%-24s" fmt, __func__, ## __VA_ARGS__)
130751ee 114#else
001faf32 115# define logout(fmt, ...) ((void)0)
130751ee
TS
116#endif
117
c227f099 118struct _eeprom24c0x_t {
130751ee
TS
119 uint8_t tick;
120 uint8_t address;
121 uint8_t command;
122 uint8_t ack;
123 uint8_t scl;
124 uint8_t sda;
125 uint8_t data;
126 //~ uint16_t size;
127 uint8_t contents[256];
128};
129
c227f099 130typedef struct _eeprom24c0x_t eeprom24c0x_t;
130751ee 131
c227f099 132static eeprom24c0x_t eeprom = {
284b08f1 133 .contents = {
130751ee
TS
134 /* 00000000: */ 0x80,0x08,0x04,0x0D,0x0A,0x01,0x40,0x00,
135 /* 00000008: */ 0x01,0x75,0x54,0x00,0x82,0x08,0x00,0x01,
136 /* 00000010: */ 0x8F,0x04,0x02,0x01,0x01,0x00,0x0E,0x00,
137 /* 00000018: */ 0x00,0x00,0x00,0x14,0x0F,0x14,0x2D,0x40,
138 /* 00000020: */ 0x15,0x08,0x15,0x08,0x00,0x00,0x00,0x00,
139 /* 00000028: */ 0x00,0x00,0x00,0x00,0x00,0x00,0x00,0x00,
140 /* 00000030: */ 0x00,0x00,0x00,0x00,0x00,0x00,0x00,0x00,
141 /* 00000038: */ 0x00,0x00,0x00,0x00,0x00,0x00,0x12,0xD0,
142 /* 00000040: */ 0x00,0x00,0x00,0x00,0x00,0x00,0x00,0x00,
143 /* 00000048: */ 0x00,0x00,0x00,0x00,0x00,0x00,0x00,0x00,
144 /* 00000050: */ 0x00,0x00,0x00,0x00,0x00,0x00,0x00,0x00,
145 /* 00000058: */ 0x00,0x00,0x00,0x00,0x00,0x00,0x00,0x00,
146 /* 00000060: */ 0x00,0x00,0x00,0x00,0x00,0x00,0x00,0x00,
147 /* 00000068: */ 0x00,0x00,0x00,0x00,0x00,0x00,0x00,0x00,
148 /* 00000070: */ 0x00,0x00,0x00,0x00,0x00,0x00,0x00,0x00,
149 /* 00000078: */ 0x00,0x00,0x00,0x00,0x00,0x00,0x64,0xF4,
150 },
151};
152
a5f1b965 153static uint8_t eeprom24c0x_read(void)
130751ee
TS
154{
155 logout("%u: scl = %u, sda = %u, data = 0x%02x\n",
156 eeprom.tick, eeprom.scl, eeprom.sda, eeprom.data);
157 return eeprom.sda;
158}
159
160static void eeprom24c0x_write(int scl, int sda)
161{
162 if (eeprom.scl && scl && (eeprom.sda != sda)) {
163 logout("%u: scl = %u->%u, sda = %u->%u i2c %s\n",
164 eeprom.tick, eeprom.scl, scl, eeprom.sda, sda, sda ? "stop" : "start");
165 if (!sda) {
166 eeprom.tick = 1;
167 eeprom.command = 0;
168 }
169 } else if (eeprom.tick == 0 && !eeprom.ack) {
170 /* Waiting for start. */
171 logout("%u: scl = %u->%u, sda = %u->%u wait for i2c start\n",
172 eeprom.tick, eeprom.scl, scl, eeprom.sda, sda);
173 } else if (!eeprom.scl && scl) {
174 logout("%u: scl = %u->%u, sda = %u->%u trigger bit\n",
175 eeprom.tick, eeprom.scl, scl, eeprom.sda, sda);
176 if (eeprom.ack) {
177 logout("\ti2c ack bit = 0\n");
178 sda = 0;
179 eeprom.ack = 0;
180 } else if (eeprom.sda == sda) {
181 uint8_t bit = (sda != 0);
182 logout("\ti2c bit = %d\n", bit);
183 if (eeprom.tick < 9) {
184 eeprom.command <<= 1;
185 eeprom.command += bit;
186 eeprom.tick++;
187 if (eeprom.tick == 9) {
188 logout("\tcommand 0x%04x, %s\n", eeprom.command, bit ? "read" : "write");
189 eeprom.ack = 1;
190 }
191 } else if (eeprom.tick < 17) {
192 if (eeprom.command & 1) {
193 sda = ((eeprom.data & 0x80) != 0);
194 }
195 eeprom.address <<= 1;
196 eeprom.address += bit;
197 eeprom.tick++;
198 eeprom.data <<= 1;
199 if (eeprom.tick == 17) {
200 eeprom.data = eeprom.contents[eeprom.address];
201 logout("\taddress 0x%04x, data 0x%02x\n", eeprom.address, eeprom.data);
202 eeprom.ack = 1;
203 eeprom.tick = 0;
204 }
205 } else if (eeprom.tick >= 17) {
206 sda = 0;
207 }
208 } else {
209 logout("\tsda changed with raising scl\n");
210 }
211 } else {
212 logout("%u: scl = %u->%u, sda = %u->%u\n", eeprom.tick, eeprom.scl, scl, eeprom.sda, sda);
213 }
214 eeprom.scl = scl;
215 eeprom.sda = sda;
216}
217
c227f099 218static uint32_t malta_fpga_readl(void *opaque, target_phys_addr_t addr)
5856de80
TS
219{
220 MaltaFPGAState *s = opaque;
221 uint32_t val = 0;
222 uint32_t saddr;
223
224 saddr = (addr & 0xfffff);
225
226 switch (saddr) {
227
228 /* SWITCH Register */
229 case 0x00200:
230 val = 0x00000000; /* All switches closed */
593c0d10 231 break;
5856de80
TS
232
233 /* STATUS Register */
234 case 0x00208:
235#ifdef TARGET_WORDS_BIGENDIAN
236 val = 0x00000012;
237#else
238 val = 0x00000010;
239#endif
240 break;
241
242 /* JMPRS Register */
243 case 0x00210:
244 val = 0x00;
245 break;
246
247 /* LEDBAR Register */
248 case 0x00408:
249 val = s->leds;
250 break;
251
252 /* BRKRES Register */
253 case 0x00508:
254 val = s->brk;
255 break;
256
b6dc7ebb 257 /* UART Registers are handled directly by the serial device */
a4bc3afc 258
5856de80
TS
259 /* GPOUT Register */
260 case 0x00a00:
261 val = s->gpout;
262 break;
263
264 /* XXX: implement a real I2C controller */
265
266 /* GPINP Register */
267 case 0x00a08:
268 /* IN = OUT until a real I2C control is implemented */
269 if (s->i2csel)
270 val = s->i2cout;
271 else
272 val = 0x00;
273 break;
274
275 /* I2CINP Register */
276 case 0x00b00:
130751ee 277 val = ((s->i2cin & ~1) | eeprom24c0x_read());
5856de80
TS
278 break;
279
280 /* I2COE Register */
281 case 0x00b08:
282 val = s->i2coe;
283 break;
284
285 /* I2COUT Register */
286 case 0x00b10:
287 val = s->i2cout;
288 break;
289
290 /* I2CSEL Register */
291 case 0x00b18:
130751ee 292 val = s->i2csel;
5856de80
TS
293 break;
294
295 default:
296#if 0
3594c774 297 printf ("malta_fpga_read: Bad register offset 0x" TARGET_FMT_lx "\n",
593c0d10 298 addr);
5856de80
TS
299#endif
300 break;
301 }
302 return val;
303}
304
c227f099 305static void malta_fpga_writel(void *opaque, target_phys_addr_t addr,
5856de80
TS
306 uint32_t val)
307{
308 MaltaFPGAState *s = opaque;
309 uint32_t saddr;
310
311 saddr = (addr & 0xfffff);
312
313 switch (saddr) {
314
315 /* SWITCH Register */
316 case 0x00200:
317 break;
318
319 /* JMPRS Register */
320 case 0x00210:
321 break;
322
323 /* LEDBAR Register */
324 /* XXX: implement a 8-LED array */
325 case 0x00408:
326 s->leds = val & 0xff;
327 break;
328
329 /* ASCIIWORD Register */
330 case 0x00410:
331 snprintf(s->display_text, 9, "%08X", val);
332 malta_fpga_update_display(s);
333 break;
334
335 /* ASCIIPOS0 to ASCIIPOS7 Registers */
336 case 0x00418:
337 case 0x00420:
338 case 0x00428:
339 case 0x00430:
340 case 0x00438:
341 case 0x00440:
342 case 0x00448:
343 case 0x00450:
344 s->display_text[(saddr - 0x00418) >> 3] = (char) val;
345 malta_fpga_update_display(s);
346 break;
347
348 /* SOFTRES Register */
349 case 0x00500:
350 if (val == 0x42)
351 qemu_system_reset_request ();
352 break;
353
354 /* BRKRES Register */
355 case 0x00508:
356 s->brk = val & 0xff;
357 break;
358
b6dc7ebb 359 /* UART Registers are handled directly by the serial device */
a4bc3afc 360
5856de80
TS
361 /* GPOUT Register */
362 case 0x00a00:
363 s->gpout = val & 0xff;
364 break;
365
366 /* I2COE Register */
367 case 0x00b08:
368 s->i2coe = val & 0x03;
369 break;
370
371 /* I2COUT Register */
372 case 0x00b10:
130751ee
TS
373 eeprom24c0x_write(val & 0x02, val & 0x01);
374 s->i2cout = val;
5856de80
TS
375 break;
376
377 /* I2CSEL Register */
378 case 0x00b18:
130751ee 379 s->i2csel = val & 0x01;
5856de80
TS
380 break;
381
382 default:
383#if 0
3594c774 384 printf ("malta_fpga_write: Bad register offset 0x" TARGET_FMT_lx "\n",
593c0d10 385 addr);
5856de80
TS
386#endif
387 break;
388 }
389}
390
d60efc6b 391static CPUReadMemoryFunc * const malta_fpga_read[] = {
5856de80
TS
392 malta_fpga_readl,
393 malta_fpga_readl,
394 malta_fpga_readl
395};
396
d60efc6b 397static CPUWriteMemoryFunc * const malta_fpga_write[] = {
5856de80
TS
398 malta_fpga_writel,
399 malta_fpga_writel,
400 malta_fpga_writel
401};
402
9596ebb7 403static void malta_fpga_reset(void *opaque)
5856de80
TS
404{
405 MaltaFPGAState *s = opaque;
406
407 s->leds = 0x00;
408 s->brk = 0x0a;
409 s->gpout = 0x00;
130751ee 410 s->i2cin = 0x3;
5856de80
TS
411 s->i2coe = 0x0;
412 s->i2cout = 0x3;
413 s->i2csel = 0x1;
414
415 s->display_text[8] = '\0';
416 snprintf(s->display_text, 9, " ");
ceecf1d1
AJ
417}
418
ceecf1d1
AJ
419static void malta_fpga_led_init(CharDriverState *chr)
420{
e7e71b0e
AL
421 qemu_chr_fe_printf(chr, "\e[HMalta LEDBAR\r\n");
422 qemu_chr_fe_printf(chr, "+--------+\r\n");
423 qemu_chr_fe_printf(chr, "+ +\r\n");
424 qemu_chr_fe_printf(chr, "+--------+\r\n");
425 qemu_chr_fe_printf(chr, "\n");
426 qemu_chr_fe_printf(chr, "Malta ASCII\r\n");
427 qemu_chr_fe_printf(chr, "+--------+\r\n");
428 qemu_chr_fe_printf(chr, "+ +\r\n");
429 qemu_chr_fe_printf(chr, "+--------+\r\n");
5856de80
TS
430}
431
c227f099 432static MaltaFPGAState *malta_fpga_init(target_phys_addr_t base, qemu_irq uart_irq, CharDriverState *uart_chr)
5856de80
TS
433{
434 MaltaFPGAState *s;
435 int malta;
436
7267c094 437 s = (MaltaFPGAState *)g_malloc0(sizeof(MaltaFPGAState));
5856de80 438
1eed09cb 439 malta = cpu_register_io_memory(malta_fpga_read,
2507c12a
AG
440 malta_fpga_write, s,
441 DEVICE_NATIVE_ENDIAN);
a4bc3afc 442
b6dc7ebb 443 cpu_register_physical_memory(base, 0x900, malta);
8da3ff18 444 /* 0xa00 is less than a page, so will still get the right offsets. */
b6dc7ebb 445 cpu_register_physical_memory(base + 0xa00, 0x100000 - 0xa00, malta);
5856de80 446
27143a44 447 s->display = qemu_chr_new("fpga", "vc:320x200", malta_fpga_led_init);
ceecf1d1 448
2d48377a
BS
449#ifdef TARGET_WORDS_BIGENDIAN
450 s->uart = serial_mm_init(base + 0x900, 3, uart_irq, 230400, uart_chr, 1, 1);
451#else
452 s->uart = serial_mm_init(base + 0x900, 3, uart_irq, 230400, uart_chr, 1, 0);
453#endif
a4bc3afc 454
5856de80 455 malta_fpga_reset(s);
a08d4367 456 qemu_register_reset(malta_fpga_reset, s);
5856de80
TS
457
458 return s;
459}
460
5856de80 461/* Network support */
5607c388 462static void network_init(void)
5856de80
TS
463{
464 int i;
5856de80
TS
465
466 for(i = 0; i < nb_nics; i++) {
cb457d76 467 NICInfo *nd = &nd_table[i];
5607c388 468 const char *default_devaddr = NULL;
cb457d76
AL
469
470 if (i == 0 && (!nd->model || strcmp(nd->model, "pcnet") == 0))
5856de80 471 /* The malta board has a PCNet card using PCI SLOT 11 */
5607c388 472 default_devaddr = "0b";
cb457d76 473
07caea31 474 pci_nic_init_nofail(nd, "pcnet", default_devaddr);
5856de80
TS
475 }
476}
477
478/* ROM and pseudo bootloader
479
480 The following code implements a very very simple bootloader. It first
481 loads the registers a0 to a3 to the values expected by the OS, and
482 then jump at the kernel address.
483
484 The bootloader should pass the locations of the kernel arguments and
485 environment variables tables. Those tables contain the 32-bit address
486 of NULL terminated strings. The environment variables table should be
487 terminated by a NULL address.
488
489 For a simpler implementation, the number of kernel arguments is fixed
490 to two (the name of the kernel and the command line), and the two
491 tables are actually the same one.
492
493 The registers a0 to a3 should contain the following values:
494 a0 - number of kernel arguments
495 a1 - 32-bit address of the kernel arguments table
496 a2 - 32-bit address of the environment variables table
497 a3 - RAM size in bytes
498*/
499
d7585251
PB
500static void write_bootloader (CPUState *env, uint8_t *base,
501 int64_t kernel_entry)
5856de80
TS
502{
503 uint32_t *p;
504
505 /* Small bootloader */
d7585251 506 p = (uint32_t *)base;
26ea0918 507 stl_raw(p++, 0x0bf00160); /* j 0x1fc00580 */
3ddd0065 508 stl_raw(p++, 0x00000000); /* nop */
5856de80 509
26ea0918 510 /* YAMON service vector */
d7585251
PB
511 stl_raw(base + 0x500, 0xbfc00580); /* start: */
512 stl_raw(base + 0x504, 0xbfc0083c); /* print_count: */
513 stl_raw(base + 0x520, 0xbfc00580); /* start: */
514 stl_raw(base + 0x52c, 0xbfc00800); /* flush_cache: */
515 stl_raw(base + 0x534, 0xbfc00808); /* print: */
516 stl_raw(base + 0x538, 0xbfc00800); /* reg_cpu_isr: */
517 stl_raw(base + 0x53c, 0xbfc00800); /* unred_cpu_isr: */
518 stl_raw(base + 0x540, 0xbfc00800); /* reg_ic_isr: */
519 stl_raw(base + 0x544, 0xbfc00800); /* unred_ic_isr: */
520 stl_raw(base + 0x548, 0xbfc00800); /* reg_esr: */
521 stl_raw(base + 0x54c, 0xbfc00800); /* unreg_esr: */
522 stl_raw(base + 0x550, 0xbfc00800); /* getchar: */
523 stl_raw(base + 0x554, 0xbfc00800); /* syscon_read: */
26ea0918
TS
524
525
5856de80 526 /* Second part of the bootloader */
d7585251 527 p = (uint32_t *) (base + 0x580);
d52fff71
TS
528 stl_raw(p++, 0x24040002); /* addiu a0, zero, 2 */
529 stl_raw(p++, 0x3c1d0000 | (((ENVP_ADDR - 64) >> 16) & 0xffff)); /* lui sp, high(ENVP_ADDR) */
471ea271 530 stl_raw(p++, 0x37bd0000 | ((ENVP_ADDR - 64) & 0xffff)); /* ori sp, sp, low(ENVP_ADDR) */
3ddd0065 531 stl_raw(p++, 0x3c050000 | ((ENVP_ADDR >> 16) & 0xffff)); /* lui a1, high(ENVP_ADDR) */
471ea271 532 stl_raw(p++, 0x34a50000 | (ENVP_ADDR & 0xffff)); /* ori a1, a1, low(ENVP_ADDR) */
3ddd0065
TS
533 stl_raw(p++, 0x3c060000 | (((ENVP_ADDR + 8) >> 16) & 0xffff)); /* lui a2, high(ENVP_ADDR + 8) */
534 stl_raw(p++, 0x34c60000 | ((ENVP_ADDR + 8) & 0xffff)); /* ori a2, a2, low(ENVP_ADDR + 8) */
7df526e3
TS
535 stl_raw(p++, 0x3c070000 | (loaderparams.ram_size >> 16)); /* lui a3, high(ram_size) */
536 stl_raw(p++, 0x34e70000 | (loaderparams.ram_size & 0xffff)); /* ori a3, a3, low(ram_size) */
2802bfe3
TS
537
538 /* Load BAR registers as done by YAMON */
a0a8793e
TS
539 stl_raw(p++, 0x3c09b400); /* lui t1, 0xb400 */
540
541#ifdef TARGET_WORDS_BIGENDIAN
542 stl_raw(p++, 0x3c08df00); /* lui t0, 0xdf00 */
543#else
544 stl_raw(p++, 0x340800df); /* ori t0, r0, 0x00df */
545#endif
546 stl_raw(p++, 0xad280068); /* sw t0, 0x0068(t1) */
547
2802bfe3
TS
548 stl_raw(p++, 0x3c09bbe0); /* lui t1, 0xbbe0 */
549
550#ifdef TARGET_WORDS_BIGENDIAN
551 stl_raw(p++, 0x3c08c000); /* lui t0, 0xc000 */
552#else
553 stl_raw(p++, 0x340800c0); /* ori t0, r0, 0x00c0 */
554#endif
555 stl_raw(p++, 0xad280048); /* sw t0, 0x0048(t1) */
556#ifdef TARGET_WORDS_BIGENDIAN
557 stl_raw(p++, 0x3c084000); /* lui t0, 0x4000 */
558#else
559 stl_raw(p++, 0x34080040); /* ori t0, r0, 0x0040 */
560#endif
561 stl_raw(p++, 0xad280050); /* sw t0, 0x0050(t1) */
562
563#ifdef TARGET_WORDS_BIGENDIAN
564 stl_raw(p++, 0x3c088000); /* lui t0, 0x8000 */
565#else
566 stl_raw(p++, 0x34080080); /* ori t0, r0, 0x0080 */
567#endif
568 stl_raw(p++, 0xad280058); /* sw t0, 0x0058(t1) */
569#ifdef TARGET_WORDS_BIGENDIAN
570 stl_raw(p++, 0x3c083f00); /* lui t0, 0x3f00 */
571#else
572 stl_raw(p++, 0x3408003f); /* ori t0, r0, 0x003f */
573#endif
574 stl_raw(p++, 0xad280060); /* sw t0, 0x0060(t1) */
575
576#ifdef TARGET_WORDS_BIGENDIAN
577 stl_raw(p++, 0x3c08c100); /* lui t0, 0xc100 */
578#else
579 stl_raw(p++, 0x340800c1); /* ori t0, r0, 0x00c1 */
580#endif
581 stl_raw(p++, 0xad280080); /* sw t0, 0x0080(t1) */
582#ifdef TARGET_WORDS_BIGENDIAN
583 stl_raw(p++, 0x3c085e00); /* lui t0, 0x5e00 */
584#else
585 stl_raw(p++, 0x3408005e); /* ori t0, r0, 0x005e */
586#endif
587 stl_raw(p++, 0xad280088); /* sw t0, 0x0088(t1) */
588
589 /* Jump to kernel code */
74287114
TS
590 stl_raw(p++, 0x3c1f0000 | ((kernel_entry >> 16) & 0xffff)); /* lui ra, high(kernel_entry) */
591 stl_raw(p++, 0x37ff0000 | (kernel_entry & 0xffff)); /* ori ra, ra, low(kernel_entry) */
3ddd0065
TS
592 stl_raw(p++, 0x03e00008); /* jr ra */
593 stl_raw(p++, 0x00000000); /* nop */
26ea0918
TS
594
595 /* YAMON subroutines */
d7585251 596 p = (uint32_t *) (base + 0x800);
26ea0918
TS
597 stl_raw(p++, 0x03e00008); /* jr ra */
598 stl_raw(p++, 0x24020000); /* li v0,0 */
599 /* 808 YAMON print */
600 stl_raw(p++, 0x03e06821); /* move t5,ra */
601 stl_raw(p++, 0x00805821); /* move t3,a0 */
602 stl_raw(p++, 0x00a05021); /* move t2,a1 */
603 stl_raw(p++, 0x91440000); /* lbu a0,0(t2) */
604 stl_raw(p++, 0x254a0001); /* addiu t2,t2,1 */
605 stl_raw(p++, 0x10800005); /* beqz a0,834 */
606 stl_raw(p++, 0x00000000); /* nop */
607 stl_raw(p++, 0x0ff0021c); /* jal 870 */
608 stl_raw(p++, 0x00000000); /* nop */
609 stl_raw(p++, 0x08000205); /* j 814 */
610 stl_raw(p++, 0x00000000); /* nop */
611 stl_raw(p++, 0x01a00008); /* jr t5 */
612 stl_raw(p++, 0x01602021); /* move a0,t3 */
613 /* 0x83c YAMON print_count */
614 stl_raw(p++, 0x03e06821); /* move t5,ra */
615 stl_raw(p++, 0x00805821); /* move t3,a0 */
616 stl_raw(p++, 0x00a05021); /* move t2,a1 */
617 stl_raw(p++, 0x00c06021); /* move t4,a2 */
618 stl_raw(p++, 0x91440000); /* lbu a0,0(t2) */
619 stl_raw(p++, 0x0ff0021c); /* jal 870 */
620 stl_raw(p++, 0x00000000); /* nop */
621 stl_raw(p++, 0x254a0001); /* addiu t2,t2,1 */
622 stl_raw(p++, 0x258cffff); /* addiu t4,t4,-1 */
623 stl_raw(p++, 0x1580fffa); /* bnez t4,84c */
624 stl_raw(p++, 0x00000000); /* nop */
625 stl_raw(p++, 0x01a00008); /* jr t5 */
626 stl_raw(p++, 0x01602021); /* move a0,t3 */
627 /* 0x870 */
628 stl_raw(p++, 0x3c08b800); /* lui t0,0xb400 */
629 stl_raw(p++, 0x350803f8); /* ori t0,t0,0x3f8 */
630 stl_raw(p++, 0x91090005); /* lbu t1,5(t0) */
631 stl_raw(p++, 0x00000000); /* nop */
632 stl_raw(p++, 0x31290040); /* andi t1,t1,0x40 */
633 stl_raw(p++, 0x1120fffc); /* beqz t1,878 <outch+0x8> */
634 stl_raw(p++, 0x00000000); /* nop */
635 stl_raw(p++, 0x03e00008); /* jr ra */
636 stl_raw(p++, 0xa1040000); /* sb a0,0(t0) */
637
5856de80
TS
638}
639
8b7968f7
SW
640static void GCC_FMT_ATTR(3, 4) prom_set(uint32_t* prom_buf, int index,
641 const char *string, ...)
5856de80
TS
642{
643 va_list ap;
3ddd0065 644 int32_t table_addr;
5856de80
TS
645
646 if (index >= ENVP_NB_ENTRIES)
647 return;
648
5856de80 649 if (string == NULL) {
c938ada2 650 prom_buf[index] = 0;
5856de80
TS
651 return;
652 }
653
c938ada2
AJ
654 table_addr = sizeof(int32_t) * ENVP_NB_ENTRIES + index * ENVP_ENTRY_SIZE;
655 prom_buf[index] = tswap32(ENVP_ADDR + table_addr);
5856de80
TS
656
657 va_start(ap, string);
c938ada2 658 vsnprintf((char *)prom_buf + table_addr, ENVP_ENTRY_SIZE, string, ap);
5856de80
TS
659 va_end(ap);
660}
661
662/* Kernel */
e16ad5b0 663static int64_t load_kernel (void)
5856de80 664{
409dbce5 665 int64_t kernel_entry, kernel_high;
5856de80 666 long initrd_size;
c227f099 667 ram_addr_t initrd_offset;
ca20cf32 668 int big_endian;
c938ada2
AJ
669 uint32_t *prom_buf;
670 long prom_size;
671 int prom_index = 0;
ca20cf32
BS
672
673#ifdef TARGET_WORDS_BIGENDIAN
674 big_endian = 1;
675#else
676 big_endian = 0;
677#endif
5856de80 678
409dbce5
AJ
679 if (load_elf(loaderparams.kernel_filename, cpu_mips_kseg0_to_phys, NULL,
680 (uint64_t *)&kernel_entry, NULL, (uint64_t *)&kernel_high,
681 big_endian, ELF_MACHINE, 1) < 0) {
5856de80 682 fprintf(stderr, "qemu: could not load kernel '%s'\n",
7df526e3 683 loaderparams.kernel_filename);
acdf72bb 684 exit(1);
5856de80
TS
685 }
686
687 /* load initrd */
688 initrd_size = 0;
74287114 689 initrd_offset = 0;
7df526e3
TS
690 if (loaderparams.initrd_filename) {
691 initrd_size = get_image_size (loaderparams.initrd_filename);
74287114
TS
692 if (initrd_size > 0) {
693 initrd_offset = (kernel_high + ~TARGET_PAGE_MASK) & TARGET_PAGE_MASK;
7df526e3 694 if (initrd_offset + initrd_size > ram_size) {
74287114
TS
695 fprintf(stderr,
696 "qemu: memory too small for initial ram disk '%s'\n",
7df526e3 697 loaderparams.initrd_filename);
74287114
TS
698 exit(1);
699 }
dcac9679
PB
700 initrd_size = load_image_targphys(loaderparams.initrd_filename,
701 initrd_offset,
702 ram_size - initrd_offset);
74287114 703 }
5856de80
TS
704 if (initrd_size == (target_ulong) -1) {
705 fprintf(stderr, "qemu: could not load initial ram disk '%s'\n",
7df526e3 706 loaderparams.initrd_filename);
5856de80
TS
707 exit(1);
708 }
709 }
710
c938ada2
AJ
711 /* Setup prom parameters. */
712 prom_size = ENVP_NB_ENTRIES * (sizeof(int32_t) + ENVP_ENTRY_SIZE);
7267c094 713 prom_buf = g_malloc(prom_size);
c938ada2 714
f36d53ef 715 prom_set(prom_buf, prom_index++, "%s", loaderparams.kernel_filename);
c938ada2 716 if (initrd_size > 0) {
409dbce5
AJ
717 prom_set(prom_buf, prom_index++, "rd_start=0x%" PRIx64 " rd_size=%li %s",
718 cpu_mips_phys_to_kseg0(NULL, initrd_offset), initrd_size,
7df526e3 719 loaderparams.kernel_cmdline);
c938ada2 720 } else {
f36d53ef 721 prom_set(prom_buf, prom_index++, "%s", loaderparams.kernel_cmdline);
c938ada2
AJ
722 }
723
724 prom_set(prom_buf, prom_index++, "memsize");
725 prom_set(prom_buf, prom_index++, "%i", loaderparams.ram_size);
726 prom_set(prom_buf, prom_index++, "modetty0");
727 prom_set(prom_buf, prom_index++, "38400n8r");
728 prom_set(prom_buf, prom_index++, NULL);
729
730 rom_add_blob_fixed("prom", prom_buf, prom_size,
409dbce5 731 cpu_mips_kseg0_to_phys(NULL, ENVP_ADDR));
5856de80 732
74287114 733 return kernel_entry;
5856de80
TS
734}
735
c4cb2578
EI
736static void malta_mips_config(CPUState *env)
737{
738 env->mvp->CP0_MVPConf0 |= ((smp_cpus - 1) << CP0MVPC0_PVPE) |
739 ((smp_cpus * env->nr_threads - 1) << CP0MVPC0_PTC);
740}
741
5856de80
TS
742static void main_cpu_reset(void *opaque)
743{
744 CPUState *env = opaque;
745 cpu_reset(env);
746
5c43485f 747 /* The bootloader does not need to be rewritten as it is located in a
5856de80
TS
748 read only location. The kernel location and the arguments table
749 location does not change. */
7df526e3 750 if (loaderparams.kernel_filename) {
fb82fea0 751 env->CP0_Status &= ~((1 << CP0St_BEV) | (1 << CP0St_ERL));
fb82fea0 752 }
c4cb2578
EI
753
754 malta_mips_config(env);
5856de80
TS
755}
756
4556bd8b
BS
757static void cpu_request_exit(void *opaque, int irq, int level)
758{
759 CPUState *env = cpu_single_env;
760
761 if (env && level) {
762 cpu_exit(env);
763 }
764}
765
70705261 766static
c227f099 767void mips_malta_init (ram_addr_t ram_size,
3023f332 768 const char *boot_device,
5856de80 769 const char *kernel_filename, const char *kernel_cmdline,
94fc95cd 770 const char *initrd_filename, const char *cpu_model)
5856de80 771{
5cea8590 772 char *filename;
cfe5f011 773 pflash_t *fl;
c227f099 774 ram_addr_t ram_offset;
cfe5f011
AK
775 MemoryRegion *system_memory = get_system_memory();
776 MemoryRegion *bios, *bios_alias = g_new(MemoryRegion, 1);
c8b153d7 777 target_long bios_size;
74287114 778 int64_t kernel_entry;
5856de80
TS
779 PCIBus *pci_bus;
780 CPUState *env;
d537cf6c 781 qemu_irq *i8259;
4556bd8b 782 qemu_irq *cpu_exit_irq;
7b717336 783 int piix4_devfn;
7b717336
TS
784 i2c_bus *smbus;
785 int i;
751c6a17 786 DriveInfo *dinfo;
f455e98c 787 DriveInfo *hd[MAX_IDE_BUS * MAX_IDE_DEVS];
fd8014e1 788 DriveInfo *fd[MAX_FD];
c8b153d7
TS
789 int fl_idx = 0;
790 int fl_sectors = 0;
01e0451a 791 int be;
5856de80 792
ffabf037
AJ
793 /* Make sure the first 3 serial ports are associated with a device. */
794 for(i = 0; i < 3; i++) {
795 if (!serial_hds[i]) {
796 char label[32];
797 snprintf(label, sizeof(label), "serial%d", i);
27143a44 798 serial_hds[i] = qemu_chr_new(label, "null", NULL);
ffabf037
AJ
799 }
800 }
801
33d68b5f
TS
802 /* init CPUs */
803 if (cpu_model == NULL) {
60aa19ab 804#ifdef TARGET_MIPS64
c9c1a064 805 cpu_model = "20Kc";
33d68b5f 806#else
1c32f43e 807 cpu_model = "24Kf";
33d68b5f
TS
808#endif
809 }
c4cb2578
EI
810
811 for (i = 0; i < smp_cpus; i++) {
812 env = cpu_init(cpu_model);
813 if (!env) {
814 fprintf(stderr, "Unable to find CPU definition\n");
815 exit(1);
816 }
817 /* Init internal devices */
818 cpu_mips_irq_init_cpu(env);
819 cpu_mips_clock_init(env);
820 qemu_register_reset(main_cpu_reset, env);
aaed909a 821 }
c4cb2578 822 env = first_cpu;
5856de80
TS
823
824 /* allocate RAM */
0ccff151
AJ
825 if (ram_size > (256 << 20)) {
826 fprintf(stderr,
827 "qemu: Too much memory for this machine: %d MB, maximum 256 MB\n",
828 ((unsigned int)ram_size / (1 << 20)));
829 exit(1);
830 }
c8a50e59 831 ram_offset = qemu_ram_alloc(NULL, "mips_malta.ram", ram_size);
dcac9679
PB
832
833 cpu_register_physical_memory(0, ram_size, ram_offset | IO_MEM_RAM);
5856de80 834
01e0451a
AL
835#ifdef TARGET_WORDS_BIGENDIAN
836 be = 1;
837#else
838 be = 0;
839#endif
070ce5ed 840 /* FPGA */
49a2942d 841 malta_fpga_init(0x1f000000LL, env->irq[2], serial_hds[2]);
070ce5ed 842
c8b153d7
TS
843 /* Load firmware in flash / BIOS unless we boot directly into a kernel. */
844 if (kernel_filename) {
845 /* Write a small bootloader to the flash location. */
cfe5f011
AK
846 bios = g_new(MemoryRegion, 1);
847 memory_region_init_ram(bios, NULL, "mips_malta.bios", BIOS_SIZE);
848 memory_region_set_readonly(bios, true);
849 memory_region_init_alias(bios_alias, "bios.1fc", bios, 0, BIOS_SIZE);
850 /* Map the bios at two physical locations, as on the real board. */
851 memory_region_add_subregion(system_memory, 0x1e000000LL, bios);
852 memory_region_add_subregion(system_memory, 0x1fc00000LL, bios_alias);
c8b153d7
TS
853 loaderparams.ram_size = ram_size;
854 loaderparams.kernel_filename = kernel_filename;
855 loaderparams.kernel_cmdline = kernel_cmdline;
856 loaderparams.initrd_filename = initrd_filename;
e16ad5b0 857 kernel_entry = load_kernel();
cfe5f011 858 write_bootloader(env, memory_region_get_ram_ptr(bios), kernel_entry);
c8b153d7 859 } else {
751c6a17
GH
860 dinfo = drive_get(IF_PFLASH, 0, fl_idx);
861 if (dinfo) {
c8b153d7
TS
862 /* Load firmware from flash. */
863 bios_size = 0x400000;
864 fl_sectors = bios_size >> 16;
865#ifdef DEBUG_BOARD_INIT
866 printf("Register parallel flash %d size " TARGET_FMT_lx " at "
cfe5f011
AK
867 "addr %08llx '%s' %x\n",
868 fl_idx, bios_size, 0x1e000000LL,
751c6a17 869 bdrv_get_device_name(dinfo->bdrv), fl_sectors);
c8b153d7 870#endif
cfe5f011
AK
871 fl = pflash_cfi01_register(0x1e000000LL,
872 NULL, "mips_malta.bios", BIOS_SIZE,
873 dinfo->bdrv, 65536, fl_sectors,
874 4, 0x0000, 0x0000, 0x0000, 0x0000, be);
875 bios = pflash_cfi01_get_memory(fl);
876 /* Map the bios at two physical locations, as on the real board. */
877 memory_region_init_alias(bios_alias, "bios.1fc",
878 bios, 0, BIOS_SIZE);
879 memory_region_add_subregion(system_memory, 0x1fc00000LL,
880 bios_alias);
881 fl_idx++;
c8b153d7 882 } else {
cfe5f011
AK
883 bios = g_new(MemoryRegion, 1);
884 memory_region_init_ram(bios, NULL, "mips_malta.bios", BIOS_SIZE);
885 memory_region_set_readonly(bios, true);
886 memory_region_init_alias(bios_alias, "bios.1fc",
887 bios, 0, BIOS_SIZE);
888 /* Map the bios at two physical locations, as on the real board. */
889 memory_region_add_subregion(system_memory, 0x1e000000LL, bios);
890 memory_region_add_subregion(system_memory, 0x1fc00000LL,
891 bios_alias);
c8b153d7
TS
892 /* Load a BIOS image. */
893 if (bios_name == NULL)
894 bios_name = BIOS_FILENAME;
5cea8590
PB
895 filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
896 if (filename) {
897 bios_size = load_image_targphys(filename, 0x1fc00000LL,
898 BIOS_SIZE);
7267c094 899 g_free(filename);
5cea8590
PB
900 } else {
901 bios_size = -1;
902 }
c8b153d7
TS
903 if ((bios_size < 0 || bios_size > BIOS_SIZE) && !kernel_filename) {
904 fprintf(stderr,
905 "qemu: Could not load MIPS bios '%s', and no -kernel argument was specified\n",
5cea8590 906 bios_name);
c8b153d7
TS
907 exit(1);
908 }
070ce5ed 909 }
3187ef03
TS
910 /* In little endian mode the 32bit words in the bios are swapped,
911 a neat trick which allows bi-endian firmware. */
912#ifndef TARGET_WORDS_BIGENDIAN
913 {
cfe5f011 914 uint32_t *addr = memory_region_get_ram_ptr(bios);
d7585251
PB
915 uint32_t *end = addr + bios_size;
916 while (addr < end) {
917 bswap32s(addr);
3187ef03
TS
918 }
919 }
920#endif
070ce5ed
TS
921 }
922
5856de80
TS
923 /* Board ID = 0x420 (Malta Board with CoreLV)
924 XXX: theoretically 0x1e000010 should map to flash and 0x1fc00010 should
925 map to the board ID. */
cfe5f011 926 stl_p(memory_region_get_ram_ptr(bios) + 0x10, 0x00000420);
5856de80
TS
927
928 /* Init internal devices */
d537cf6c 929 cpu_mips_irq_init_cpu(env);
5856de80 930 cpu_mips_clock_init(env);
5856de80 931
5856de80 932 /* Interrupt controller */
d537cf6c
PB
933 /* The 8259 is attached to the MIPS CPU INT0 pin, ie interrupt 2 */
934 i8259 = i8259_init(env->irq[2]);
5856de80
TS
935
936 /* Northbridge */
c2dd2a23 937 pci_bus = gt64120_register(i8259);
5856de80
TS
938
939 /* Southbridge */
75717903 940 ide_drive_get(hd, MAX_IDE_BUS);
e4bcb14c 941
7b717336 942 piix4_devfn = piix4_init(pci_bus, 80);
ae027ad3
SW
943 isa_bus_irqs(i8259);
944 pci_piix4_ide_init(pci_bus, hd, piix4_devfn + 1);
afcc3cdf 945 usb_uhci_piix4_init(pci_bus, piix4_devfn + 2);
ee951a37 946 smbus = piix4_pm_init(pci_bus, piix4_devfn + 3, 0x1100, isa_get_irq(9),
53b67b30 947 NULL, NULL, 0);
a88df0b9
IY
948 /* TODO: Populate SPD eeprom data. */
949 smbus_eeprom_init(smbus, 8, NULL, 0);
64d7e9a4 950 pit = pit_init(0x40, 0);
4556bd8b
BS
951 cpu_exit_irq = qemu_allocate_irqs(cpu_request_exit, NULL, 1);
952 DMA_init(0, cpu_exit_irq);
5856de80
TS
953
954 /* Super I/O */
49a2942d
BS
955 isa_create_simple("i8042");
956
957 rtc_init(2000, NULL);
ac0be998
GH
958 serial_isa_init(0, serial_hds[0]);
959 serial_isa_init(1, serial_hds[1]);
7bcc17dc 960 if (parallel_hds[0])
021f0674 961 parallel_init(0, parallel_hds[0]);
e4bcb14c 962 for(i = 0; i < MAX_FD; i++) {
fd8014e1 963 fd[i] = drive_get(IF_FLOPPY, 0, i);
e4bcb14c 964 }
49a2942d 965 fdctrl_init_isa(fd);
5856de80
TS
966
967 /* Sound card */
0dfa5ef9 968 audio_init(NULL, pci_bus);
5856de80
TS
969
970 /* Network card */
5607c388 971 network_init();
11f29511
TS
972
973 /* Optional PCI video card */
1f605a76 974 if (cirrus_vga_enabled) {
fbe1b595 975 pci_cirrus_vga_init(pci_bus);
1f605a76 976 } else if (vmsvga_enabled) {
7ba7e49e
BS
977 if (!pci_vmsvga_init(pci_bus)) {
978 fprintf(stderr, "Warning: vmware_vga not available,"
979 " using standard VGA instead\n");
980 pci_vga_init(pci_bus);
981 }
1f605a76 982 } else if (std_vga_enabled) {
78895427 983 pci_vga_init(pci_bus);
1f605a76 984 }
5856de80
TS
985}
986
f80f9ec9 987static QEMUMachine mips_malta_machine = {
eec2743e
TS
988 .name = "malta",
989 .desc = "MIPS Malta Core LV",
990 .init = mips_malta_init,
c4cb2578 991 .max_cpus = 16,
0c257437 992 .is_default = 1,
5856de80 993};
f80f9ec9
AL
994
995static void mips_malta_machine_init(void)
996{
997 qemu_register_machine(&mips_malta_machine);
998}
999
1000machine_init(mips_malta_machine_init);