]> git.proxmox.com Git - mirror_qemu.git/blame - hw/misc/aspeed_sdmc.c
aspeed_sdmc: Set 'cache initial sequence' always true
[mirror_qemu.git] / hw / misc / aspeed_sdmc.c
CommitLineData
c2da8a8b
CLG
1/*
2 * ASPEED SDRAM Memory Controller
3 *
4 * Copyright (C) 2016 IBM Corp.
5 *
6 * This code is licensed under the GPL version 2 or later. See
7 * the COPYING file in the top-level directory.
8 */
9
10#include "qemu/osdep.h"
11#include "qemu/log.h"
b2fd4545 12#include "qemu/error-report.h"
c2da8a8b
CLG
13#include "hw/misc/aspeed_sdmc.h"
14#include "hw/misc/aspeed_scu.h"
15#include "hw/qdev-properties.h"
16#include "qapi/error.h"
17#include "trace.h"
18
19/* Protection Key Register */
20#define R_PROT (0x00 / 4)
21#define PROT_KEY_UNLOCK 0xFC600309
22
23/* Configuration Register */
24#define R_CONF (0x04 / 4)
25
26/*
27 * Configuration register Ox4 (for Aspeed AST2400 SOC)
28 *
29 * These are for the record and future use. ASPEED_SDMC_DRAM_SIZE is
30 * what we care about right now as it is checked by U-Boot to
31 * determine the RAM size.
32 */
33
34#define ASPEED_SDMC_RESERVED 0xFFFFF800 /* 31:11 reserved */
35#define ASPEED_SDMC_AST2300_COMPAT (1 << 10)
36#define ASPEED_SDMC_SCRAMBLE_PATTERN (1 << 9)
37#define ASPEED_SDMC_DATA_SCRAMBLE (1 << 8)
38#define ASPEED_SDMC_ECC_ENABLE (1 << 7)
39#define ASPEED_SDMC_VGA_COMPAT (1 << 6) /* readonly */
40#define ASPEED_SDMC_DRAM_BANK (1 << 5)
41#define ASPEED_SDMC_DRAM_BURST (1 << 4)
42#define ASPEED_SDMC_VGA_APERTURE(x) ((x & 0x3) << 2) /* readonly */
43#define ASPEED_SDMC_VGA_8MB 0x0
44#define ASPEED_SDMC_VGA_16MB 0x1
45#define ASPEED_SDMC_VGA_32MB 0x2
46#define ASPEED_SDMC_VGA_64MB 0x3
47#define ASPEED_SDMC_DRAM_SIZE(x) (x & 0x3)
48#define ASPEED_SDMC_DRAM_64MB 0x0
49#define ASPEED_SDMC_DRAM_128MB 0x1
50#define ASPEED_SDMC_DRAM_256MB 0x2
51#define ASPEED_SDMC_DRAM_512MB 0x3
52
53#define ASPEED_SDMC_READONLY_MASK \
54 (ASPEED_SDMC_RESERVED | ASPEED_SDMC_VGA_COMPAT | \
55 ASPEED_SDMC_VGA_APERTURE(ASPEED_SDMC_VGA_64MB))
56/*
57 * Configuration register Ox4 (for Aspeed AST2500 SOC and higher)
58 *
59 * Incompatibilities are annotated in the list. ASPEED_SDMC_HW_VERSION
60 * should be set to 1 for the AST2500 SOC.
61 */
62#define ASPEED_SDMC_HW_VERSION(x) ((x & 0xf) << 28) /* readonly */
63#define ASPEED_SDMC_SW_VERSION ((x & 0xff) << 20)
64#define ASPEED_SDMC_CACHE_INITIAL_DONE (1 << 19) /* readonly */
65#define ASPEED_SDMC_AST2500_RESERVED 0x7C000 /* 18:14 reserved */
66#define ASPEED_SDMC_CACHE_DDR4_CONF (1 << 13)
67#define ASPEED_SDMC_CACHE_INITIAL (1 << 12)
68#define ASPEED_SDMC_CACHE_RANGE_CTRL (1 << 11)
69#define ASPEED_SDMC_CACHE_ENABLE (1 << 10) /* differs from AST2400 */
70#define ASPEED_SDMC_DRAM_TYPE (1 << 4) /* differs from AST2400 */
71
72/* DRAM size definitions differs */
73#define ASPEED_SDMC_AST2500_128MB 0x0
74#define ASPEED_SDMC_AST2500_256MB 0x1
75#define ASPEED_SDMC_AST2500_512MB 0x2
76#define ASPEED_SDMC_AST2500_1024MB 0x3
77
78#define ASPEED_SDMC_AST2500_READONLY_MASK \
79 (ASPEED_SDMC_HW_VERSION(0xf) | ASPEED_SDMC_CACHE_INITIAL_DONE | \
80 ASPEED_SDMC_AST2500_RESERVED | ASPEED_SDMC_VGA_COMPAT | \
81 ASPEED_SDMC_VGA_APERTURE(ASPEED_SDMC_VGA_64MB))
82
83static uint64_t aspeed_sdmc_read(void *opaque, hwaddr addr, unsigned size)
84{
85 AspeedSDMCState *s = ASPEED_SDMC(opaque);
86
87 addr >>= 2;
88
89 if (addr >= ARRAY_SIZE(s->regs)) {
90 qemu_log_mask(LOG_GUEST_ERROR,
91 "%s: Out-of-bounds read at offset 0x%" HWADDR_PRIx "\n",
92 __func__, addr);
93 return 0;
94 }
95
96 return s->regs[addr];
97}
98
99static void aspeed_sdmc_write(void *opaque, hwaddr addr, uint64_t data,
100 unsigned int size)
101{
102 AspeedSDMCState *s = ASPEED_SDMC(opaque);
103
104 addr >>= 2;
105
106 if (addr >= ARRAY_SIZE(s->regs)) {
107 qemu_log_mask(LOG_GUEST_ERROR,
108 "%s: Out-of-bounds write at offset 0x%" HWADDR_PRIx "\n",
109 __func__, addr);
110 return;
111 }
112
5c1d3a2b
HL
113 if (addr == R_PROT) {
114 s->regs[addr] = (data == PROT_KEY_UNLOCK) ? 1 : 0;
115 return;
116 }
117
118 if (!s->regs[R_PROT]) {
c2da8a8b
CLG
119 qemu_log_mask(LOG_GUEST_ERROR, "%s: SDMC is locked!\n", __func__);
120 return;
121 }
122
123 if (addr == R_CONF) {
124 /* Make sure readonly bits are kept */
125 switch (s->silicon_rev) {
126 case AST2400_A0_SILICON_REV:
6efbac90 127 case AST2400_A1_SILICON_REV:
c2da8a8b 128 data &= ~ASPEED_SDMC_READONLY_MASK;
d131bc28 129 data |= s->fixed_conf;
c2da8a8b
CLG
130 break;
131 case AST2500_A0_SILICON_REV:
5c1d3a2b 132 case AST2500_A1_SILICON_REV:
c2da8a8b 133 data &= ~ASPEED_SDMC_AST2500_READONLY_MASK;
d131bc28 134 data |= s->fixed_conf;
c2da8a8b
CLG
135 break;
136 default:
137 g_assert_not_reached();
138 }
139 }
140
141 s->regs[addr] = data;
142}
143
144static const MemoryRegionOps aspeed_sdmc_ops = {
145 .read = aspeed_sdmc_read,
146 .write = aspeed_sdmc_write,
147 .endianness = DEVICE_LITTLE_ENDIAN,
148 .valid.min_access_size = 4,
149 .valid.max_access_size = 4,
150};
151
c6c7cfb0 152static int ast2400_rambits(AspeedSDMCState *s)
c2da8a8b 153{
c6c7cfb0 154 switch (s->ram_size >> 20) {
c2da8a8b
CLG
155 case 64:
156 return ASPEED_SDMC_DRAM_64MB;
157 case 128:
158 return ASPEED_SDMC_DRAM_128MB;
159 case 256:
160 return ASPEED_SDMC_DRAM_256MB;
161 case 512:
162 return ASPEED_SDMC_DRAM_512MB;
163 default:
c2da8a8b
CLG
164 break;
165 }
166
b2fd4545 167 /* use a common default */
3dc6f869
AF
168 warn_report("Invalid RAM size 0x%" PRIx64 ". Using default 256M",
169 s->ram_size);
c6c7cfb0 170 s->ram_size = 256 << 20;
b2fd4545 171 return ASPEED_SDMC_DRAM_256MB;
c2da8a8b
CLG
172}
173
c6c7cfb0 174static int ast2500_rambits(AspeedSDMCState *s)
c2da8a8b 175{
c6c7cfb0 176 switch (s->ram_size >> 20) {
c2da8a8b
CLG
177 case 128:
178 return ASPEED_SDMC_AST2500_128MB;
179 case 256:
180 return ASPEED_SDMC_AST2500_256MB;
181 case 512:
182 return ASPEED_SDMC_AST2500_512MB;
183 case 1024:
184 return ASPEED_SDMC_AST2500_1024MB;
185 default:
c2da8a8b
CLG
186 break;
187 }
188
b2fd4545 189 /* use a common default */
3dc6f869
AF
190 warn_report("Invalid RAM size 0x%" PRIx64 ". Using default 512M",
191 s->ram_size);
c6c7cfb0 192 s->ram_size = 512 << 20;
b2fd4545 193 return ASPEED_SDMC_AST2500_512MB;
c2da8a8b
CLG
194}
195
196static void aspeed_sdmc_reset(DeviceState *dev)
197{
198 AspeedSDMCState *s = ASPEED_SDMC(dev);
199
200 memset(s->regs, 0, sizeof(s->regs));
201
202 /* Set ram size bit and defaults values */
d131bc28 203 s->regs[R_CONF] = s->fixed_conf;
c2da8a8b
CLG
204}
205
206static void aspeed_sdmc_realize(DeviceState *dev, Error **errp)
207{
208 SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
209 AspeedSDMCState *s = ASPEED_SDMC(dev);
210
211 if (!is_supported_silicon_rev(s->silicon_rev)) {
212 error_setg(errp, "Unknown silicon revision: 0x%" PRIx32,
213 s->silicon_rev);
214 return;
215 }
216
3755f9e3
CLG
217 switch (s->silicon_rev) {
218 case AST2400_A0_SILICON_REV:
6efbac90 219 case AST2400_A1_SILICON_REV:
c6c7cfb0 220 s->ram_bits = ast2400_rambits(s);
d131bc28
JS
221 s->fixed_conf = ASPEED_SDMC_VGA_COMPAT |
222 ASPEED_SDMC_DRAM_SIZE(s->ram_bits);
3755f9e3
CLG
223 break;
224 case AST2500_A0_SILICON_REV:
225 case AST2500_A1_SILICON_REV:
c6c7cfb0 226 s->ram_bits = ast2500_rambits(s);
d131bc28
JS
227 s->fixed_conf = ASPEED_SDMC_HW_VERSION(1) |
228 ASPEED_SDMC_VGA_APERTURE(ASPEED_SDMC_VGA_64MB) |
b33f1e0b 229 ASPEED_SDMC_CACHE_INITIAL_DONE |
d131bc28 230 ASPEED_SDMC_DRAM_SIZE(s->ram_bits);
3755f9e3
CLG
231 break;
232 default:
233 g_assert_not_reached();
234 }
235
c2da8a8b
CLG
236 memory_region_init_io(&s->iomem, OBJECT(s), &aspeed_sdmc_ops, s,
237 TYPE_ASPEED_SDMC, 0x1000);
238 sysbus_init_mmio(sbd, &s->iomem);
239}
240
241static const VMStateDescription vmstate_aspeed_sdmc = {
242 .name = "aspeed.sdmc",
243 .version_id = 1,
244 .minimum_version_id = 1,
245 .fields = (VMStateField[]) {
246 VMSTATE_UINT32_ARRAY(regs, AspeedSDMCState, ASPEED_SDMC_NR_REGS),
247 VMSTATE_END_OF_LIST()
248 }
249};
250
251static Property aspeed_sdmc_properties[] = {
252 DEFINE_PROP_UINT32("silicon-rev", AspeedSDMCState, silicon_rev, 0),
c6c7cfb0 253 DEFINE_PROP_UINT64("ram-size", AspeedSDMCState, ram_size, 0),
c2da8a8b
CLG
254 DEFINE_PROP_END_OF_LIST(),
255};
256
257static void aspeed_sdmc_class_init(ObjectClass *klass, void *data)
258{
259 DeviceClass *dc = DEVICE_CLASS(klass);
260 dc->realize = aspeed_sdmc_realize;
261 dc->reset = aspeed_sdmc_reset;
262 dc->desc = "ASPEED SDRAM Memory Controller";
263 dc->vmsd = &vmstate_aspeed_sdmc;
264 dc->props = aspeed_sdmc_properties;
265}
266
267static const TypeInfo aspeed_sdmc_info = {
268 .name = TYPE_ASPEED_SDMC,
269 .parent = TYPE_SYS_BUS_DEVICE,
270 .instance_size = sizeof(AspeedSDMCState),
271 .class_init = aspeed_sdmc_class_init,
272};
273
274static void aspeed_sdmc_register_types(void)
275{
276 type_register_static(&aspeed_sdmc_info);
277}
278
279type_init(aspeed_sdmc_register_types);