]> git.proxmox.com Git - mirror_qemu.git/blame - hw/misc/macio/cuda.c
cuda: port RESET_SYSTEM command to new framework
[mirror_qemu.git] / hw / misc / macio / cuda.c
CommitLineData
267002cd 1/*
3cbee15b 2 * QEMU PowerMac CUDA device support
5fafdf24 3 *
3cbee15b
JM
4 * Copyright (c) 2004-2007 Fabrice Bellard
5 * Copyright (c) 2007 Jocelyn Mayer
5fafdf24 6 *
267002cd
FB
7 * Permission is hereby granted, free of charge, to any person obtaining a copy
8 * of this software and associated documentation files (the "Software"), to deal
9 * in the Software without restriction, including without limitation the rights
10 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
11 * copies of the Software, and to permit persons to whom the Software is
12 * furnished to do so, subject to the following conditions:
13 *
14 * The above copyright notice and this permission notice shall be included in
15 * all copies or substantial portions of the Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
22 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
23 * THE SOFTWARE.
24 */
0d75590d 25#include "qemu/osdep.h"
83c9f4ca
PB
26#include "hw/hw.h"
27#include "hw/ppc/mac.h"
0d09e41a 28#include "hw/input/adb.h"
1de7afc9 29#include "qemu/timer.h"
9c17d615 30#include "sysemu/sysemu.h"
267002cd 31
61271e5c
FB
32/* XXX: implement all timer modes */
33
ea026b2f 34/* debug CUDA */
819e712b 35//#define DEBUG_CUDA
ea026b2f
BS
36
37/* debug CUDA packets */
819e712b
FB
38//#define DEBUG_CUDA_PACKET
39
ea026b2f 40#ifdef DEBUG_CUDA
001faf32
BS
41#define CUDA_DPRINTF(fmt, ...) \
42 do { printf("CUDA: " fmt , ## __VA_ARGS__); } while (0)
ea026b2f 43#else
001faf32 44#define CUDA_DPRINTF(fmt, ...)
ea026b2f
BS
45#endif
46
267002cd
FB
47/* Bits in B data register: all active low */
48#define TREQ 0x08 /* Transfer request (input) */
49#define TACK 0x10 /* Transfer acknowledge (output) */
50#define TIP 0x20 /* Transfer in progress (output) */
51
52/* Bits in ACR */
53#define SR_CTRL 0x1c /* Shift register control bits */
54#define SR_EXT 0x0c /* Shift on external clock */
55#define SR_OUT 0x10 /* Shift out if 1 */
56
57/* Bits in IFR and IER */
58#define IER_SET 0x80 /* set bits in IER */
59#define IER_CLR 0 /* clear bits in IER */
60#define SR_INT 0x04 /* Shift register full/empty */
d271ae36
MCA
61#define SR_DATA_INT 0x08
62#define SR_CLOCK_INT 0x10
267002cd 63#define T1_INT 0x40 /* Timer 1 interrupt */
61271e5c 64#define T2_INT 0x20 /* Timer 2 interrupt */
267002cd
FB
65
66/* Bits in ACR */
67#define T1MODE 0xc0 /* Timer 1 mode */
68#define T1MODE_CONT 0x40 /* continuous interrupts */
69
70/* commands (1st byte) */
71#define ADB_PACKET 0
72#define CUDA_PACKET 1
73#define ERROR_PACKET 2
74#define TIMER_PACKET 3
75#define POWER_PACKET 4
76#define MACIIC_PACKET 5
77#define PMU_PACKET 6
78
79
80/* CUDA commands (2nd byte) */
81#define CUDA_WARM_START 0x0
82#define CUDA_AUTOPOLL 0x1
83#define CUDA_GET_6805_ADDR 0x2
84#define CUDA_GET_TIME 0x3
85#define CUDA_GET_PRAM 0x7
86#define CUDA_SET_6805_ADDR 0x8
87#define CUDA_SET_TIME 0x9
88#define CUDA_POWERDOWN 0xa
89#define CUDA_POWERUP_TIME 0xb
90#define CUDA_SET_PRAM 0xc
91#define CUDA_MS_RESET 0xd
92#define CUDA_SEND_DFAC 0xe
93#define CUDA_BATTERY_SWAP_SENSE 0x10
94#define CUDA_RESET_SYSTEM 0x11
95#define CUDA_SET_IPL 0x12
96#define CUDA_FILE_SERVER_FLAG 0x13
97#define CUDA_SET_AUTO_RATE 0x14
98#define CUDA_GET_AUTO_RATE 0x16
99#define CUDA_SET_DEVICE_LIST 0x19
100#define CUDA_GET_DEVICE_LIST 0x1a
101#define CUDA_SET_ONE_SECOND_MODE 0x1b
102#define CUDA_SET_POWER_MESSAGES 0x21
103#define CUDA_GET_SET_IIC 0x22
104#define CUDA_WAKEUP 0x23
105#define CUDA_TIMER_TICKLE 0x24
106#define CUDA_COMBINED_FORMAT_IIC 0x25
107
108#define CUDA_TIMER_FREQ (4700000 / 6)
109
d7ce296f
FB
110/* CUDA returns time_t's offset from Jan 1, 1904, not 1970 */
111#define RTC_OFFSET 2082844800
112
b5ac0410
MCA
113/* CUDA registers */
114#define CUDA_REG_B 0x00
115#define CUDA_REG_A 0x01
116#define CUDA_REG_DIRB 0x02
117#define CUDA_REG_DIRA 0x03
118#define CUDA_REG_T1CL 0x04
119#define CUDA_REG_T1CH 0x05
120#define CUDA_REG_T1LL 0x06
121#define CUDA_REG_T1LH 0x07
122#define CUDA_REG_T2CL 0x08
123#define CUDA_REG_T2CH 0x09
124#define CUDA_REG_SR 0x0a
125#define CUDA_REG_ACR 0x0b
126#define CUDA_REG_PCR 0x0c
127#define CUDA_REG_IFR 0x0d
128#define CUDA_REG_IER 0x0e
129#define CUDA_REG_ANH 0x0f
130
267002cd 131static void cuda_update(CUDAState *s);
5fafdf24 132static void cuda_receive_packet_from_host(CUDAState *s,
267002cd 133 const uint8_t *data, int len);
5fafdf24 134static void cuda_timer_update(CUDAState *s, CUDATimer *ti,
819e712b 135 int64_t current_time);
267002cd
FB
136
137static void cuda_update_irq(CUDAState *s)
138{
a53cfdcc 139 if (s->ifr & s->ier & (SR_INT | T1_INT | T2_INT)) {
d537cf6c 140 qemu_irq_raise(s->irq);
267002cd 141 } else {
d537cf6c 142 qemu_irq_lower(s->irq);
267002cd
FB
143 }
144}
145
eda14abb 146static uint64_t get_tb(uint64_t time, uint64_t freq)
b981289c 147{
eda14abb 148 return muldiv64(time, freq, get_ticks_per_sec());
b981289c
AG
149}
150
0174adb6 151static unsigned int get_counter(CUDATimer *ti)
267002cd
FB
152{
153 int64_t d;
154 unsigned int counter;
b981289c 155 uint64_t tb_diff;
eda14abb 156 uint64_t current_time = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
b981289c
AG
157
158 /* Reverse of the tb calculation algorithm that Mac OS X uses on bootup. */
0174adb6
MCA
159 tb_diff = get_tb(current_time, ti->frequency) - ti->load_time;
160 d = (tb_diff * 0xBF401675E5DULL) / (ti->frequency << 24);
267002cd 161
0174adb6 162 if (ti->index == 0) {
61271e5c 163 /* the timer goes down from latch to -1 (period of latch + 2) */
0174adb6
MCA
164 if (d <= (ti->counter_value + 1)) {
165 counter = (ti->counter_value - d) & 0xffff;
61271e5c 166 } else {
0174adb6
MCA
167 counter = (d - (ti->counter_value + 1)) % (ti->latch + 2);
168 counter = (ti->latch - counter) & 0xffff;
61271e5c 169 }
267002cd 170 } else {
0174adb6 171 counter = (ti->counter_value - d) & 0xffff;
267002cd
FB
172 }
173 return counter;
174}
175
819e712b 176static void set_counter(CUDAState *s, CUDATimer *ti, unsigned int val)
267002cd 177{
a53cfdcc 178 CUDA_DPRINTF("T%d.counter=%d\n", 1 + ti->index, val);
eda14abb
MCA
179 ti->load_time = get_tb(qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL),
180 s->frequency);
819e712b
FB
181 ti->counter_value = val;
182 cuda_timer_update(s, ti, ti->load_time);
267002cd
FB
183}
184
185static int64_t get_next_irq_time(CUDATimer *s, int64_t current_time)
186{
61271e5c
FB
187 int64_t d, next_time;
188 unsigned int counter;
189
267002cd 190 /* current counter value */
5fafdf24 191 d = muldiv64(current_time - s->load_time,
6ee093c9 192 CUDA_TIMER_FREQ, get_ticks_per_sec());
61271e5c
FB
193 /* the timer goes down from latch to -1 (period of latch + 2) */
194 if (d <= (s->counter_value + 1)) {
195 counter = (s->counter_value - d) & 0xffff;
196 } else {
197 counter = (d - (s->counter_value + 1)) % (s->latch + 2);
5fafdf24 198 counter = (s->latch - counter) & 0xffff;
61271e5c 199 }
3b46e624 200
61271e5c
FB
201 /* Note: we consider the irq is raised on 0 */
202 if (counter == 0xffff) {
203 next_time = d + s->latch + 1;
204 } else if (counter == 0) {
205 next_time = d + s->latch + 2;
206 } else {
207 next_time = d + counter;
267002cd 208 }
ea026b2f
BS
209 CUDA_DPRINTF("latch=%d counter=%" PRId64 " delta_next=%" PRId64 "\n",
210 s->latch, d, next_time - d);
6ee093c9 211 next_time = muldiv64(next_time, get_ticks_per_sec(), CUDA_TIMER_FREQ) +
267002cd
FB
212 s->load_time;
213 if (next_time <= current_time)
214 next_time = current_time + 1;
215 return next_time;
216}
217
5fafdf24 218static void cuda_timer_update(CUDAState *s, CUDATimer *ti,
819e712b
FB
219 int64_t current_time)
220{
221 if (!ti->timer)
222 return;
a53cfdcc 223 if (ti->index == 0 && (s->acr & T1MODE) != T1MODE_CONT) {
bc72ad67 224 timer_del(ti->timer);
819e712b
FB
225 } else {
226 ti->next_irq_time = get_next_irq_time(ti, current_time);
bc72ad67 227 timer_mod(ti->timer, ti->next_irq_time);
819e712b
FB
228 }
229}
230
267002cd
FB
231static void cuda_timer1(void *opaque)
232{
233 CUDAState *s = opaque;
234 CUDATimer *ti = &s->timers[0];
235
819e712b 236 cuda_timer_update(s, ti, ti->next_irq_time);
267002cd
FB
237 s->ifr |= T1_INT;
238 cuda_update_irq(s);
239}
240
a53cfdcc
MCA
241static void cuda_timer2(void *opaque)
242{
243 CUDAState *s = opaque;
244 CUDATimer *ti = &s->timers[1];
245
246 cuda_timer_update(s, ti, ti->next_irq_time);
247 s->ifr |= T2_INT;
248 cuda_update_irq(s);
249}
250
cffc331a
MCA
251static void cuda_set_sr_int(void *opaque)
252{
253 CUDAState *s = opaque;
254
255 CUDA_DPRINTF("CUDA: %s:%d\n", __func__, __LINE__);
256 s->ifr |= SR_INT;
257 cuda_update_irq(s);
258}
259
260static void cuda_delay_set_sr_int(CUDAState *s)
261{
262 int64_t expire;
263
264 if (s->dirb == 0xff) {
265 /* Not in Mac OS, fire the IRQ directly */
266 cuda_set_sr_int(s);
267 return;
268 }
269
270 CUDA_DPRINTF("CUDA: %s:%d\n", __func__, __LINE__);
271
272 expire = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + 300 * SCALE_US;
273 timer_mod(s->sr_delay_timer, expire);
274}
275
a8170e5e 276static uint32_t cuda_readb(void *opaque, hwaddr addr)
267002cd
FB
277{
278 CUDAState *s = opaque;
279 uint32_t val;
280
281 addr = (addr >> 9) & 0xf;
282 switch(addr) {
b5ac0410 283 case CUDA_REG_B:
267002cd
FB
284 val = s->b;
285 break;
b5ac0410 286 case CUDA_REG_A:
267002cd
FB
287 val = s->a;
288 break;
b5ac0410 289 case CUDA_REG_DIRB:
267002cd
FB
290 val = s->dirb;
291 break;
b5ac0410 292 case CUDA_REG_DIRA:
267002cd
FB
293 val = s->dira;
294 break;
b5ac0410 295 case CUDA_REG_T1CL:
267002cd
FB
296 val = get_counter(&s->timers[0]) & 0xff;
297 s->ifr &= ~T1_INT;
298 cuda_update_irq(s);
299 break;
b5ac0410 300 case CUDA_REG_T1CH:
267002cd 301 val = get_counter(&s->timers[0]) >> 8;
267002cd
FB
302 cuda_update_irq(s);
303 break;
b5ac0410 304 case CUDA_REG_T1LL:
267002cd
FB
305 val = s->timers[0].latch & 0xff;
306 break;
b5ac0410 307 case CUDA_REG_T1LH:
61271e5c 308 /* XXX: check this */
267002cd
FB
309 val = (s->timers[0].latch >> 8) & 0xff;
310 break;
b5ac0410 311 case CUDA_REG_T2CL:
267002cd 312 val = get_counter(&s->timers[1]) & 0xff;
61271e5c 313 s->ifr &= ~T2_INT;
a53cfdcc 314 cuda_update_irq(s);
267002cd 315 break;
b5ac0410 316 case CUDA_REG_T2CH:
267002cd
FB
317 val = get_counter(&s->timers[1]) >> 8;
318 break;
b5ac0410 319 case CUDA_REG_SR:
819e712b 320 val = s->sr;
d271ae36 321 s->ifr &= ~(SR_INT | SR_CLOCK_INT | SR_DATA_INT);
819e712b 322 cuda_update_irq(s);
267002cd 323 break;
b5ac0410 324 case CUDA_REG_ACR:
267002cd
FB
325 val = s->acr;
326 break;
b5ac0410 327 case CUDA_REG_PCR:
267002cd
FB
328 val = s->pcr;
329 break;
b5ac0410 330 case CUDA_REG_IFR:
267002cd 331 val = s->ifr;
b5ac0410 332 if (s->ifr & s->ier) {
b7c7b181 333 val |= 0x80;
b5ac0410 334 }
267002cd 335 break;
b5ac0410 336 case CUDA_REG_IER:
b7c7b181 337 val = s->ier | 0x80;
267002cd
FB
338 break;
339 default:
b5ac0410 340 case CUDA_REG_ANH:
267002cd
FB
341 val = s->anh;
342 break;
343 }
b5ac0410 344 if (addr != CUDA_REG_IFR || val != 0) {
ea026b2f 345 CUDA_DPRINTF("read: reg=0x%x val=%02x\n", (int)addr, val);
3c83eb4f
BS
346 }
347
267002cd
FB
348 return val;
349}
350
a8170e5e 351static void cuda_writeb(void *opaque, hwaddr addr, uint32_t val)
267002cd
FB
352{
353 CUDAState *s = opaque;
3b46e624 354
267002cd 355 addr = (addr >> 9) & 0xf;
ea026b2f 356 CUDA_DPRINTF("write: reg=0x%x val=%02x\n", (int)addr, val);
267002cd
FB
357
358 switch(addr) {
b5ac0410 359 case CUDA_REG_B:
267002cd
FB
360 s->b = val;
361 cuda_update(s);
362 break;
b5ac0410 363 case CUDA_REG_A:
267002cd
FB
364 s->a = val;
365 break;
b5ac0410 366 case CUDA_REG_DIRB:
267002cd
FB
367 s->dirb = val;
368 break;
b5ac0410 369 case CUDA_REG_DIRA:
267002cd
FB
370 s->dira = val;
371 break;
b5ac0410 372 case CUDA_REG_T1CL:
61271e5c 373 s->timers[0].latch = (s->timers[0].latch & 0xff00) | val;
bc72ad67 374 cuda_timer_update(s, &s->timers[0], qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL));
267002cd 375 break;
b5ac0410 376 case CUDA_REG_T1CH:
61271e5c
FB
377 s->timers[0].latch = (s->timers[0].latch & 0xff) | (val << 8);
378 s->ifr &= ~T1_INT;
379 set_counter(s, &s->timers[0], s->timers[0].latch);
267002cd 380 break;
b5ac0410 381 case CUDA_REG_T1LL:
267002cd 382 s->timers[0].latch = (s->timers[0].latch & 0xff00) | val;
bc72ad67 383 cuda_timer_update(s, &s->timers[0], qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL));
267002cd 384 break;
b5ac0410 385 case CUDA_REG_T1LH:
267002cd 386 s->timers[0].latch = (s->timers[0].latch & 0xff) | (val << 8);
61271e5c 387 s->ifr &= ~T1_INT;
bc72ad67 388 cuda_timer_update(s, &s->timers[0], qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL));
267002cd 389 break;
b5ac0410 390 case CUDA_REG_T2CL:
a53cfdcc 391 s->timers[1].latch = (s->timers[1].latch & 0xff00) | val;
267002cd 392 break;
b5ac0410 393 case CUDA_REG_T2CH:
a53cfdcc
MCA
394 /* To ensure T2 generates an interrupt on zero crossing with the
395 common timer code, write the value directly from the latch to
396 the counter */
397 s->timers[1].latch = (s->timers[1].latch & 0xff) | (val << 8);
398 s->ifr &= ~T2_INT;
399 set_counter(s, &s->timers[1], s->timers[1].latch);
267002cd 400 break;
b5ac0410 401 case CUDA_REG_SR:
267002cd
FB
402 s->sr = val;
403 break;
b5ac0410 404 case CUDA_REG_ACR:
267002cd 405 s->acr = val;
bc72ad67 406 cuda_timer_update(s, &s->timers[0], qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL));
267002cd
FB
407 cuda_update(s);
408 break;
b5ac0410 409 case CUDA_REG_PCR:
267002cd
FB
410 s->pcr = val;
411 break;
b5ac0410 412 case CUDA_REG_IFR:
267002cd
FB
413 /* reset bits */
414 s->ifr &= ~val;
415 cuda_update_irq(s);
416 break;
b5ac0410 417 case CUDA_REG_IER:
267002cd
FB
418 if (val & IER_SET) {
419 /* set bits */
420 s->ier |= val & 0x7f;
421 } else {
422 /* reset bits */
423 s->ier &= ~val;
424 }
425 cuda_update_irq(s);
426 break;
427 default:
b5ac0410 428 case CUDA_REG_ANH:
267002cd
FB
429 s->anh = val;
430 break;
431 }
432}
433
434/* NOTE: TIP and TREQ are negated */
435static void cuda_update(CUDAState *s)
436{
819e712b
FB
437 int packet_received, len;
438
439 packet_received = 0;
440 if (!(s->b & TIP)) {
441 /* transfer requested from host */
267002cd 442
819e712b
FB
443 if (s->acr & SR_OUT) {
444 /* data output */
445 if ((s->b & (TACK | TIP)) != (s->last_b & (TACK | TIP))) {
446 if (s->data_out_index < sizeof(s->data_out)) {
ea026b2f 447 CUDA_DPRINTF("send: %02x\n", s->sr);
819e712b 448 s->data_out[s->data_out_index++] = s->sr;
cffc331a 449 cuda_delay_set_sr_int(s);
819e712b
FB
450 }
451 }
452 } else {
453 if (s->data_in_index < s->data_in_size) {
454 /* data input */
455 if ((s->b & (TACK | TIP)) != (s->last_b & (TACK | TIP))) {
456 s->sr = s->data_in[s->data_in_index++];
ea026b2f 457 CUDA_DPRINTF("recv: %02x\n", s->sr);
819e712b
FB
458 /* indicate end of transfer */
459 if (s->data_in_index >= s->data_in_size) {
460 s->b = (s->b | TREQ);
461 }
cffc331a 462 cuda_delay_set_sr_int(s);
819e712b 463 }
267002cd 464 }
819e712b
FB
465 }
466 } else {
467 /* no transfer requested: handle sync case */
468 if ((s->last_b & TIP) && (s->b & TACK) != (s->last_b & TACK)) {
469 /* update TREQ state each time TACK change state */
470 if (s->b & TACK)
471 s->b = (s->b | TREQ);
472 else
473 s->b = (s->b & ~TREQ);
cffc331a 474 cuda_delay_set_sr_int(s);
819e712b
FB
475 } else {
476 if (!(s->last_b & TIP)) {
e91c8a77 477 /* handle end of host to cuda transfer */
819e712b 478 packet_received = (s->data_out_index > 0);
e91c8a77 479 /* always an IRQ at the end of transfer */
cffc331a 480 cuda_delay_set_sr_int(s);
819e712b
FB
481 }
482 /* signal if there is data to read */
483 if (s->data_in_index < s->data_in_size) {
484 s->b = (s->b & ~TREQ);
485 }
267002cd
FB
486 }
487 }
488
267002cd
FB
489 s->last_acr = s->acr;
490 s->last_b = s->b;
819e712b
FB
491
492 /* NOTE: cuda_receive_packet_from_host() can call cuda_update()
493 recursively */
494 if (packet_received) {
495 len = s->data_out_index;
496 s->data_out_index = 0;
497 cuda_receive_packet_from_host(s, s->data_out, len);
498 }
267002cd
FB
499}
500
5fafdf24 501static void cuda_send_packet_to_host(CUDAState *s,
267002cd
FB
502 const uint8_t *data, int len)
503{
819e712b
FB
504#ifdef DEBUG_CUDA_PACKET
505 {
506 int i;
507 printf("cuda_send_packet_to_host:\n");
508 for(i = 0; i < len; i++)
509 printf(" %02x", data[i]);
510 printf("\n");
511 }
512#endif
267002cd
FB
513 memcpy(s->data_in, data, len);
514 s->data_in_size = len;
515 s->data_in_index = 0;
516 cuda_update(s);
cffc331a 517 cuda_delay_set_sr_int(s);
267002cd
FB
518}
519
7db4eea6 520static void cuda_adb_poll(void *opaque)
e2733d20
FB
521{
522 CUDAState *s = opaque;
523 uint8_t obuf[ADB_MAX_OUT_LEN + 2];
524 int olen;
525
216c906e 526 olen = adb_poll(&s->adb_bus, obuf + 2, s->adb_poll_mask);
e2733d20
FB
527 if (olen > 0) {
528 obuf[0] = ADB_PACKET;
529 obuf[1] = 0x40; /* polled data */
530 cuda_send_packet_to_host(s, obuf, olen + 2);
531 }
bc72ad67
AB
532 timer_mod(s->adb_poll_timer,
533 qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) +
374312e7 534 (get_ticks_per_sec() / (1000 / s->autopoll_rate_ms)));
e2733d20
FB
535}
536
d20efaeb
HP
537/* description of commands */
538typedef struct CudaCommand {
539 uint8_t command;
540 const char *name;
541 bool (*handler)(CUDAState *s,
542 const uint8_t *in_args, int in_len,
543 uint8_t *out_args, int *out_len);
544} CudaCommand;
545
1cdab104
HP
546static bool cuda_cmd_autopoll(CUDAState *s,
547 const uint8_t *in_data, int in_len,
548 uint8_t *out_data, int *out_len)
549{
550 int autopoll;
551
552 if (in_len != 1) {
553 return false;
554 }
555
556 autopoll = (in_data[0] != 0);
557 if (autopoll != s->autopoll) {
558 s->autopoll = autopoll;
559 if (autopoll) {
560 timer_mod(s->adb_poll_timer,
561 qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) +
374312e7 562 (get_ticks_per_sec() / (1000 / s->autopoll_rate_ms)));
1cdab104
HP
563 } else {
564 timer_del(s->adb_poll_timer);
565 }
566 }
567 return true;
568}
569
374312e7
HP
570static bool cuda_cmd_set_autorate(CUDAState *s,
571 const uint8_t *in_data, int in_len,
572 uint8_t *out_data, int *out_len)
573{
574 if (in_len != 1) {
575 return false;
576 }
577
578 /* we don't want a period of 0 ms */
579 /* FIXME: check what real hardware does */
580 if (in_data[0] == 0) {
581 return false;
582 }
583
584 s->autopoll_rate_ms = in_data[0];
585 if (s->autopoll) {
586 timer_mod(s->adb_poll_timer,
587 qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) +
588 (get_ticks_per_sec() / (1000 / s->autopoll_rate_ms)));
589 }
590 return true;
591}
592
216c906e
HP
593static bool cuda_cmd_set_device_list(CUDAState *s,
594 const uint8_t *in_data, int in_len,
595 uint8_t *out_data, int *out_len)
596{
597 if (in_len != 2) {
598 return false;
599 }
600
601 s->adb_poll_mask = (((uint16_t)in_data[0]) << 8) | in_data[1];
602 return true;
603}
604
017da0b5
HP
605static bool cuda_cmd_powerdown(CUDAState *s,
606 const uint8_t *in_data, int in_len,
607 uint8_t *out_data, int *out_len)
608{
609 if (in_len != 0) {
610 return false;
611 }
612
613 qemu_system_shutdown_request();
614 return true;
615}
616
54e89444
HP
617static bool cuda_cmd_reset_system(CUDAState *s,
618 const uint8_t *in_data, int in_len,
619 uint8_t *out_data, int *out_len)
620{
621 if (in_len != 0) {
622 return false;
623 }
624
625 qemu_system_reset_request();
626 return true;
627}
628
d20efaeb 629static const CudaCommand handlers[] = {
1cdab104 630 { CUDA_AUTOPOLL, "AUTOPOLL", cuda_cmd_autopoll },
374312e7 631 { CUDA_SET_AUTO_RATE, "SET_AUTO_RATE", cuda_cmd_set_autorate },
216c906e 632 { CUDA_SET_DEVICE_LIST, "SET_DEVICE_LIST", cuda_cmd_set_device_list },
017da0b5 633 { CUDA_POWERDOWN, "POWERDOWN", cuda_cmd_powerdown },
54e89444 634 { CUDA_RESET_SYSTEM, "RESET_SYSTEM", cuda_cmd_reset_system },
d20efaeb
HP
635};
636
5fafdf24 637static void cuda_receive_packet(CUDAState *s,
267002cd
FB
638 const uint8_t *data, int len)
639{
4202e63c 640 uint8_t obuf[16] = { CUDA_PACKET, 0, data[0] };
d20efaeb 641 int i, out_len = 0;
5703c174 642 uint32_t ti;
267002cd 643
d20efaeb
HP
644 for (i = 0; i < ARRAY_SIZE(handlers); i++) {
645 const CudaCommand *desc = &handlers[i];
646 if (desc->command == data[0]) {
647 CUDA_DPRINTF("handling command %s\n", desc->name);
648 out_len = 0;
649 if (desc->handler(s, data + 1, len - 1, obuf + 3, &out_len)) {
650 cuda_send_packet_to_host(s, obuf, 3 + out_len);
651 } else {
652 qemu_log_mask(LOG_GUEST_ERROR,
653 "CUDA: %s: wrong parameters %d\n",
654 desc->name, len);
655 obuf[0] = ERROR_PACKET;
656 obuf[1] = 0x5; /* bad parameters */
657 obuf[2] = CUDA_PACKET;
658 obuf[3] = data[0];
659 cuda_send_packet_to_host(s, obuf, 4);
660 }
661 return;
662 }
663 }
664
267002cd 665 switch(data[0]) {
f1f46f74
MCA
666 case CUDA_GET_6805_ADDR:
667 cuda_send_packet_to_host(s, obuf, 3);
0e8176e8 668 return;
dccfafc4 669 case CUDA_SET_TIME:
5703c174 670 ti = (((uint32_t)data[1]) << 24) + (((uint32_t)data[2]) << 16) + (((uint32_t)data[3]) << 8) + data[4];
bc72ad67 671 s->tick_offset = ti - (qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) / get_ticks_per_sec());
5703c174 672 cuda_send_packet_to_host(s, obuf, 3);
0e8176e8 673 return;
5703c174 674 case CUDA_GET_TIME:
bc72ad67 675 ti = s->tick_offset + (qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) / get_ticks_per_sec());
267002cd
FB
676 obuf[3] = ti >> 24;
677 obuf[4] = ti >> 16;
678 obuf[5] = ti >> 8;
679 obuf[6] = ti;
680 cuda_send_packet_to_host(s, obuf, 7);
0e8176e8 681 return;
267002cd 682 case CUDA_FILE_SERVER_FLAG:
267002cd 683 case CUDA_SET_POWER_MESSAGES:
4202e63c 684 cuda_send_packet_to_host(s, obuf, 3);
0e8176e8 685 return;
ce8d3b64
MCA
686 case CUDA_COMBINED_FORMAT_IIC:
687 obuf[0] = ERROR_PACKET;
688 obuf[1] = 0x5;
689 obuf[2] = CUDA_PACKET;
690 obuf[3] = data[0];
691 cuda_send_packet_to_host(s, obuf, 4);
0e8176e8 692 return;
ce8d3b64
MCA
693 case CUDA_GET_SET_IIC:
694 if (len == 4) {
695 cuda_send_packet_to_host(s, obuf, 3);
696 } else {
697 obuf[0] = ERROR_PACKET;
698 obuf[1] = 0x2;
699 obuf[2] = CUDA_PACKET;
700 obuf[3] = data[0];
701 cuda_send_packet_to_host(s, obuf, 4);
702 }
0e8176e8 703 return;
267002cd
FB
704 default:
705 break;
706 }
0e8176e8
HP
707
708 qemu_log_mask(LOG_GUEST_ERROR, "CUDA: unknown command 0x%02x\n", data[0]);
709 obuf[0] = ERROR_PACKET;
710 obuf[1] = 0x2; /* unknown command */
711 obuf[2] = CUDA_PACKET;
712 obuf[3] = data[0];
713 cuda_send_packet_to_host(s, obuf, 4);
267002cd
FB
714}
715
5fafdf24 716static void cuda_receive_packet_from_host(CUDAState *s,
267002cd
FB
717 const uint8_t *data, int len)
718{
819e712b
FB
719#ifdef DEBUG_CUDA_PACKET
720 {
721 int i;
cadae95f 722 printf("cuda_receive_packet_from_host:\n");
819e712b
FB
723 for(i = 0; i < len; i++)
724 printf(" %02x", data[i]);
725 printf("\n");
726 }
727#endif
267002cd
FB
728 switch(data[0]) {
729 case ADB_PACKET:
e2733d20 730 {
6729aa40 731 uint8_t obuf[ADB_MAX_OUT_LEN + 3];
e2733d20 732 int olen;
293c867d 733 olen = adb_request(&s->adb_bus, obuf + 2, data + 1, len - 1);
38f0b147 734 if (olen > 0) {
e2733d20
FB
735 obuf[0] = ADB_PACKET;
736 obuf[1] = 0x00;
6729aa40 737 cuda_send_packet_to_host(s, obuf, olen + 2);
e2733d20 738 } else {
38f0b147 739 /* error */
e2733d20 740 obuf[0] = ADB_PACKET;
38f0b147 741 obuf[1] = -olen;
6729aa40 742 obuf[2] = data[1];
38f0b147 743 olen = 0;
6729aa40 744 cuda_send_packet_to_host(s, obuf, olen + 3);
e2733d20 745 }
e2733d20 746 }
267002cd
FB
747 break;
748 case CUDA_PACKET:
749 cuda_receive_packet(s, data + 1, len - 1);
750 break;
751 }
752}
753
a8170e5e 754static void cuda_writew (void *opaque, hwaddr addr, uint32_t value)
267002cd
FB
755{
756}
757
a8170e5e 758static void cuda_writel (void *opaque, hwaddr addr, uint32_t value)
267002cd
FB
759{
760}
761
a8170e5e 762static uint32_t cuda_readw (void *opaque, hwaddr addr)
267002cd
FB
763{
764 return 0;
765}
766
a8170e5e 767static uint32_t cuda_readl (void *opaque, hwaddr addr)
267002cd
FB
768{
769 return 0;
770}
771
a348f108 772static const MemoryRegionOps cuda_ops = {
ea0a7eb4
AG
773 .old_mmio = {
774 .write = {
775 cuda_writeb,
776 cuda_writew,
777 cuda_writel,
778 },
779 .read = {
780 cuda_readb,
781 cuda_readw,
782 cuda_readl,
783 },
784 },
785 .endianness = DEVICE_NATIVE_ENDIAN,
267002cd
FB
786};
787
c0a93a9e 788static bool cuda_timer_exist(void *opaque, int version_id)
9b64997f 789{
c0a93a9e 790 CUDATimer *s = opaque;
9b64997f 791
c0a93a9e 792 return s->timer != NULL;
9b64997f
BS
793}
794
c0a93a9e
JQ
795static const VMStateDescription vmstate_cuda_timer = {
796 .name = "cuda_timer",
797 .version_id = 0,
798 .minimum_version_id = 0,
35d08458 799 .fields = (VMStateField[]) {
c0a93a9e
JQ
800 VMSTATE_UINT16(latch, CUDATimer),
801 VMSTATE_UINT16(counter_value, CUDATimer),
802 VMSTATE_INT64(load_time, CUDATimer),
803 VMSTATE_INT64(next_irq_time, CUDATimer),
e720677e 804 VMSTATE_TIMER_PTR_TEST(timer, CUDATimer, cuda_timer_exist),
c0a93a9e
JQ
805 VMSTATE_END_OF_LIST()
806 }
807};
9b64997f 808
c0a93a9e
JQ
809static const VMStateDescription vmstate_cuda = {
810 .name = "cuda",
374312e7
HP
811 .version_id = 4,
812 .minimum_version_id = 4,
35d08458 813 .fields = (VMStateField[]) {
c0a93a9e
JQ
814 VMSTATE_UINT8(a, CUDAState),
815 VMSTATE_UINT8(b, CUDAState),
ff57eae5 816 VMSTATE_UINT8(last_b, CUDAState),
c0a93a9e
JQ
817 VMSTATE_UINT8(dira, CUDAState),
818 VMSTATE_UINT8(dirb, CUDAState),
819 VMSTATE_UINT8(sr, CUDAState),
820 VMSTATE_UINT8(acr, CUDAState),
ff57eae5 821 VMSTATE_UINT8(last_acr, CUDAState),
c0a93a9e
JQ
822 VMSTATE_UINT8(pcr, CUDAState),
823 VMSTATE_UINT8(ifr, CUDAState),
824 VMSTATE_UINT8(ier, CUDAState),
825 VMSTATE_UINT8(anh, CUDAState),
826 VMSTATE_INT32(data_in_size, CUDAState),
827 VMSTATE_INT32(data_in_index, CUDAState),
828 VMSTATE_INT32(data_out_index, CUDAState),
829 VMSTATE_UINT8(autopoll, CUDAState),
374312e7 830 VMSTATE_UINT8(autopoll_rate_ms, CUDAState),
216c906e 831 VMSTATE_UINT16(adb_poll_mask, CUDAState),
c0a93a9e
JQ
832 VMSTATE_BUFFER(data_in, CUDAState),
833 VMSTATE_BUFFER(data_out, CUDAState),
834 VMSTATE_UINT32(tick_offset, CUDAState),
835 VMSTATE_STRUCT_ARRAY(timers, CUDAState, 2, 1,
836 vmstate_cuda_timer, CUDATimer),
6cb577dd 837 VMSTATE_TIMER_PTR(adb_poll_timer, CUDAState),
ff57eae5 838 VMSTATE_TIMER_PTR(sr_delay_timer, CUDAState),
c0a93a9e
JQ
839 VMSTATE_END_OF_LIST()
840 }
841};
9b64997f 842
45fa67fb 843static void cuda_reset(DeviceState *dev)
6e6b7363 844{
45fa67fb 845 CUDAState *s = CUDA(dev);
6e6b7363
BS
846
847 s->b = 0;
848 s->a = 0;
cffc331a 849 s->dirb = 0xff;
6e6b7363
BS
850 s->dira = 0;
851 s->sr = 0;
852 s->acr = 0;
853 s->pcr = 0;
854 s->ifr = 0;
855 s->ier = 0;
856 // s->ier = T1_INT | SR_INT;
857 s->anh = 0;
858 s->data_in_size = 0;
859 s->data_in_index = 0;
860 s->data_out_index = 0;
861 s->autopoll = 0;
862
863 s->timers[0].latch = 0xffff;
864 set_counter(s, &s->timers[0], 0xffff);
865
a53cfdcc 866 s->timers[1].latch = 0xffff;
cffc331a
MCA
867
868 s->sr_delay_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, cuda_set_sr_int, s);
6e6b7363
BS
869}
870
45fa67fb 871static void cuda_realizefn(DeviceState *dev, Error **errp)
267002cd 872{
45fa67fb 873 CUDAState *s = CUDA(dev);
5703c174 874 struct tm tm;
819e712b 875
bc72ad67 876 s->timers[0].timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, cuda_timer1, s);
b981289c 877 s->timers[0].frequency = s->frequency;
a53cfdcc
MCA
878 s->timers[1].timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, cuda_timer2, s);
879 s->timers[1].frequency = (SCALE_US * 6000) / 4700;
61271e5c 880
9c554c1c
AJ
881 qemu_get_timedate(&tm, 0);
882 s->tick_offset = (uint32_t)mktimegm(&tm) + RTC_OFFSET;
5703c174 883
bc72ad67 884 s->adb_poll_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, cuda_adb_poll, s);
374312e7 885 s->autopoll_rate_ms = 20;
216c906e 886 s->adb_poll_mask = 0xffff;
45fa67fb
AF
887}
888
889static void cuda_initfn(Object *obj)
890{
891 SysBusDevice *d = SYS_BUS_DEVICE(obj);
892 CUDAState *s = CUDA(obj);
893 int i;
894
81e0ab48 895 memory_region_init_io(&s->mem, obj, &cuda_ops, s, "cuda", 0x2000);
45fa67fb
AF
896 sysbus_init_mmio(d, &s->mem);
897 sysbus_init_irq(d, &s->irq);
898
899 for (i = 0; i < ARRAY_SIZE(s->timers); i++) {
900 s->timers[i].index = i;
901 }
84ede329 902
fb17dfe0
AF
903 qbus_create_inplace(&s->adb_bus, sizeof(s->adb_bus), TYPE_ADB_BUS,
904 DEVICE(obj), "adb.0");
45fa67fb
AF
905}
906
b981289c
AG
907static Property cuda_properties[] = {
908 DEFINE_PROP_UINT64("frequency", CUDAState, frequency, 0),
909 DEFINE_PROP_END_OF_LIST()
910};
911
45fa67fb
AF
912static void cuda_class_init(ObjectClass *oc, void *data)
913{
914 DeviceClass *dc = DEVICE_CLASS(oc);
ea0a7eb4 915
45fa67fb
AF
916 dc->realize = cuda_realizefn;
917 dc->reset = cuda_reset;
918 dc->vmsd = &vmstate_cuda;
b981289c 919 dc->props = cuda_properties;
599d7326 920 set_bit(DEVICE_CATEGORY_BRIDGE, dc->categories);
267002cd 921}
45fa67fb
AF
922
923static const TypeInfo cuda_type_info = {
924 .name = TYPE_CUDA,
925 .parent = TYPE_SYS_BUS_DEVICE,
926 .instance_size = sizeof(CUDAState),
927 .instance_init = cuda_initfn,
928 .class_init = cuda_class_init,
929};
930
931static void cuda_register_types(void)
932{
933 type_register_static(&cuda_type_info);
934}
935
936type_init(cuda_register_types)