]> git.proxmox.com Git - mirror_qemu.git/blame - hw/misc/macio/cuda.c
hw/ppc/spapr: Implement the h_set_xdabr hypercall
[mirror_qemu.git] / hw / misc / macio / cuda.c
CommitLineData
267002cd 1/*
3cbee15b 2 * QEMU PowerMac CUDA device support
5fafdf24 3 *
3cbee15b
JM
4 * Copyright (c) 2004-2007 Fabrice Bellard
5 * Copyright (c) 2007 Jocelyn Mayer
5fafdf24 6 *
267002cd
FB
7 * Permission is hereby granted, free of charge, to any person obtaining a copy
8 * of this software and associated documentation files (the "Software"), to deal
9 * in the Software without restriction, including without limitation the rights
10 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
11 * copies of the Software, and to permit persons to whom the Software is
12 * furnished to do so, subject to the following conditions:
13 *
14 * The above copyright notice and this permission notice shall be included in
15 * all copies or substantial portions of the Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
22 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
23 * THE SOFTWARE.
24 */
0d75590d 25#include "qemu/osdep.h"
83c9f4ca
PB
26#include "hw/hw.h"
27#include "hw/ppc/mac.h"
0d09e41a 28#include "hw/input/adb.h"
1de7afc9 29#include "qemu/timer.h"
9c17d615 30#include "sysemu/sysemu.h"
267002cd 31
61271e5c
FB
32/* XXX: implement all timer modes */
33
ea026b2f 34/* debug CUDA */
819e712b 35//#define DEBUG_CUDA
ea026b2f
BS
36
37/* debug CUDA packets */
819e712b
FB
38//#define DEBUG_CUDA_PACKET
39
ea026b2f 40#ifdef DEBUG_CUDA
001faf32
BS
41#define CUDA_DPRINTF(fmt, ...) \
42 do { printf("CUDA: " fmt , ## __VA_ARGS__); } while (0)
ea026b2f 43#else
001faf32 44#define CUDA_DPRINTF(fmt, ...)
ea026b2f
BS
45#endif
46
267002cd
FB
47/* Bits in B data register: all active low */
48#define TREQ 0x08 /* Transfer request (input) */
49#define TACK 0x10 /* Transfer acknowledge (output) */
50#define TIP 0x20 /* Transfer in progress (output) */
51
52/* Bits in ACR */
53#define SR_CTRL 0x1c /* Shift register control bits */
54#define SR_EXT 0x0c /* Shift on external clock */
55#define SR_OUT 0x10 /* Shift out if 1 */
56
57/* Bits in IFR and IER */
58#define IER_SET 0x80 /* set bits in IER */
59#define IER_CLR 0 /* clear bits in IER */
60#define SR_INT 0x04 /* Shift register full/empty */
d271ae36
MCA
61#define SR_DATA_INT 0x08
62#define SR_CLOCK_INT 0x10
267002cd 63#define T1_INT 0x40 /* Timer 1 interrupt */
61271e5c 64#define T2_INT 0x20 /* Timer 2 interrupt */
267002cd
FB
65
66/* Bits in ACR */
67#define T1MODE 0xc0 /* Timer 1 mode */
68#define T1MODE_CONT 0x40 /* continuous interrupts */
69
70/* commands (1st byte) */
71#define ADB_PACKET 0
72#define CUDA_PACKET 1
73#define ERROR_PACKET 2
74#define TIMER_PACKET 3
75#define POWER_PACKET 4
76#define MACIIC_PACKET 5
77#define PMU_PACKET 6
78
79
80/* CUDA commands (2nd byte) */
81#define CUDA_WARM_START 0x0
82#define CUDA_AUTOPOLL 0x1
83#define CUDA_GET_6805_ADDR 0x2
84#define CUDA_GET_TIME 0x3
85#define CUDA_GET_PRAM 0x7
86#define CUDA_SET_6805_ADDR 0x8
87#define CUDA_SET_TIME 0x9
88#define CUDA_POWERDOWN 0xa
89#define CUDA_POWERUP_TIME 0xb
90#define CUDA_SET_PRAM 0xc
91#define CUDA_MS_RESET 0xd
92#define CUDA_SEND_DFAC 0xe
93#define CUDA_BATTERY_SWAP_SENSE 0x10
94#define CUDA_RESET_SYSTEM 0x11
95#define CUDA_SET_IPL 0x12
96#define CUDA_FILE_SERVER_FLAG 0x13
97#define CUDA_SET_AUTO_RATE 0x14
98#define CUDA_GET_AUTO_RATE 0x16
99#define CUDA_SET_DEVICE_LIST 0x19
100#define CUDA_GET_DEVICE_LIST 0x1a
101#define CUDA_SET_ONE_SECOND_MODE 0x1b
102#define CUDA_SET_POWER_MESSAGES 0x21
103#define CUDA_GET_SET_IIC 0x22
104#define CUDA_WAKEUP 0x23
105#define CUDA_TIMER_TICKLE 0x24
106#define CUDA_COMBINED_FORMAT_IIC 0x25
107
108#define CUDA_TIMER_FREQ (4700000 / 6)
e2733d20 109#define CUDA_ADB_POLL_FREQ 50
267002cd 110
d7ce296f
FB
111/* CUDA returns time_t's offset from Jan 1, 1904, not 1970 */
112#define RTC_OFFSET 2082844800
113
b5ac0410
MCA
114/* CUDA registers */
115#define CUDA_REG_B 0x00
116#define CUDA_REG_A 0x01
117#define CUDA_REG_DIRB 0x02
118#define CUDA_REG_DIRA 0x03
119#define CUDA_REG_T1CL 0x04
120#define CUDA_REG_T1CH 0x05
121#define CUDA_REG_T1LL 0x06
122#define CUDA_REG_T1LH 0x07
123#define CUDA_REG_T2CL 0x08
124#define CUDA_REG_T2CH 0x09
125#define CUDA_REG_SR 0x0a
126#define CUDA_REG_ACR 0x0b
127#define CUDA_REG_PCR 0x0c
128#define CUDA_REG_IFR 0x0d
129#define CUDA_REG_IER 0x0e
130#define CUDA_REG_ANH 0x0f
131
267002cd 132static void cuda_update(CUDAState *s);
5fafdf24 133static void cuda_receive_packet_from_host(CUDAState *s,
267002cd 134 const uint8_t *data, int len);
5fafdf24 135static void cuda_timer_update(CUDAState *s, CUDATimer *ti,
819e712b 136 int64_t current_time);
267002cd
FB
137
138static void cuda_update_irq(CUDAState *s)
139{
a53cfdcc 140 if (s->ifr & s->ier & (SR_INT | T1_INT | T2_INT)) {
d537cf6c 141 qemu_irq_raise(s->irq);
267002cd 142 } else {
d537cf6c 143 qemu_irq_lower(s->irq);
267002cd
FB
144 }
145}
146
eda14abb 147static uint64_t get_tb(uint64_t time, uint64_t freq)
b981289c 148{
eda14abb 149 return muldiv64(time, freq, get_ticks_per_sec());
b981289c
AG
150}
151
0174adb6 152static unsigned int get_counter(CUDATimer *ti)
267002cd
FB
153{
154 int64_t d;
155 unsigned int counter;
b981289c 156 uint64_t tb_diff;
eda14abb 157 uint64_t current_time = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
b981289c
AG
158
159 /* Reverse of the tb calculation algorithm that Mac OS X uses on bootup. */
0174adb6
MCA
160 tb_diff = get_tb(current_time, ti->frequency) - ti->load_time;
161 d = (tb_diff * 0xBF401675E5DULL) / (ti->frequency << 24);
267002cd 162
0174adb6 163 if (ti->index == 0) {
61271e5c 164 /* the timer goes down from latch to -1 (period of latch + 2) */
0174adb6
MCA
165 if (d <= (ti->counter_value + 1)) {
166 counter = (ti->counter_value - d) & 0xffff;
61271e5c 167 } else {
0174adb6
MCA
168 counter = (d - (ti->counter_value + 1)) % (ti->latch + 2);
169 counter = (ti->latch - counter) & 0xffff;
61271e5c 170 }
267002cd 171 } else {
0174adb6 172 counter = (ti->counter_value - d) & 0xffff;
267002cd
FB
173 }
174 return counter;
175}
176
819e712b 177static void set_counter(CUDAState *s, CUDATimer *ti, unsigned int val)
267002cd 178{
a53cfdcc 179 CUDA_DPRINTF("T%d.counter=%d\n", 1 + ti->index, val);
eda14abb
MCA
180 ti->load_time = get_tb(qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL),
181 s->frequency);
819e712b
FB
182 ti->counter_value = val;
183 cuda_timer_update(s, ti, ti->load_time);
267002cd
FB
184}
185
186static int64_t get_next_irq_time(CUDATimer *s, int64_t current_time)
187{
61271e5c
FB
188 int64_t d, next_time;
189 unsigned int counter;
190
267002cd 191 /* current counter value */
5fafdf24 192 d = muldiv64(current_time - s->load_time,
6ee093c9 193 CUDA_TIMER_FREQ, get_ticks_per_sec());
61271e5c
FB
194 /* the timer goes down from latch to -1 (period of latch + 2) */
195 if (d <= (s->counter_value + 1)) {
196 counter = (s->counter_value - d) & 0xffff;
197 } else {
198 counter = (d - (s->counter_value + 1)) % (s->latch + 2);
5fafdf24 199 counter = (s->latch - counter) & 0xffff;
61271e5c 200 }
3b46e624 201
61271e5c
FB
202 /* Note: we consider the irq is raised on 0 */
203 if (counter == 0xffff) {
204 next_time = d + s->latch + 1;
205 } else if (counter == 0) {
206 next_time = d + s->latch + 2;
207 } else {
208 next_time = d + counter;
267002cd 209 }
ea026b2f
BS
210 CUDA_DPRINTF("latch=%d counter=%" PRId64 " delta_next=%" PRId64 "\n",
211 s->latch, d, next_time - d);
6ee093c9 212 next_time = muldiv64(next_time, get_ticks_per_sec(), CUDA_TIMER_FREQ) +
267002cd
FB
213 s->load_time;
214 if (next_time <= current_time)
215 next_time = current_time + 1;
216 return next_time;
217}
218
5fafdf24 219static void cuda_timer_update(CUDAState *s, CUDATimer *ti,
819e712b
FB
220 int64_t current_time)
221{
222 if (!ti->timer)
223 return;
a53cfdcc 224 if (ti->index == 0 && (s->acr & T1MODE) != T1MODE_CONT) {
bc72ad67 225 timer_del(ti->timer);
819e712b
FB
226 } else {
227 ti->next_irq_time = get_next_irq_time(ti, current_time);
bc72ad67 228 timer_mod(ti->timer, ti->next_irq_time);
819e712b
FB
229 }
230}
231
267002cd
FB
232static void cuda_timer1(void *opaque)
233{
234 CUDAState *s = opaque;
235 CUDATimer *ti = &s->timers[0];
236
819e712b 237 cuda_timer_update(s, ti, ti->next_irq_time);
267002cd
FB
238 s->ifr |= T1_INT;
239 cuda_update_irq(s);
240}
241
a53cfdcc
MCA
242static void cuda_timer2(void *opaque)
243{
244 CUDAState *s = opaque;
245 CUDATimer *ti = &s->timers[1];
246
247 cuda_timer_update(s, ti, ti->next_irq_time);
248 s->ifr |= T2_INT;
249 cuda_update_irq(s);
250}
251
cffc331a
MCA
252static void cuda_set_sr_int(void *opaque)
253{
254 CUDAState *s = opaque;
255
256 CUDA_DPRINTF("CUDA: %s:%d\n", __func__, __LINE__);
257 s->ifr |= SR_INT;
258 cuda_update_irq(s);
259}
260
261static void cuda_delay_set_sr_int(CUDAState *s)
262{
263 int64_t expire;
264
265 if (s->dirb == 0xff) {
266 /* Not in Mac OS, fire the IRQ directly */
267 cuda_set_sr_int(s);
268 return;
269 }
270
271 CUDA_DPRINTF("CUDA: %s:%d\n", __func__, __LINE__);
272
273 expire = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + 300 * SCALE_US;
274 timer_mod(s->sr_delay_timer, expire);
275}
276
a8170e5e 277static uint32_t cuda_readb(void *opaque, hwaddr addr)
267002cd
FB
278{
279 CUDAState *s = opaque;
280 uint32_t val;
281
282 addr = (addr >> 9) & 0xf;
283 switch(addr) {
b5ac0410 284 case CUDA_REG_B:
267002cd
FB
285 val = s->b;
286 break;
b5ac0410 287 case CUDA_REG_A:
267002cd
FB
288 val = s->a;
289 break;
b5ac0410 290 case CUDA_REG_DIRB:
267002cd
FB
291 val = s->dirb;
292 break;
b5ac0410 293 case CUDA_REG_DIRA:
267002cd
FB
294 val = s->dira;
295 break;
b5ac0410 296 case CUDA_REG_T1CL:
267002cd
FB
297 val = get_counter(&s->timers[0]) & 0xff;
298 s->ifr &= ~T1_INT;
299 cuda_update_irq(s);
300 break;
b5ac0410 301 case CUDA_REG_T1CH:
267002cd 302 val = get_counter(&s->timers[0]) >> 8;
267002cd
FB
303 cuda_update_irq(s);
304 break;
b5ac0410 305 case CUDA_REG_T1LL:
267002cd
FB
306 val = s->timers[0].latch & 0xff;
307 break;
b5ac0410 308 case CUDA_REG_T1LH:
61271e5c 309 /* XXX: check this */
267002cd
FB
310 val = (s->timers[0].latch >> 8) & 0xff;
311 break;
b5ac0410 312 case CUDA_REG_T2CL:
267002cd 313 val = get_counter(&s->timers[1]) & 0xff;
61271e5c 314 s->ifr &= ~T2_INT;
a53cfdcc 315 cuda_update_irq(s);
267002cd 316 break;
b5ac0410 317 case CUDA_REG_T2CH:
267002cd
FB
318 val = get_counter(&s->timers[1]) >> 8;
319 break;
b5ac0410 320 case CUDA_REG_SR:
819e712b 321 val = s->sr;
d271ae36 322 s->ifr &= ~(SR_INT | SR_CLOCK_INT | SR_DATA_INT);
819e712b 323 cuda_update_irq(s);
267002cd 324 break;
b5ac0410 325 case CUDA_REG_ACR:
267002cd
FB
326 val = s->acr;
327 break;
b5ac0410 328 case CUDA_REG_PCR:
267002cd
FB
329 val = s->pcr;
330 break;
b5ac0410 331 case CUDA_REG_IFR:
267002cd 332 val = s->ifr;
b5ac0410 333 if (s->ifr & s->ier) {
b7c7b181 334 val |= 0x80;
b5ac0410 335 }
267002cd 336 break;
b5ac0410 337 case CUDA_REG_IER:
b7c7b181 338 val = s->ier | 0x80;
267002cd
FB
339 break;
340 default:
b5ac0410 341 case CUDA_REG_ANH:
267002cd
FB
342 val = s->anh;
343 break;
344 }
b5ac0410 345 if (addr != CUDA_REG_IFR || val != 0) {
ea026b2f 346 CUDA_DPRINTF("read: reg=0x%x val=%02x\n", (int)addr, val);
3c83eb4f
BS
347 }
348
267002cd
FB
349 return val;
350}
351
a8170e5e 352static void cuda_writeb(void *opaque, hwaddr addr, uint32_t val)
267002cd
FB
353{
354 CUDAState *s = opaque;
3b46e624 355
267002cd 356 addr = (addr >> 9) & 0xf;
ea026b2f 357 CUDA_DPRINTF("write: reg=0x%x val=%02x\n", (int)addr, val);
267002cd
FB
358
359 switch(addr) {
b5ac0410 360 case CUDA_REG_B:
267002cd
FB
361 s->b = val;
362 cuda_update(s);
363 break;
b5ac0410 364 case CUDA_REG_A:
267002cd
FB
365 s->a = val;
366 break;
b5ac0410 367 case CUDA_REG_DIRB:
267002cd
FB
368 s->dirb = val;
369 break;
b5ac0410 370 case CUDA_REG_DIRA:
267002cd
FB
371 s->dira = val;
372 break;
b5ac0410 373 case CUDA_REG_T1CL:
61271e5c 374 s->timers[0].latch = (s->timers[0].latch & 0xff00) | val;
bc72ad67 375 cuda_timer_update(s, &s->timers[0], qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL));
267002cd 376 break;
b5ac0410 377 case CUDA_REG_T1CH:
61271e5c
FB
378 s->timers[0].latch = (s->timers[0].latch & 0xff) | (val << 8);
379 s->ifr &= ~T1_INT;
380 set_counter(s, &s->timers[0], s->timers[0].latch);
267002cd 381 break;
b5ac0410 382 case CUDA_REG_T1LL:
267002cd 383 s->timers[0].latch = (s->timers[0].latch & 0xff00) | val;
bc72ad67 384 cuda_timer_update(s, &s->timers[0], qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL));
267002cd 385 break;
b5ac0410 386 case CUDA_REG_T1LH:
267002cd 387 s->timers[0].latch = (s->timers[0].latch & 0xff) | (val << 8);
61271e5c 388 s->ifr &= ~T1_INT;
bc72ad67 389 cuda_timer_update(s, &s->timers[0], qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL));
267002cd 390 break;
b5ac0410 391 case CUDA_REG_T2CL:
a53cfdcc 392 s->timers[1].latch = (s->timers[1].latch & 0xff00) | val;
267002cd 393 break;
b5ac0410 394 case CUDA_REG_T2CH:
a53cfdcc
MCA
395 /* To ensure T2 generates an interrupt on zero crossing with the
396 common timer code, write the value directly from the latch to
397 the counter */
398 s->timers[1].latch = (s->timers[1].latch & 0xff) | (val << 8);
399 s->ifr &= ~T2_INT;
400 set_counter(s, &s->timers[1], s->timers[1].latch);
267002cd 401 break;
b5ac0410 402 case CUDA_REG_SR:
267002cd
FB
403 s->sr = val;
404 break;
b5ac0410 405 case CUDA_REG_ACR:
267002cd 406 s->acr = val;
bc72ad67 407 cuda_timer_update(s, &s->timers[0], qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL));
267002cd
FB
408 cuda_update(s);
409 break;
b5ac0410 410 case CUDA_REG_PCR:
267002cd
FB
411 s->pcr = val;
412 break;
b5ac0410 413 case CUDA_REG_IFR:
267002cd
FB
414 /* reset bits */
415 s->ifr &= ~val;
416 cuda_update_irq(s);
417 break;
b5ac0410 418 case CUDA_REG_IER:
267002cd
FB
419 if (val & IER_SET) {
420 /* set bits */
421 s->ier |= val & 0x7f;
422 } else {
423 /* reset bits */
424 s->ier &= ~val;
425 }
426 cuda_update_irq(s);
427 break;
428 default:
b5ac0410 429 case CUDA_REG_ANH:
267002cd
FB
430 s->anh = val;
431 break;
432 }
433}
434
435/* NOTE: TIP and TREQ are negated */
436static void cuda_update(CUDAState *s)
437{
819e712b
FB
438 int packet_received, len;
439
440 packet_received = 0;
441 if (!(s->b & TIP)) {
442 /* transfer requested from host */
267002cd 443
819e712b
FB
444 if (s->acr & SR_OUT) {
445 /* data output */
446 if ((s->b & (TACK | TIP)) != (s->last_b & (TACK | TIP))) {
447 if (s->data_out_index < sizeof(s->data_out)) {
ea026b2f 448 CUDA_DPRINTF("send: %02x\n", s->sr);
819e712b 449 s->data_out[s->data_out_index++] = s->sr;
cffc331a 450 cuda_delay_set_sr_int(s);
819e712b
FB
451 }
452 }
453 } else {
454 if (s->data_in_index < s->data_in_size) {
455 /* data input */
456 if ((s->b & (TACK | TIP)) != (s->last_b & (TACK | TIP))) {
457 s->sr = s->data_in[s->data_in_index++];
ea026b2f 458 CUDA_DPRINTF("recv: %02x\n", s->sr);
819e712b
FB
459 /* indicate end of transfer */
460 if (s->data_in_index >= s->data_in_size) {
461 s->b = (s->b | TREQ);
462 }
cffc331a 463 cuda_delay_set_sr_int(s);
819e712b 464 }
267002cd 465 }
819e712b
FB
466 }
467 } else {
468 /* no transfer requested: handle sync case */
469 if ((s->last_b & TIP) && (s->b & TACK) != (s->last_b & TACK)) {
470 /* update TREQ state each time TACK change state */
471 if (s->b & TACK)
472 s->b = (s->b | TREQ);
473 else
474 s->b = (s->b & ~TREQ);
cffc331a 475 cuda_delay_set_sr_int(s);
819e712b
FB
476 } else {
477 if (!(s->last_b & TIP)) {
e91c8a77 478 /* handle end of host to cuda transfer */
819e712b 479 packet_received = (s->data_out_index > 0);
e91c8a77 480 /* always an IRQ at the end of transfer */
cffc331a 481 cuda_delay_set_sr_int(s);
819e712b
FB
482 }
483 /* signal if there is data to read */
484 if (s->data_in_index < s->data_in_size) {
485 s->b = (s->b & ~TREQ);
486 }
267002cd
FB
487 }
488 }
489
267002cd
FB
490 s->last_acr = s->acr;
491 s->last_b = s->b;
819e712b
FB
492
493 /* NOTE: cuda_receive_packet_from_host() can call cuda_update()
494 recursively */
495 if (packet_received) {
496 len = s->data_out_index;
497 s->data_out_index = 0;
498 cuda_receive_packet_from_host(s, s->data_out, len);
499 }
267002cd
FB
500}
501
5fafdf24 502static void cuda_send_packet_to_host(CUDAState *s,
267002cd
FB
503 const uint8_t *data, int len)
504{
819e712b
FB
505#ifdef DEBUG_CUDA_PACKET
506 {
507 int i;
508 printf("cuda_send_packet_to_host:\n");
509 for(i = 0; i < len; i++)
510 printf(" %02x", data[i]);
511 printf("\n");
512 }
513#endif
267002cd
FB
514 memcpy(s->data_in, data, len);
515 s->data_in_size = len;
516 s->data_in_index = 0;
517 cuda_update(s);
cffc331a 518 cuda_delay_set_sr_int(s);
267002cd
FB
519}
520
7db4eea6 521static void cuda_adb_poll(void *opaque)
e2733d20
FB
522{
523 CUDAState *s = opaque;
524 uint8_t obuf[ADB_MAX_OUT_LEN + 2];
525 int olen;
526
293c867d 527 olen = adb_poll(&s->adb_bus, obuf + 2);
e2733d20
FB
528 if (olen > 0) {
529 obuf[0] = ADB_PACKET;
530 obuf[1] = 0x40; /* polled data */
531 cuda_send_packet_to_host(s, obuf, olen + 2);
532 }
bc72ad67
AB
533 timer_mod(s->adb_poll_timer,
534 qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) +
6ee093c9 535 (get_ticks_per_sec() / CUDA_ADB_POLL_FREQ));
e2733d20
FB
536}
537
5fafdf24 538static void cuda_receive_packet(CUDAState *s,
267002cd
FB
539 const uint8_t *data, int len)
540{
4202e63c 541 uint8_t obuf[16] = { CUDA_PACKET, 0, data[0] };
5703c174
AJ
542 int autopoll;
543 uint32_t ti;
267002cd
FB
544
545 switch(data[0]) {
546 case CUDA_AUTOPOLL:
e2733d20
FB
547 autopoll = (data[1] != 0);
548 if (autopoll != s->autopoll) {
549 s->autopoll = autopoll;
550 if (autopoll) {
bc72ad67
AB
551 timer_mod(s->adb_poll_timer,
552 qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) +
6ee093c9 553 (get_ticks_per_sec() / CUDA_ADB_POLL_FREQ));
e2733d20 554 } else {
bc72ad67 555 timer_del(s->adb_poll_timer);
e2733d20
FB
556 }
557 }
4202e63c 558 cuda_send_packet_to_host(s, obuf, 3);
267002cd 559 break;
f1f46f74
MCA
560 case CUDA_GET_6805_ADDR:
561 cuda_send_packet_to_host(s, obuf, 3);
562 break;
dccfafc4 563 case CUDA_SET_TIME:
5703c174 564 ti = (((uint32_t)data[1]) << 24) + (((uint32_t)data[2]) << 16) + (((uint32_t)data[3]) << 8) + data[4];
bc72ad67 565 s->tick_offset = ti - (qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) / get_ticks_per_sec());
5703c174
AJ
566 cuda_send_packet_to_host(s, obuf, 3);
567 break;
568 case CUDA_GET_TIME:
bc72ad67 569 ti = s->tick_offset + (qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) / get_ticks_per_sec());
267002cd
FB
570 obuf[3] = ti >> 24;
571 obuf[4] = ti >> 16;
572 obuf[5] = ti >> 8;
573 obuf[6] = ti;
574 cuda_send_packet_to_host(s, obuf, 7);
575 break;
267002cd
FB
576 case CUDA_FILE_SERVER_FLAG:
577 case CUDA_SET_DEVICE_LIST:
578 case CUDA_SET_AUTO_RATE:
579 case CUDA_SET_POWER_MESSAGES:
4202e63c 580 cuda_send_packet_to_host(s, obuf, 3);
267002cd 581 break;
d7ce296f 582 case CUDA_POWERDOWN:
4202e63c 583 cuda_send_packet_to_host(s, obuf, 3);
c76ee25d
AJ
584 qemu_system_shutdown_request();
585 break;
0686970f 586 case CUDA_RESET_SYSTEM:
4202e63c 587 cuda_send_packet_to_host(s, obuf, 3);
0686970f
JM
588 qemu_system_reset_request();
589 break;
ce8d3b64
MCA
590 case CUDA_COMBINED_FORMAT_IIC:
591 obuf[0] = ERROR_PACKET;
592 obuf[1] = 0x5;
593 obuf[2] = CUDA_PACKET;
594 obuf[3] = data[0];
595 cuda_send_packet_to_host(s, obuf, 4);
596 break;
597 case CUDA_GET_SET_IIC:
598 if (len == 4) {
599 cuda_send_packet_to_host(s, obuf, 3);
600 } else {
601 obuf[0] = ERROR_PACKET;
602 obuf[1] = 0x2;
603 obuf[2] = CUDA_PACKET;
604 obuf[3] = data[0];
605 cuda_send_packet_to_host(s, obuf, 4);
606 }
607 break;
267002cd 608 default:
ff472a5b
AM
609 obuf[0] = ERROR_PACKET;
610 obuf[1] = 0x2;
611 obuf[2] = CUDA_PACKET;
612 obuf[3] = data[0];
613 cuda_send_packet_to_host(s, obuf, 4);
267002cd
FB
614 break;
615 }
616}
617
5fafdf24 618static void cuda_receive_packet_from_host(CUDAState *s,
267002cd
FB
619 const uint8_t *data, int len)
620{
819e712b
FB
621#ifdef DEBUG_CUDA_PACKET
622 {
623 int i;
cadae95f 624 printf("cuda_receive_packet_from_host:\n");
819e712b
FB
625 for(i = 0; i < len; i++)
626 printf(" %02x", data[i]);
627 printf("\n");
628 }
629#endif
267002cd
FB
630 switch(data[0]) {
631 case ADB_PACKET:
e2733d20 632 {
6729aa40 633 uint8_t obuf[ADB_MAX_OUT_LEN + 3];
e2733d20 634 int olen;
293c867d 635 olen = adb_request(&s->adb_bus, obuf + 2, data + 1, len - 1);
38f0b147 636 if (olen > 0) {
e2733d20
FB
637 obuf[0] = ADB_PACKET;
638 obuf[1] = 0x00;
6729aa40 639 cuda_send_packet_to_host(s, obuf, olen + 2);
e2733d20 640 } else {
38f0b147 641 /* error */
e2733d20 642 obuf[0] = ADB_PACKET;
38f0b147 643 obuf[1] = -olen;
6729aa40 644 obuf[2] = data[1];
38f0b147 645 olen = 0;
6729aa40 646 cuda_send_packet_to_host(s, obuf, olen + 3);
e2733d20 647 }
e2733d20 648 }
267002cd
FB
649 break;
650 case CUDA_PACKET:
651 cuda_receive_packet(s, data + 1, len - 1);
652 break;
653 }
654}
655
a8170e5e 656static void cuda_writew (void *opaque, hwaddr addr, uint32_t value)
267002cd
FB
657{
658}
659
a8170e5e 660static void cuda_writel (void *opaque, hwaddr addr, uint32_t value)
267002cd
FB
661{
662}
663
a8170e5e 664static uint32_t cuda_readw (void *opaque, hwaddr addr)
267002cd
FB
665{
666 return 0;
667}
668
a8170e5e 669static uint32_t cuda_readl (void *opaque, hwaddr addr)
267002cd
FB
670{
671 return 0;
672}
673
a348f108 674static const MemoryRegionOps cuda_ops = {
ea0a7eb4
AG
675 .old_mmio = {
676 .write = {
677 cuda_writeb,
678 cuda_writew,
679 cuda_writel,
680 },
681 .read = {
682 cuda_readb,
683 cuda_readw,
684 cuda_readl,
685 },
686 },
687 .endianness = DEVICE_NATIVE_ENDIAN,
267002cd
FB
688};
689
c0a93a9e 690static bool cuda_timer_exist(void *opaque, int version_id)
9b64997f 691{
c0a93a9e 692 CUDATimer *s = opaque;
9b64997f 693
c0a93a9e 694 return s->timer != NULL;
9b64997f
BS
695}
696
c0a93a9e
JQ
697static const VMStateDescription vmstate_cuda_timer = {
698 .name = "cuda_timer",
699 .version_id = 0,
700 .minimum_version_id = 0,
35d08458 701 .fields = (VMStateField[]) {
c0a93a9e
JQ
702 VMSTATE_UINT16(latch, CUDATimer),
703 VMSTATE_UINT16(counter_value, CUDATimer),
704 VMSTATE_INT64(load_time, CUDATimer),
705 VMSTATE_INT64(next_irq_time, CUDATimer),
e720677e 706 VMSTATE_TIMER_PTR_TEST(timer, CUDATimer, cuda_timer_exist),
c0a93a9e
JQ
707 VMSTATE_END_OF_LIST()
708 }
709};
9b64997f 710
c0a93a9e
JQ
711static const VMStateDescription vmstate_cuda = {
712 .name = "cuda",
ff57eae5
MCA
713 .version_id = 3,
714 .minimum_version_id = 3,
35d08458 715 .fields = (VMStateField[]) {
c0a93a9e
JQ
716 VMSTATE_UINT8(a, CUDAState),
717 VMSTATE_UINT8(b, CUDAState),
ff57eae5 718 VMSTATE_UINT8(last_b, CUDAState),
c0a93a9e
JQ
719 VMSTATE_UINT8(dira, CUDAState),
720 VMSTATE_UINT8(dirb, CUDAState),
721 VMSTATE_UINT8(sr, CUDAState),
722 VMSTATE_UINT8(acr, CUDAState),
ff57eae5 723 VMSTATE_UINT8(last_acr, CUDAState),
c0a93a9e
JQ
724 VMSTATE_UINT8(pcr, CUDAState),
725 VMSTATE_UINT8(ifr, CUDAState),
726 VMSTATE_UINT8(ier, CUDAState),
727 VMSTATE_UINT8(anh, CUDAState),
728 VMSTATE_INT32(data_in_size, CUDAState),
729 VMSTATE_INT32(data_in_index, CUDAState),
730 VMSTATE_INT32(data_out_index, CUDAState),
731 VMSTATE_UINT8(autopoll, CUDAState),
732 VMSTATE_BUFFER(data_in, CUDAState),
733 VMSTATE_BUFFER(data_out, CUDAState),
734 VMSTATE_UINT32(tick_offset, CUDAState),
735 VMSTATE_STRUCT_ARRAY(timers, CUDAState, 2, 1,
736 vmstate_cuda_timer, CUDATimer),
6cb577dd 737 VMSTATE_TIMER_PTR(adb_poll_timer, CUDAState),
ff57eae5 738 VMSTATE_TIMER_PTR(sr_delay_timer, CUDAState),
c0a93a9e
JQ
739 VMSTATE_END_OF_LIST()
740 }
741};
9b64997f 742
45fa67fb 743static void cuda_reset(DeviceState *dev)
6e6b7363 744{
45fa67fb 745 CUDAState *s = CUDA(dev);
6e6b7363
BS
746
747 s->b = 0;
748 s->a = 0;
cffc331a 749 s->dirb = 0xff;
6e6b7363
BS
750 s->dira = 0;
751 s->sr = 0;
752 s->acr = 0;
753 s->pcr = 0;
754 s->ifr = 0;
755 s->ier = 0;
756 // s->ier = T1_INT | SR_INT;
757 s->anh = 0;
758 s->data_in_size = 0;
759 s->data_in_index = 0;
760 s->data_out_index = 0;
761 s->autopoll = 0;
762
763 s->timers[0].latch = 0xffff;
764 set_counter(s, &s->timers[0], 0xffff);
765
a53cfdcc 766 s->timers[1].latch = 0xffff;
cffc331a
MCA
767
768 s->sr_delay_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, cuda_set_sr_int, s);
6e6b7363
BS
769}
770
45fa67fb 771static void cuda_realizefn(DeviceState *dev, Error **errp)
267002cd 772{
45fa67fb 773 CUDAState *s = CUDA(dev);
5703c174 774 struct tm tm;
819e712b 775
bc72ad67 776 s->timers[0].timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, cuda_timer1, s);
b981289c 777 s->timers[0].frequency = s->frequency;
a53cfdcc
MCA
778 s->timers[1].timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, cuda_timer2, s);
779 s->timers[1].frequency = (SCALE_US * 6000) / 4700;
61271e5c 780
9c554c1c
AJ
781 qemu_get_timedate(&tm, 0);
782 s->tick_offset = (uint32_t)mktimegm(&tm) + RTC_OFFSET;
5703c174 783
bc72ad67 784 s->adb_poll_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, cuda_adb_poll, s);
45fa67fb
AF
785}
786
787static void cuda_initfn(Object *obj)
788{
789 SysBusDevice *d = SYS_BUS_DEVICE(obj);
790 CUDAState *s = CUDA(obj);
791 int i;
792
81e0ab48 793 memory_region_init_io(&s->mem, obj, &cuda_ops, s, "cuda", 0x2000);
45fa67fb
AF
794 sysbus_init_mmio(d, &s->mem);
795 sysbus_init_irq(d, &s->irq);
796
797 for (i = 0; i < ARRAY_SIZE(s->timers); i++) {
798 s->timers[i].index = i;
799 }
84ede329 800
fb17dfe0
AF
801 qbus_create_inplace(&s->adb_bus, sizeof(s->adb_bus), TYPE_ADB_BUS,
802 DEVICE(obj), "adb.0");
45fa67fb
AF
803}
804
b981289c
AG
805static Property cuda_properties[] = {
806 DEFINE_PROP_UINT64("frequency", CUDAState, frequency, 0),
807 DEFINE_PROP_END_OF_LIST()
808};
809
45fa67fb
AF
810static void cuda_class_init(ObjectClass *oc, void *data)
811{
812 DeviceClass *dc = DEVICE_CLASS(oc);
ea0a7eb4 813
45fa67fb
AF
814 dc->realize = cuda_realizefn;
815 dc->reset = cuda_reset;
816 dc->vmsd = &vmstate_cuda;
b981289c 817 dc->props = cuda_properties;
599d7326 818 set_bit(DEVICE_CATEGORY_BRIDGE, dc->categories);
267002cd 819}
45fa67fb
AF
820
821static const TypeInfo cuda_type_info = {
822 .name = TYPE_CUDA,
823 .parent = TYPE_SYS_BUS_DEVICE,
824 .instance_size = sizeof(CUDAState),
825 .instance_init = cuda_initfn,
826 .class_init = cuda_class_init,
827};
828
829static void cuda_register_types(void)
830{
831 type_register_static(&cuda_type_info);
832}
833
834type_init(cuda_register_types)