]> git.proxmox.com Git - mirror_qemu.git/blame - hw/musicpal.c
musicpal: Clean up typecasts
[mirror_qemu.git] / hw / musicpal.c
CommitLineData
24859b68
AZ
1/*
2 * Marvell MV88W8618 / Freecom MusicPal emulation.
3 *
4 * Copyright (c) 2008 Jan Kiszka
5 *
6 * This code is licenced under the GNU GPL v2.
7 */
8
b47b50fa 9#include "sysbus.h"
24859b68
AZ
10#include "arm-misc.h"
11#include "devices.h"
12#include "net.h"
13#include "sysemu.h"
14#include "boards.h"
15#include "pc.h"
16#include "qemu-timer.h"
17#include "block.h"
18#include "flash.h"
19#include "console.h"
24859b68
AZ
20#include "i2c.h"
21
718ec0be 22#define MP_MISC_BASE 0x80002000
23#define MP_MISC_SIZE 0x00001000
24
24859b68
AZ
25#define MP_ETH_BASE 0x80008000
26#define MP_ETH_SIZE 0x00001000
27
718ec0be 28#define MP_WLAN_BASE 0x8000C000
29#define MP_WLAN_SIZE 0x00000800
30
24859b68
AZ
31#define MP_UART1_BASE 0x8000C840
32#define MP_UART2_BASE 0x8000C940
33
718ec0be 34#define MP_GPIO_BASE 0x8000D000
35#define MP_GPIO_SIZE 0x00001000
36
24859b68
AZ
37#define MP_FLASHCFG_BASE 0x90006000
38#define MP_FLASHCFG_SIZE 0x00001000
39
40#define MP_AUDIO_BASE 0x90007000
24859b68
AZ
41
42#define MP_PIC_BASE 0x90008000
43#define MP_PIC_SIZE 0x00001000
44
45#define MP_PIT_BASE 0x90009000
46#define MP_PIT_SIZE 0x00001000
47
48#define MP_LCD_BASE 0x9000c000
49#define MP_LCD_SIZE 0x00001000
50
51#define MP_SRAM_BASE 0xC0000000
52#define MP_SRAM_SIZE 0x00020000
53
54#define MP_RAM_DEFAULT_SIZE 32*1024*1024
55#define MP_FLASH_SIZE_MAX 32*1024*1024
56
57#define MP_TIMER1_IRQ 4
b47b50fa
PB
58#define MP_TIMER2_IRQ 5
59#define MP_TIMER3_IRQ 6
24859b68
AZ
60#define MP_TIMER4_IRQ 7
61#define MP_EHCI_IRQ 8
62#define MP_ETH_IRQ 9
63#define MP_UART1_IRQ 11
64#define MP_UART2_IRQ 11
65#define MP_GPIO_IRQ 12
66#define MP_RTC_IRQ 28
67#define MP_AUDIO_IRQ 30
68
24859b68
AZ
69/* Wolfson 8750 I2C address */
70#define MP_WM_ADDR 0x34
71
24859b68
AZ
72/* Ethernet register offsets */
73#define MP_ETH_SMIR 0x010
74#define MP_ETH_PCXR 0x408
75#define MP_ETH_SDCMR 0x448
76#define MP_ETH_ICR 0x450
77#define MP_ETH_IMR 0x458
78#define MP_ETH_FRDP0 0x480
79#define MP_ETH_FRDP1 0x484
80#define MP_ETH_FRDP2 0x488
81#define MP_ETH_FRDP3 0x48C
82#define MP_ETH_CRDP0 0x4A0
83#define MP_ETH_CRDP1 0x4A4
84#define MP_ETH_CRDP2 0x4A8
85#define MP_ETH_CRDP3 0x4AC
86#define MP_ETH_CTDP0 0x4E0
87#define MP_ETH_CTDP1 0x4E4
88#define MP_ETH_CTDP2 0x4E8
89#define MP_ETH_CTDP3 0x4EC
90
91/* MII PHY access */
92#define MP_ETH_SMIR_DATA 0x0000FFFF
93#define MP_ETH_SMIR_ADDR 0x03FF0000
94#define MP_ETH_SMIR_OPCODE (1 << 26) /* Read value */
95#define MP_ETH_SMIR_RDVALID (1 << 27)
96
97/* PHY registers */
98#define MP_ETH_PHY1_BMSR 0x00210000
99#define MP_ETH_PHY1_PHYSID1 0x00410000
100#define MP_ETH_PHY1_PHYSID2 0x00610000
101
102#define MP_PHY_BMSR_LINK 0x0004
103#define MP_PHY_BMSR_AUTONEG 0x0008
104
105#define MP_PHY_88E3015 0x01410E20
106
107/* TX descriptor status */
108#define MP_ETH_TX_OWN (1 << 31)
109
110/* RX descriptor status */
111#define MP_ETH_RX_OWN (1 << 31)
112
113/* Interrupt cause/mask bits */
114#define MP_ETH_IRQ_RX_BIT 0
115#define MP_ETH_IRQ_RX (1 << MP_ETH_IRQ_RX_BIT)
116#define MP_ETH_IRQ_TXHI_BIT 2
117#define MP_ETH_IRQ_TXLO_BIT 3
118
119/* Port config bits */
120#define MP_ETH_PCXR_2BSM_BIT 28 /* 2-byte incoming suffix */
121
122/* SDMA command bits */
123#define MP_ETH_CMD_TXHI (1 << 23)
124#define MP_ETH_CMD_TXLO (1 << 22)
125
126typedef struct mv88w8618_tx_desc {
127 uint32_t cmdstat;
128 uint16_t res;
129 uint16_t bytes;
130 uint32_t buffer;
131 uint32_t next;
132} mv88w8618_tx_desc;
133
134typedef struct mv88w8618_rx_desc {
135 uint32_t cmdstat;
136 uint16_t bytes;
137 uint16_t buffer_size;
138 uint32_t buffer;
139 uint32_t next;
140} mv88w8618_rx_desc;
141
142typedef struct mv88w8618_eth_state {
b47b50fa 143 SysBusDevice busdev;
24859b68
AZ
144 qemu_irq irq;
145 uint32_t smir;
146 uint32_t icr;
147 uint32_t imr;
b946a153 148 int mmio_index;
24859b68 149 int vlan_header;
930c8682
PB
150 uint32_t tx_queue[2];
151 uint32_t rx_queue[4];
152 uint32_t frx_queue[4];
153 uint32_t cur_rx[4];
24859b68
AZ
154 VLANClientState *vc;
155} mv88w8618_eth_state;
156
930c8682
PB
157static void eth_rx_desc_put(uint32_t addr, mv88w8618_rx_desc *desc)
158{
159 cpu_to_le32s(&desc->cmdstat);
160 cpu_to_le16s(&desc->bytes);
161 cpu_to_le16s(&desc->buffer_size);
162 cpu_to_le32s(&desc->buffer);
163 cpu_to_le32s(&desc->next);
164 cpu_physical_memory_write(addr, (void *)desc, sizeof(*desc));
165}
166
167static void eth_rx_desc_get(uint32_t addr, mv88w8618_rx_desc *desc)
168{
169 cpu_physical_memory_read(addr, (void *)desc, sizeof(*desc));
170 le32_to_cpus(&desc->cmdstat);
171 le16_to_cpus(&desc->bytes);
172 le16_to_cpus(&desc->buffer_size);
173 le32_to_cpus(&desc->buffer);
174 le32_to_cpus(&desc->next);
175}
176
e3f5ec2b 177static int eth_can_receive(VLANClientState *vc)
24859b68
AZ
178{
179 return 1;
180}
181
4f1c942b 182static ssize_t eth_receive(VLANClientState *vc, const uint8_t *buf, size_t size)
24859b68 183{
e3f5ec2b 184 mv88w8618_eth_state *s = vc->opaque;
930c8682
PB
185 uint32_t desc_addr;
186 mv88w8618_rx_desc desc;
24859b68
AZ
187 int i;
188
189 for (i = 0; i < 4; i++) {
930c8682
PB
190 desc_addr = s->cur_rx[i];
191 if (!desc_addr)
24859b68
AZ
192 continue;
193 do {
930c8682
PB
194 eth_rx_desc_get(desc_addr, &desc);
195 if ((desc.cmdstat & MP_ETH_RX_OWN) && desc.buffer_size >= size) {
196 cpu_physical_memory_write(desc.buffer + s->vlan_header,
197 buf, size);
198 desc.bytes = size + s->vlan_header;
199 desc.cmdstat &= ~MP_ETH_RX_OWN;
200 s->cur_rx[i] = desc.next;
24859b68
AZ
201
202 s->icr |= MP_ETH_IRQ_RX;
203 if (s->icr & s->imr)
204 qemu_irq_raise(s->irq);
930c8682 205 eth_rx_desc_put(desc_addr, &desc);
4f1c942b 206 return size;
24859b68 207 }
930c8682
PB
208 desc_addr = desc.next;
209 } while (desc_addr != s->rx_queue[i]);
24859b68 210 }
4f1c942b 211 return size;
24859b68
AZ
212}
213
930c8682
PB
214static void eth_tx_desc_put(uint32_t addr, mv88w8618_tx_desc *desc)
215{
216 cpu_to_le32s(&desc->cmdstat);
217 cpu_to_le16s(&desc->res);
218 cpu_to_le16s(&desc->bytes);
219 cpu_to_le32s(&desc->buffer);
220 cpu_to_le32s(&desc->next);
221 cpu_physical_memory_write(addr, (void *)desc, sizeof(*desc));
222}
223
224static void eth_tx_desc_get(uint32_t addr, mv88w8618_tx_desc *desc)
225{
226 cpu_physical_memory_read(addr, (void *)desc, sizeof(*desc));
227 le32_to_cpus(&desc->cmdstat);
228 le16_to_cpus(&desc->res);
229 le16_to_cpus(&desc->bytes);
230 le32_to_cpus(&desc->buffer);
231 le32_to_cpus(&desc->next);
232}
233
24859b68
AZ
234static void eth_send(mv88w8618_eth_state *s, int queue_index)
235{
930c8682
PB
236 uint32_t desc_addr = s->tx_queue[queue_index];
237 mv88w8618_tx_desc desc;
238 uint8_t buf[2048];
239 int len;
240
2e87c5b9
JK
241 if (!desc_addr) {
242 return;
243 }
24859b68 244 do {
930c8682
PB
245 eth_tx_desc_get(desc_addr, &desc);
246 if (desc.cmdstat & MP_ETH_TX_OWN) {
247 len = desc.bytes;
248 if (len < 2048) {
249 cpu_physical_memory_read(desc.buffer, buf, len);
250 qemu_send_packet(s->vc, buf, len);
251 }
252 desc.cmdstat &= ~MP_ETH_TX_OWN;
24859b68 253 s->icr |= 1 << (MP_ETH_IRQ_TXLO_BIT - queue_index);
930c8682 254 eth_tx_desc_put(desc_addr, &desc);
24859b68 255 }
930c8682
PB
256 desc_addr = desc.next;
257 } while (desc_addr != s->tx_queue[queue_index]);
24859b68
AZ
258}
259
c227f099 260static uint32_t mv88w8618_eth_read(void *opaque, target_phys_addr_t offset)
24859b68
AZ
261{
262 mv88w8618_eth_state *s = opaque;
263
24859b68
AZ
264 switch (offset) {
265 case MP_ETH_SMIR:
266 if (s->smir & MP_ETH_SMIR_OPCODE) {
267 switch (s->smir & MP_ETH_SMIR_ADDR) {
268 case MP_ETH_PHY1_BMSR:
269 return MP_PHY_BMSR_LINK | MP_PHY_BMSR_AUTONEG |
270 MP_ETH_SMIR_RDVALID;
271 case MP_ETH_PHY1_PHYSID1:
272 return (MP_PHY_88E3015 >> 16) | MP_ETH_SMIR_RDVALID;
273 case MP_ETH_PHY1_PHYSID2:
274 return (MP_PHY_88E3015 & 0xFFFF) | MP_ETH_SMIR_RDVALID;
275 default:
276 return MP_ETH_SMIR_RDVALID;
277 }
278 }
279 return 0;
280
281 case MP_ETH_ICR:
282 return s->icr;
283
284 case MP_ETH_IMR:
285 return s->imr;
286
287 case MP_ETH_FRDP0 ... MP_ETH_FRDP3:
930c8682 288 return s->frx_queue[(offset - MP_ETH_FRDP0)/4];
24859b68
AZ
289
290 case MP_ETH_CRDP0 ... MP_ETH_CRDP3:
930c8682 291 return s->rx_queue[(offset - MP_ETH_CRDP0)/4];
24859b68
AZ
292
293 case MP_ETH_CTDP0 ... MP_ETH_CTDP3:
930c8682 294 return s->tx_queue[(offset - MP_ETH_CTDP0)/4];
24859b68
AZ
295
296 default:
297 return 0;
298 }
299}
300
c227f099 301static void mv88w8618_eth_write(void *opaque, target_phys_addr_t offset,
24859b68
AZ
302 uint32_t value)
303{
304 mv88w8618_eth_state *s = opaque;
305
24859b68
AZ
306 switch (offset) {
307 case MP_ETH_SMIR:
308 s->smir = value;
309 break;
310
311 case MP_ETH_PCXR:
312 s->vlan_header = ((value >> MP_ETH_PCXR_2BSM_BIT) & 1) * 2;
313 break;
314
315 case MP_ETH_SDCMR:
316 if (value & MP_ETH_CMD_TXHI)
317 eth_send(s, 1);
318 if (value & MP_ETH_CMD_TXLO)
319 eth_send(s, 0);
320 if (value & (MP_ETH_CMD_TXHI | MP_ETH_CMD_TXLO) && s->icr & s->imr)
321 qemu_irq_raise(s->irq);
322 break;
323
324 case MP_ETH_ICR:
325 s->icr &= value;
326 break;
327
328 case MP_ETH_IMR:
329 s->imr = value;
330 if (s->icr & s->imr)
331 qemu_irq_raise(s->irq);
332 break;
333
334 case MP_ETH_FRDP0 ... MP_ETH_FRDP3:
930c8682 335 s->frx_queue[(offset - MP_ETH_FRDP0)/4] = value;
24859b68
AZ
336 break;
337
338 case MP_ETH_CRDP0 ... MP_ETH_CRDP3:
339 s->rx_queue[(offset - MP_ETH_CRDP0)/4] =
930c8682 340 s->cur_rx[(offset - MP_ETH_CRDP0)/4] = value;
24859b68
AZ
341 break;
342
343 case MP_ETH_CTDP0 ... MP_ETH_CTDP3:
930c8682 344 s->tx_queue[(offset - MP_ETH_CTDP0)/4] = value;
24859b68
AZ
345 break;
346 }
347}
348
d60efc6b 349static CPUReadMemoryFunc * const mv88w8618_eth_readfn[] = {
24859b68
AZ
350 mv88w8618_eth_read,
351 mv88w8618_eth_read,
352 mv88w8618_eth_read
353};
354
d60efc6b 355static CPUWriteMemoryFunc * const mv88w8618_eth_writefn[] = {
24859b68
AZ
356 mv88w8618_eth_write,
357 mv88w8618_eth_write,
358 mv88w8618_eth_write
359};
360
b946a153
AL
361static void eth_cleanup(VLANClientState *vc)
362{
363 mv88w8618_eth_state *s = vc->opaque;
364
365 cpu_unregister_io_memory(s->mmio_index);
366
367 qemu_free(s);
368}
369
81a322d4 370static int mv88w8618_eth_init(SysBusDevice *dev)
24859b68 371{
b47b50fa 372 mv88w8618_eth_state *s = FROM_SYSBUS(mv88w8618_eth_state, dev);
0ae18cee 373
b47b50fa
PB
374 sysbus_init_irq(dev, &s->irq);
375 s->vc = qdev_get_vlan_client(&dev->qdev,
463af534 376 eth_can_receive, eth_receive, NULL,
b946a153 377 eth_cleanup, s);
1eed09cb 378 s->mmio_index = cpu_register_io_memory(mv88w8618_eth_readfn,
b946a153 379 mv88w8618_eth_writefn, s);
b47b50fa 380 sysbus_init_mmio(dev, MP_ETH_SIZE, s->mmio_index);
81a322d4 381 return 0;
24859b68
AZ
382}
383
384/* LCD register offsets */
385#define MP_LCD_IRQCTRL 0x180
386#define MP_LCD_IRQSTAT 0x184
387#define MP_LCD_SPICTRL 0x1ac
388#define MP_LCD_INST 0x1bc
389#define MP_LCD_DATA 0x1c0
390
391/* Mode magics */
392#define MP_LCD_SPI_DATA 0x00100011
393#define MP_LCD_SPI_CMD 0x00104011
394#define MP_LCD_SPI_INVALID 0x00000000
395
396/* Commmands */
397#define MP_LCD_INST_SETPAGE0 0xB0
398/* ... */
399#define MP_LCD_INST_SETPAGE7 0xB7
400
401#define MP_LCD_TEXTCOLOR 0xe0e0ff /* RRGGBB */
402
403typedef struct musicpal_lcd_state {
b47b50fa 404 SysBusDevice busdev;
343ec8e4 405 uint32_t brightness;
24859b68
AZ
406 uint32_t mode;
407 uint32_t irqctrl;
408 int page;
409 int page_off;
410 DisplayState *ds;
411 uint8_t video_ram[128*64/8];
412} musicpal_lcd_state;
413
343ec8e4 414static uint8_t scale_lcd_color(musicpal_lcd_state *s, uint8_t col)
24859b68 415{
343ec8e4
BC
416 switch (s->brightness) {
417 case 7:
418 return col;
419 case 0:
24859b68 420 return 0;
24859b68 421 default:
343ec8e4 422 return (col * s->brightness) / 7;
24859b68
AZ
423 }
424}
425
0266f2c7
AZ
426#define SET_LCD_PIXEL(depth, type) \
427static inline void glue(set_lcd_pixel, depth) \
428 (musicpal_lcd_state *s, int x, int y, type col) \
429{ \
430 int dx, dy; \
0e1f5a0c 431 type *pixel = &((type *) ds_get_data(s->ds))[(y * 128 * 3 + x) * 3]; \
0266f2c7
AZ
432\
433 for (dy = 0; dy < 3; dy++, pixel += 127 * 3) \
434 for (dx = 0; dx < 3; dx++, pixel++) \
435 *pixel = col; \
24859b68 436}
0266f2c7
AZ
437SET_LCD_PIXEL(8, uint8_t)
438SET_LCD_PIXEL(16, uint16_t)
439SET_LCD_PIXEL(32, uint32_t)
440
441#include "pixel_ops.h"
24859b68
AZ
442
443static void lcd_refresh(void *opaque)
444{
445 musicpal_lcd_state *s = opaque;
0266f2c7 446 int x, y, col;
24859b68 447
0e1f5a0c 448 switch (ds_get_bits_per_pixel(s->ds)) {
0266f2c7
AZ
449 case 0:
450 return;
451#define LCD_REFRESH(depth, func) \
452 case depth: \
343ec8e4
BC
453 col = func(scale_lcd_color(s, (MP_LCD_TEXTCOLOR >> 16) & 0xff), \
454 scale_lcd_color(s, (MP_LCD_TEXTCOLOR >> 8) & 0xff), \
455 scale_lcd_color(s, MP_LCD_TEXTCOLOR & 0xff)); \
0266f2c7
AZ
456 for (x = 0; x < 128; x++) \
457 for (y = 0; y < 64; y++) \
458 if (s->video_ram[x + (y/8)*128] & (1 << (y % 8))) \
459 glue(set_lcd_pixel, depth)(s, x, y, col); \
460 else \
461 glue(set_lcd_pixel, depth)(s, x, y, 0); \
462 break;
463 LCD_REFRESH(8, rgb_to_pixel8)
464 LCD_REFRESH(16, rgb_to_pixel16)
bf9b48af
AL
465 LCD_REFRESH(32, (is_surface_bgr(s->ds->surface) ?
466 rgb_to_pixel32bgr : rgb_to_pixel32))
0266f2c7 467 default:
2ac71179 468 hw_error("unsupported colour depth %i\n",
0e1f5a0c 469 ds_get_bits_per_pixel(s->ds));
0266f2c7 470 }
24859b68
AZ
471
472 dpy_update(s->ds, 0, 0, 128*3, 64*3);
473}
474
167bc3d2
AZ
475static void lcd_invalidate(void *opaque)
476{
167bc3d2
AZ
477}
478
343ec8e4
BC
479static void musicpal_lcd_gpio_brigthness_in(void *opaque, int irq, int level)
480{
243cd13c 481 musicpal_lcd_state *s = opaque;
343ec8e4
BC
482 s->brightness &= ~(1 << irq);
483 s->brightness |= level << irq;
484}
485
c227f099 486static uint32_t musicpal_lcd_read(void *opaque, target_phys_addr_t offset)
24859b68
AZ
487{
488 musicpal_lcd_state *s = opaque;
489
24859b68
AZ
490 switch (offset) {
491 case MP_LCD_IRQCTRL:
492 return s->irqctrl;
493
494 default:
495 return 0;
496 }
497}
498
c227f099 499static void musicpal_lcd_write(void *opaque, target_phys_addr_t offset,
24859b68
AZ
500 uint32_t value)
501{
502 musicpal_lcd_state *s = opaque;
503
24859b68
AZ
504 switch (offset) {
505 case MP_LCD_IRQCTRL:
506 s->irqctrl = value;
507 break;
508
509 case MP_LCD_SPICTRL:
510 if (value == MP_LCD_SPI_DATA || value == MP_LCD_SPI_CMD)
511 s->mode = value;
512 else
513 s->mode = MP_LCD_SPI_INVALID;
514 break;
515
516 case MP_LCD_INST:
517 if (value >= MP_LCD_INST_SETPAGE0 && value <= MP_LCD_INST_SETPAGE7) {
518 s->page = value - MP_LCD_INST_SETPAGE0;
519 s->page_off = 0;
520 }
521 break;
522
523 case MP_LCD_DATA:
524 if (s->mode == MP_LCD_SPI_CMD) {
525 if (value >= MP_LCD_INST_SETPAGE0 &&
526 value <= MP_LCD_INST_SETPAGE7) {
527 s->page = value - MP_LCD_INST_SETPAGE0;
528 s->page_off = 0;
529 }
530 } else if (s->mode == MP_LCD_SPI_DATA) {
531 s->video_ram[s->page*128 + s->page_off] = value;
532 s->page_off = (s->page_off + 1) & 127;
533 }
534 break;
535 }
536}
537
d60efc6b 538static CPUReadMemoryFunc * const musicpal_lcd_readfn[] = {
24859b68
AZ
539 musicpal_lcd_read,
540 musicpal_lcd_read,
541 musicpal_lcd_read
542};
543
d60efc6b 544static CPUWriteMemoryFunc * const musicpal_lcd_writefn[] = {
24859b68
AZ
545 musicpal_lcd_write,
546 musicpal_lcd_write,
547 musicpal_lcd_write
548};
549
81a322d4 550static int musicpal_lcd_init(SysBusDevice *dev)
24859b68 551{
b47b50fa 552 musicpal_lcd_state *s = FROM_SYSBUS(musicpal_lcd_state, dev);
24859b68
AZ
553 int iomemtype;
554
343ec8e4
BC
555 s->brightness = 7;
556
1eed09cb 557 iomemtype = cpu_register_io_memory(musicpal_lcd_readfn,
24859b68 558 musicpal_lcd_writefn, s);
b47b50fa 559 sysbus_init_mmio(dev, MP_LCD_SIZE, iomemtype);
24859b68 560
3023f332
AL
561 s->ds = graphic_console_init(lcd_refresh, lcd_invalidate,
562 NULL, NULL, s);
563 qemu_console_resize(s->ds, 128*3, 64*3);
343ec8e4
BC
564
565 qdev_init_gpio_in(&dev->qdev, musicpal_lcd_gpio_brigthness_in, 3);
81a322d4
GH
566
567 return 0;
24859b68
AZ
568}
569
570/* PIC register offsets */
571#define MP_PIC_STATUS 0x00
572#define MP_PIC_ENABLE_SET 0x08
573#define MP_PIC_ENABLE_CLR 0x0C
574
575typedef struct mv88w8618_pic_state
576{
b47b50fa 577 SysBusDevice busdev;
24859b68
AZ
578 uint32_t level;
579 uint32_t enabled;
580 qemu_irq parent_irq;
581} mv88w8618_pic_state;
582
583static void mv88w8618_pic_update(mv88w8618_pic_state *s)
584{
585 qemu_set_irq(s->parent_irq, (s->level & s->enabled));
586}
587
588static void mv88w8618_pic_set_irq(void *opaque, int irq, int level)
589{
590 mv88w8618_pic_state *s = opaque;
591
592 if (level)
593 s->level |= 1 << irq;
594 else
595 s->level &= ~(1 << irq);
596 mv88w8618_pic_update(s);
597}
598
c227f099 599static uint32_t mv88w8618_pic_read(void *opaque, target_phys_addr_t offset)
24859b68
AZ
600{
601 mv88w8618_pic_state *s = opaque;
602
24859b68
AZ
603 switch (offset) {
604 case MP_PIC_STATUS:
605 return s->level & s->enabled;
606
607 default:
608 return 0;
609 }
610}
611
c227f099 612static void mv88w8618_pic_write(void *opaque, target_phys_addr_t offset,
24859b68
AZ
613 uint32_t value)
614{
615 mv88w8618_pic_state *s = opaque;
616
24859b68
AZ
617 switch (offset) {
618 case MP_PIC_ENABLE_SET:
619 s->enabled |= value;
620 break;
621
622 case MP_PIC_ENABLE_CLR:
623 s->enabled &= ~value;
624 s->level &= ~value;
625 break;
626 }
627 mv88w8618_pic_update(s);
628}
629
630static void mv88w8618_pic_reset(void *opaque)
631{
632 mv88w8618_pic_state *s = opaque;
633
634 s->level = 0;
635 s->enabled = 0;
636}
637
d60efc6b 638static CPUReadMemoryFunc * const mv88w8618_pic_readfn[] = {
24859b68
AZ
639 mv88w8618_pic_read,
640 mv88w8618_pic_read,
641 mv88w8618_pic_read
642};
643
d60efc6b 644static CPUWriteMemoryFunc * const mv88w8618_pic_writefn[] = {
24859b68
AZ
645 mv88w8618_pic_write,
646 mv88w8618_pic_write,
647 mv88w8618_pic_write
648};
649
81a322d4 650static int mv88w8618_pic_init(SysBusDevice *dev)
24859b68 651{
b47b50fa 652 mv88w8618_pic_state *s = FROM_SYSBUS(mv88w8618_pic_state, dev);
24859b68 653 int iomemtype;
24859b68 654
067a3ddc 655 qdev_init_gpio_in(&dev->qdev, mv88w8618_pic_set_irq, 32);
b47b50fa 656 sysbus_init_irq(dev, &s->parent_irq);
1eed09cb 657 iomemtype = cpu_register_io_memory(mv88w8618_pic_readfn,
24859b68 658 mv88w8618_pic_writefn, s);
b47b50fa 659 sysbus_init_mmio(dev, MP_PIC_SIZE, iomemtype);
24859b68 660
a08d4367 661 qemu_register_reset(mv88w8618_pic_reset, s);
81a322d4 662 return 0;
24859b68
AZ
663}
664
665/* PIT register offsets */
666#define MP_PIT_TIMER1_LENGTH 0x00
667/* ... */
668#define MP_PIT_TIMER4_LENGTH 0x0C
669#define MP_PIT_CONTROL 0x10
670#define MP_PIT_TIMER1_VALUE 0x14
671/* ... */
672#define MP_PIT_TIMER4_VALUE 0x20
673#define MP_BOARD_RESET 0x34
674
675/* Magic board reset value (probably some watchdog behind it) */
676#define MP_BOARD_RESET_MAGIC 0x10000
677
678typedef struct mv88w8618_timer_state {
b47b50fa 679 ptimer_state *ptimer;
24859b68
AZ
680 uint32_t limit;
681 int freq;
682 qemu_irq irq;
683} mv88w8618_timer_state;
684
685typedef struct mv88w8618_pit_state {
b47b50fa
PB
686 SysBusDevice busdev;
687 mv88w8618_timer_state timer[4];
24859b68 688 uint32_t control;
24859b68
AZ
689} mv88w8618_pit_state;
690
691static void mv88w8618_timer_tick(void *opaque)
692{
693 mv88w8618_timer_state *s = opaque;
694
695 qemu_irq_raise(s->irq);
696}
697
b47b50fa
PB
698static void mv88w8618_timer_init(SysBusDevice *dev, mv88w8618_timer_state *s,
699 uint32_t freq)
24859b68 700{
24859b68
AZ
701 QEMUBH *bh;
702
b47b50fa 703 sysbus_init_irq(dev, &s->irq);
24859b68
AZ
704 s->freq = freq;
705
706 bh = qemu_bh_new(mv88w8618_timer_tick, s);
b47b50fa 707 s->ptimer = ptimer_init(bh);
24859b68
AZ
708}
709
c227f099 710static uint32_t mv88w8618_pit_read(void *opaque, target_phys_addr_t offset)
24859b68
AZ
711{
712 mv88w8618_pit_state *s = opaque;
713 mv88w8618_timer_state *t;
714
24859b68
AZ
715 switch (offset) {
716 case MP_PIT_TIMER1_VALUE ... MP_PIT_TIMER4_VALUE:
b47b50fa
PB
717 t = &s->timer[(offset-MP_PIT_TIMER1_VALUE) >> 2];
718 return ptimer_get_count(t->ptimer);
24859b68
AZ
719
720 default:
721 return 0;
722 }
723}
724
c227f099 725static void mv88w8618_pit_write(void *opaque, target_phys_addr_t offset,
24859b68
AZ
726 uint32_t value)
727{
728 mv88w8618_pit_state *s = opaque;
729 mv88w8618_timer_state *t;
730 int i;
731
24859b68
AZ
732 switch (offset) {
733 case MP_PIT_TIMER1_LENGTH ... MP_PIT_TIMER4_LENGTH:
b47b50fa 734 t = &s->timer[offset >> 2];
24859b68 735 t->limit = value;
b47b50fa 736 ptimer_set_limit(t->ptimer, t->limit, 1);
24859b68
AZ
737 break;
738
739 case MP_PIT_CONTROL:
740 for (i = 0; i < 4; i++) {
741 if (value & 0xf) {
b47b50fa
PB
742 t = &s->timer[i];
743 ptimer_set_limit(t->ptimer, t->limit, 0);
744 ptimer_set_freq(t->ptimer, t->freq);
745 ptimer_run(t->ptimer, 0);
24859b68
AZ
746 }
747 value >>= 4;
748 }
749 break;
750
751 case MP_BOARD_RESET:
752 if (value == MP_BOARD_RESET_MAGIC)
753 qemu_system_reset_request();
754 break;
755 }
756}
757
d60efc6b 758static CPUReadMemoryFunc * const mv88w8618_pit_readfn[] = {
24859b68
AZ
759 mv88w8618_pit_read,
760 mv88w8618_pit_read,
761 mv88w8618_pit_read
762};
763
d60efc6b 764static CPUWriteMemoryFunc * const mv88w8618_pit_writefn[] = {
24859b68
AZ
765 mv88w8618_pit_write,
766 mv88w8618_pit_write,
767 mv88w8618_pit_write
768};
769
81a322d4 770static int mv88w8618_pit_init(SysBusDevice *dev)
24859b68
AZ
771{
772 int iomemtype;
b47b50fa
PB
773 mv88w8618_pit_state *s = FROM_SYSBUS(mv88w8618_pit_state, dev);
774 int i;
24859b68 775
24859b68
AZ
776 /* Letting them all run at 1 MHz is likely just a pragmatic
777 * simplification. */
b47b50fa
PB
778 for (i = 0; i < 4; i++) {
779 mv88w8618_timer_init(dev, &s->timer[i], 1000000);
780 }
24859b68 781
1eed09cb 782 iomemtype = cpu_register_io_memory(mv88w8618_pit_readfn,
24859b68 783 mv88w8618_pit_writefn, s);
b47b50fa 784 sysbus_init_mmio(dev, MP_PIT_SIZE, iomemtype);
81a322d4 785 return 0;
24859b68
AZ
786}
787
788/* Flash config register offsets */
789#define MP_FLASHCFG_CFGR0 0x04
790
791typedef struct mv88w8618_flashcfg_state {
b47b50fa 792 SysBusDevice busdev;
24859b68
AZ
793 uint32_t cfgr0;
794} mv88w8618_flashcfg_state;
795
796static uint32_t mv88w8618_flashcfg_read(void *opaque,
c227f099 797 target_phys_addr_t offset)
24859b68
AZ
798{
799 mv88w8618_flashcfg_state *s = opaque;
800
24859b68
AZ
801 switch (offset) {
802 case MP_FLASHCFG_CFGR0:
803 return s->cfgr0;
804
805 default:
806 return 0;
807 }
808}
809
c227f099 810static void mv88w8618_flashcfg_write(void *opaque, target_phys_addr_t offset,
24859b68
AZ
811 uint32_t value)
812{
813 mv88w8618_flashcfg_state *s = opaque;
814
24859b68
AZ
815 switch (offset) {
816 case MP_FLASHCFG_CFGR0:
817 s->cfgr0 = value;
818 break;
819 }
820}
821
d60efc6b 822static CPUReadMemoryFunc * const mv88w8618_flashcfg_readfn[] = {
24859b68
AZ
823 mv88w8618_flashcfg_read,
824 mv88w8618_flashcfg_read,
825 mv88w8618_flashcfg_read
826};
827
d60efc6b 828static CPUWriteMemoryFunc * const mv88w8618_flashcfg_writefn[] = {
24859b68
AZ
829 mv88w8618_flashcfg_write,
830 mv88w8618_flashcfg_write,
831 mv88w8618_flashcfg_write
832};
833
81a322d4 834static int mv88w8618_flashcfg_init(SysBusDevice *dev)
24859b68
AZ
835{
836 int iomemtype;
b47b50fa 837 mv88w8618_flashcfg_state *s = FROM_SYSBUS(mv88w8618_flashcfg_state, dev);
24859b68 838
24859b68 839 s->cfgr0 = 0xfffe4285; /* Default as set by U-Boot for 8 MB flash */
1eed09cb 840 iomemtype = cpu_register_io_memory(mv88w8618_flashcfg_readfn,
24859b68 841 mv88w8618_flashcfg_writefn, s);
b47b50fa 842 sysbus_init_mmio(dev, MP_FLASHCFG_SIZE, iomemtype);
81a322d4 843 return 0;
24859b68
AZ
844}
845
718ec0be 846/* Misc register offsets */
847#define MP_MISC_BOARD_REVISION 0x18
848
849#define MP_BOARD_REVISION 0x31
850
c227f099 851static uint32_t musicpal_misc_read(void *opaque, target_phys_addr_t offset)
718ec0be 852{
853 switch (offset) {
854 case MP_MISC_BOARD_REVISION:
855 return MP_BOARD_REVISION;
856
857 default:
858 return 0;
859 }
860}
861
c227f099 862static void musicpal_misc_write(void *opaque, target_phys_addr_t offset,
718ec0be 863 uint32_t value)
864{
865}
866
d60efc6b 867static CPUReadMemoryFunc * const musicpal_misc_readfn[] = {
718ec0be 868 musicpal_misc_read,
869 musicpal_misc_read,
870 musicpal_misc_read,
871};
872
d60efc6b 873static CPUWriteMemoryFunc * const musicpal_misc_writefn[] = {
718ec0be 874 musicpal_misc_write,
875 musicpal_misc_write,
876 musicpal_misc_write,
877};
878
879static void musicpal_misc_init(void)
880{
881 int iomemtype;
882
1eed09cb 883 iomemtype = cpu_register_io_memory(musicpal_misc_readfn,
718ec0be 884 musicpal_misc_writefn, NULL);
885 cpu_register_physical_memory(MP_MISC_BASE, MP_MISC_SIZE, iomemtype);
886}
887
888/* WLAN register offsets */
889#define MP_WLAN_MAGIC1 0x11c
890#define MP_WLAN_MAGIC2 0x124
891
c227f099 892static uint32_t mv88w8618_wlan_read(void *opaque, target_phys_addr_t offset)
718ec0be 893{
894 switch (offset) {
895 /* Workaround to allow loading the binary-only wlandrv.ko crap
896 * from the original Freecom firmware. */
897 case MP_WLAN_MAGIC1:
898 return ~3;
899 case MP_WLAN_MAGIC2:
900 return -1;
901
902 default:
903 return 0;
904 }
905}
906
c227f099 907static void mv88w8618_wlan_write(void *opaque, target_phys_addr_t offset,
718ec0be 908 uint32_t value)
909{
910}
911
d60efc6b 912static CPUReadMemoryFunc * const mv88w8618_wlan_readfn[] = {
718ec0be 913 mv88w8618_wlan_read,
914 mv88w8618_wlan_read,
915 mv88w8618_wlan_read,
916};
917
d60efc6b 918static CPUWriteMemoryFunc * const mv88w8618_wlan_writefn[] = {
718ec0be 919 mv88w8618_wlan_write,
920 mv88w8618_wlan_write,
921 mv88w8618_wlan_write,
922};
923
81a322d4 924static int mv88w8618_wlan_init(SysBusDevice *dev)
718ec0be 925{
926 int iomemtype;
24859b68 927
1eed09cb 928 iomemtype = cpu_register_io_memory(mv88w8618_wlan_readfn,
718ec0be 929 mv88w8618_wlan_writefn, NULL);
b47b50fa 930 sysbus_init_mmio(dev, MP_WLAN_SIZE, iomemtype);
81a322d4 931 return 0;
718ec0be 932}
24859b68 933
718ec0be 934/* GPIO register offsets */
935#define MP_GPIO_OE_LO 0x008
936#define MP_GPIO_OUT_LO 0x00c
937#define MP_GPIO_IN_LO 0x010
708afdf3
JK
938#define MP_GPIO_IER_LO 0x014
939#define MP_GPIO_IMR_LO 0x018
718ec0be 940#define MP_GPIO_ISR_LO 0x020
941#define MP_GPIO_OE_HI 0x508
942#define MP_GPIO_OUT_HI 0x50c
943#define MP_GPIO_IN_HI 0x510
708afdf3
JK
944#define MP_GPIO_IER_HI 0x514
945#define MP_GPIO_IMR_HI 0x518
718ec0be 946#define MP_GPIO_ISR_HI 0x520
24859b68
AZ
947
948/* GPIO bits & masks */
24859b68 949#define MP_GPIO_LCD_BRIGHTNESS 0x00070000
24859b68 950#define MP_GPIO_I2C_DATA_BIT 29
24859b68
AZ
951#define MP_GPIO_I2C_CLOCK_BIT 30
952
953/* LCD brightness bits in GPIO_OE_HI */
954#define MP_OE_LCD_BRIGHTNESS 0x0007
955
343ec8e4
BC
956typedef struct musicpal_gpio_state {
957 SysBusDevice busdev;
958 uint32_t lcd_brightness;
959 uint32_t out_state;
960 uint32_t in_state;
708afdf3
JK
961 uint32_t ier;
962 uint32_t imr;
343ec8e4 963 uint32_t isr;
343ec8e4 964 qemu_irq irq;
708afdf3 965 qemu_irq out[5]; /* 3 brightness out + 2 lcd (data and clock ) */
343ec8e4
BC
966} musicpal_gpio_state;
967
968static void musicpal_gpio_brightness_update(musicpal_gpio_state *s) {
969 int i;
970 uint32_t brightness;
971
972 /* compute brightness ratio */
973 switch (s->lcd_brightness) {
974 case 0x00000007:
975 brightness = 0;
976 break;
977
978 case 0x00020000:
979 brightness = 1;
980 break;
981
982 case 0x00020001:
983 brightness = 2;
984 break;
985
986 case 0x00040000:
987 brightness = 3;
988 break;
989
990 case 0x00010006:
991 brightness = 4;
992 break;
993
994 case 0x00020005:
995 brightness = 5;
996 break;
997
998 case 0x00040003:
999 brightness = 6;
1000 break;
1001
1002 case 0x00030004:
1003 default:
1004 brightness = 7;
1005 }
1006
1007 /* set lcd brightness GPIOs */
1008 for (i = 0; i <= 2; i++)
1009 qemu_set_irq(s->out[i], (brightness >> i) & 1);
1010}
1011
708afdf3 1012static void musicpal_gpio_pin_event(void *opaque, int pin, int level)
343ec8e4 1013{
243cd13c 1014 musicpal_gpio_state *s = opaque;
708afdf3
JK
1015 uint32_t mask = 1 << pin;
1016 uint32_t delta = level << pin;
1017 uint32_t old = s->in_state & mask;
343ec8e4 1018
708afdf3
JK
1019 s->in_state &= ~mask;
1020 s->in_state |= delta;
343ec8e4 1021
708afdf3
JK
1022 if ((old ^ delta) &&
1023 ((level && (s->imr & mask)) || (!level && (s->ier & mask)))) {
1024 s->isr = mask;
1025 qemu_irq_raise(s->irq);
343ec8e4 1026 }
343ec8e4
BC
1027}
1028
c227f099 1029static uint32_t musicpal_gpio_read(void *opaque, target_phys_addr_t offset)
24859b68 1030{
243cd13c 1031 musicpal_gpio_state *s = opaque;
343ec8e4 1032
24859b68 1033 switch (offset) {
24859b68 1034 case MP_GPIO_OE_HI: /* used for LCD brightness control */
343ec8e4 1035 return s->lcd_brightness & MP_OE_LCD_BRIGHTNESS;
24859b68
AZ
1036
1037 case MP_GPIO_OUT_LO:
343ec8e4 1038 return s->out_state & 0xFFFF;
24859b68 1039 case MP_GPIO_OUT_HI:
343ec8e4 1040 return s->out_state >> 16;
24859b68
AZ
1041
1042 case MP_GPIO_IN_LO:
343ec8e4 1043 return s->in_state & 0xFFFF;
24859b68 1044 case MP_GPIO_IN_HI:
343ec8e4 1045 return s->in_state >> 16;
24859b68 1046
708afdf3
JK
1047 case MP_GPIO_IER_LO:
1048 return s->ier & 0xFFFF;
1049 case MP_GPIO_IER_HI:
1050 return s->ier >> 16;
1051
1052 case MP_GPIO_IMR_LO:
1053 return s->imr & 0xFFFF;
1054 case MP_GPIO_IMR_HI:
1055 return s->imr >> 16;
1056
24859b68 1057 case MP_GPIO_ISR_LO:
343ec8e4 1058 return s->isr & 0xFFFF;
24859b68 1059 case MP_GPIO_ISR_HI:
343ec8e4 1060 return s->isr >> 16;
24859b68 1061
24859b68
AZ
1062 default:
1063 return 0;
1064 }
1065}
1066
c227f099 1067static void musicpal_gpio_write(void *opaque, target_phys_addr_t offset,
718ec0be 1068 uint32_t value)
24859b68 1069{
243cd13c 1070 musicpal_gpio_state *s = opaque;
24859b68
AZ
1071 switch (offset) {
1072 case MP_GPIO_OE_HI: /* used for LCD brightness control */
343ec8e4 1073 s->lcd_brightness = (s->lcd_brightness & MP_GPIO_LCD_BRIGHTNESS) |
24859b68 1074 (value & MP_OE_LCD_BRIGHTNESS);
343ec8e4 1075 musicpal_gpio_brightness_update(s);
24859b68
AZ
1076 break;
1077
1078 case MP_GPIO_OUT_LO:
343ec8e4 1079 s->out_state = (s->out_state & 0xFFFF0000) | (value & 0xFFFF);
24859b68
AZ
1080 break;
1081 case MP_GPIO_OUT_HI:
343ec8e4
BC
1082 s->out_state = (s->out_state & 0xFFFF) | (value << 16);
1083 s->lcd_brightness = (s->lcd_brightness & 0xFFFF) |
1084 (s->out_state & MP_GPIO_LCD_BRIGHTNESS);
1085 musicpal_gpio_brightness_update(s);
d074769c
AZ
1086 qemu_set_irq(s->out[3], (s->out_state >> MP_GPIO_I2C_DATA_BIT) & 1);
1087 qemu_set_irq(s->out[4], (s->out_state >> MP_GPIO_I2C_CLOCK_BIT) & 1);
24859b68
AZ
1088 break;
1089
708afdf3
JK
1090 case MP_GPIO_IER_LO:
1091 s->ier = (s->ier & 0xFFFF0000) | (value & 0xFFFF);
1092 break;
1093 case MP_GPIO_IER_HI:
1094 s->ier = (s->ier & 0xFFFF) | (value << 16);
1095 break;
1096
1097 case MP_GPIO_IMR_LO:
1098 s->imr = (s->imr & 0xFFFF0000) | (value & 0xFFFF);
1099 break;
1100 case MP_GPIO_IMR_HI:
1101 s->imr = (s->imr & 0xFFFF) | (value << 16);
1102 break;
24859b68
AZ
1103 }
1104}
1105
d60efc6b 1106static CPUReadMemoryFunc * const musicpal_gpio_readfn[] = {
718ec0be 1107 musicpal_gpio_read,
1108 musicpal_gpio_read,
1109 musicpal_gpio_read,
1110};
1111
d60efc6b 1112static CPUWriteMemoryFunc * const musicpal_gpio_writefn[] = {
718ec0be 1113 musicpal_gpio_write,
1114 musicpal_gpio_write,
1115 musicpal_gpio_write,
1116};
1117
343ec8e4 1118static void musicpal_gpio_reset(musicpal_gpio_state *s)
718ec0be 1119{
343ec8e4 1120 s->in_state = 0xffffffff;
708afdf3
JK
1121 s->ier = 0;
1122 s->imr = 0;
343ec8e4
BC
1123 s->isr = 0;
1124}
1125
81a322d4 1126static int musicpal_gpio_init(SysBusDevice *dev)
343ec8e4
BC
1127{
1128 musicpal_gpio_state *s = FROM_SYSBUS(musicpal_gpio_state, dev);
718ec0be 1129 int iomemtype;
1130
343ec8e4
BC
1131 sysbus_init_irq(dev, &s->irq);
1132
1eed09cb 1133 iomemtype = cpu_register_io_memory(musicpal_gpio_readfn,
343ec8e4
BC
1134 musicpal_gpio_writefn, s);
1135 sysbus_init_mmio(dev, MP_GPIO_SIZE, iomemtype);
1136
1137 musicpal_gpio_reset(s);
1138
708afdf3
JK
1139 qdev_init_gpio_out(&dev->qdev, s->out, ARRAY_SIZE(s->out));
1140
1141 qdev_init_gpio_in(&dev->qdev, musicpal_gpio_pin_event, 32);
81a322d4
GH
1142
1143 return 0;
718ec0be 1144}
1145
24859b68 1146/* Keyboard codes & masks */
7c6ce4ba 1147#define KEY_RELEASED 0x80
24859b68
AZ
1148#define KEY_CODE 0x7f
1149
1150#define KEYCODE_TAB 0x0f
1151#define KEYCODE_ENTER 0x1c
1152#define KEYCODE_F 0x21
1153#define KEYCODE_M 0x32
1154
1155#define KEYCODE_EXTENDED 0xe0
1156#define KEYCODE_UP 0x48
1157#define KEYCODE_DOWN 0x50
1158#define KEYCODE_LEFT 0x4b
1159#define KEYCODE_RIGHT 0x4d
1160
708afdf3 1161#define MP_KEY_WHEEL_VOL (1 << 0)
343ec8e4
BC
1162#define MP_KEY_WHEEL_VOL_INV (1 << 1)
1163#define MP_KEY_WHEEL_NAV (1 << 2)
1164#define MP_KEY_WHEEL_NAV_INV (1 << 3)
1165#define MP_KEY_BTN_FAVORITS (1 << 4)
1166#define MP_KEY_BTN_MENU (1 << 5)
1167#define MP_KEY_BTN_VOLUME (1 << 6)
1168#define MP_KEY_BTN_NAVIGATION (1 << 7)
1169
1170typedef struct musicpal_key_state {
1171 SysBusDevice busdev;
1172 uint32_t kbd_extended;
708afdf3
JK
1173 uint32_t pressed_keys;
1174 qemu_irq out[8];
343ec8e4
BC
1175} musicpal_key_state;
1176
24859b68
AZ
1177static void musicpal_key_event(void *opaque, int keycode)
1178{
243cd13c 1179 musicpal_key_state *s = opaque;
24859b68 1180 uint32_t event = 0;
343ec8e4 1181 int i;
24859b68
AZ
1182
1183 if (keycode == KEYCODE_EXTENDED) {
343ec8e4 1184 s->kbd_extended = 1;
24859b68
AZ
1185 return;
1186 }
1187
343ec8e4 1188 if (s->kbd_extended)
24859b68
AZ
1189 switch (keycode & KEY_CODE) {
1190 case KEYCODE_UP:
343ec8e4 1191 event = MP_KEY_WHEEL_NAV | MP_KEY_WHEEL_NAV_INV;
24859b68
AZ
1192 break;
1193
1194 case KEYCODE_DOWN:
343ec8e4 1195 event = MP_KEY_WHEEL_NAV;
24859b68
AZ
1196 break;
1197
1198 case KEYCODE_LEFT:
343ec8e4 1199 event = MP_KEY_WHEEL_VOL | MP_KEY_WHEEL_VOL_INV;
24859b68
AZ
1200 break;
1201
1202 case KEYCODE_RIGHT:
343ec8e4 1203 event = MP_KEY_WHEEL_VOL;
24859b68
AZ
1204 break;
1205 }
7c6ce4ba 1206 else {
24859b68
AZ
1207 switch (keycode & KEY_CODE) {
1208 case KEYCODE_F:
343ec8e4 1209 event = MP_KEY_BTN_FAVORITS;
24859b68
AZ
1210 break;
1211
1212 case KEYCODE_TAB:
343ec8e4 1213 event = MP_KEY_BTN_VOLUME;
24859b68
AZ
1214 break;
1215
1216 case KEYCODE_ENTER:
343ec8e4 1217 event = MP_KEY_BTN_NAVIGATION;
24859b68
AZ
1218 break;
1219
1220 case KEYCODE_M:
343ec8e4 1221 event = MP_KEY_BTN_MENU;
24859b68
AZ
1222 break;
1223 }
7c6ce4ba 1224 /* Do not repeat already pressed buttons */
708afdf3 1225 if (!(keycode & KEY_RELEASED) && (s->pressed_keys & event)) {
7c6ce4ba 1226 event = 0;
708afdf3 1227 }
7c6ce4ba 1228 }
24859b68 1229
7c6ce4ba 1230 if (event) {
708afdf3
JK
1231 /* Raise GPIO pin first if repeating a key */
1232 if (!(keycode & KEY_RELEASED) && (s->pressed_keys & event)) {
1233 for (i = 0; i <= 7; i++) {
1234 if (event & (1 << i)) {
1235 qemu_set_irq(s->out[i], 1);
1236 }
1237 }
1238 }
1239 for (i = 0; i <= 7; i++) {
1240 if (event & (1 << i)) {
1241 qemu_set_irq(s->out[i], !!(keycode & KEY_RELEASED));
1242 }
1243 }
7c6ce4ba 1244 if (keycode & KEY_RELEASED) {
708afdf3 1245 s->pressed_keys &= ~event;
7c6ce4ba 1246 } else {
708afdf3 1247 s->pressed_keys |= event;
7c6ce4ba 1248 }
24859b68
AZ
1249 }
1250
343ec8e4
BC
1251 s->kbd_extended = 0;
1252}
1253
81a322d4 1254static int musicpal_key_init(SysBusDevice *dev)
343ec8e4
BC
1255{
1256 musicpal_key_state *s = FROM_SYSBUS(musicpal_key_state, dev);
1257
1258 sysbus_init_mmio(dev, 0x0, 0);
1259
1260 s->kbd_extended = 0;
708afdf3 1261 s->pressed_keys = 0;
343ec8e4 1262
708afdf3 1263 qdev_init_gpio_out(&dev->qdev, s->out, ARRAY_SIZE(s->out));
343ec8e4
BC
1264
1265 qemu_add_kbd_event_handler(musicpal_key_event, s);
81a322d4
GH
1266
1267 return 0;
24859b68
AZ
1268}
1269
24859b68
AZ
1270static struct arm_boot_info musicpal_binfo = {
1271 .loader_start = 0x0,
1272 .board_id = 0x20e,
1273};
1274
c227f099 1275static void musicpal_init(ram_addr_t ram_size,
3023f332 1276 const char *boot_device,
24859b68
AZ
1277 const char *kernel_filename, const char *kernel_cmdline,
1278 const char *initrd_filename, const char *cpu_model)
1279{
1280 CPUState *env;
b47b50fa
PB
1281 qemu_irq *cpu_pic;
1282 qemu_irq pic[32];
1283 DeviceState *dev;
d074769c 1284 DeviceState *i2c_dev;
343ec8e4
BC
1285 DeviceState *lcd_dev;
1286 DeviceState *key_dev;
d074769c
AZ
1287#ifdef HAS_AUDIO
1288 DeviceState *wm8750_dev;
1289 SysBusDevice *s;
1290#endif
1291 i2c_bus *i2c;
b47b50fa 1292 int i;
24859b68 1293 unsigned long flash_size;
751c6a17 1294 DriveInfo *dinfo;
c227f099 1295 ram_addr_t sram_off;
24859b68
AZ
1296
1297 if (!cpu_model)
1298 cpu_model = "arm926";
1299
1300 env = cpu_init(cpu_model);
1301 if (!env) {
1302 fprintf(stderr, "Unable to find CPU definition\n");
1303 exit(1);
1304 }
b47b50fa 1305 cpu_pic = arm_pic_init_cpu(env);
24859b68
AZ
1306
1307 /* For now we use a fixed - the original - RAM size */
1308 cpu_register_physical_memory(0, MP_RAM_DEFAULT_SIZE,
1309 qemu_ram_alloc(MP_RAM_DEFAULT_SIZE));
1310
1311 sram_off = qemu_ram_alloc(MP_SRAM_SIZE);
1312 cpu_register_physical_memory(MP_SRAM_BASE, MP_SRAM_SIZE, sram_off);
1313
b47b50fa
PB
1314 dev = sysbus_create_simple("mv88w8618_pic", MP_PIC_BASE,
1315 cpu_pic[ARM_PIC_CPU_IRQ]);
1316 for (i = 0; i < 32; i++) {
067a3ddc 1317 pic[i] = qdev_get_gpio_in(dev, i);
b47b50fa
PB
1318 }
1319 sysbus_create_varargs("mv88w8618_pit", MP_PIT_BASE, pic[MP_TIMER1_IRQ],
1320 pic[MP_TIMER2_IRQ], pic[MP_TIMER3_IRQ],
1321 pic[MP_TIMER4_IRQ], NULL);
24859b68
AZ
1322
1323 if (serial_hds[0])
b6cd0ea1 1324 serial_mm_init(MP_UART1_BASE, 2, pic[MP_UART1_IRQ], 1825000,
24859b68
AZ
1325 serial_hds[0], 1);
1326 if (serial_hds[1])
b6cd0ea1 1327 serial_mm_init(MP_UART2_BASE, 2, pic[MP_UART2_IRQ], 1825000,
24859b68
AZ
1328 serial_hds[1], 1);
1329
1330 /* Register flash */
751c6a17
GH
1331 dinfo = drive_get(IF_PFLASH, 0, 0);
1332 if (dinfo) {
1333 flash_size = bdrv_getlength(dinfo->bdrv);
24859b68
AZ
1334 if (flash_size != 8*1024*1024 && flash_size != 16*1024*1024 &&
1335 flash_size != 32*1024*1024) {
1336 fprintf(stderr, "Invalid flash image size\n");
1337 exit(1);
1338 }
1339
1340 /*
1341 * The original U-Boot accesses the flash at 0xFE000000 instead of
1342 * 0xFF800000 (if there is 8 MB flash). So remap flash access if the
1343 * image is smaller than 32 MB.
1344 */
1345 pflash_cfi02_register(0-MP_FLASH_SIZE_MAX, qemu_ram_alloc(flash_size),
751c6a17 1346 dinfo->bdrv, 0x10000,
24859b68
AZ
1347 (flash_size + 0xffff) >> 16,
1348 MP_FLASH_SIZE_MAX / flash_size,
1349 2, 0x00BF, 0x236D, 0x0000, 0x0000,
1350 0x5555, 0x2AAA);
1351 }
b47b50fa 1352 sysbus_create_simple("mv88w8618_flashcfg", MP_FLASHCFG_BASE, NULL);
24859b68 1353
b47b50fa
PB
1354 qemu_check_nic_model(&nd_table[0], "mv88w8618");
1355 dev = qdev_create(NULL, "mv88w8618_eth");
ee6847d1 1356 dev->nd = &nd_table[0];
b47b50fa
PB
1357 qdev_init(dev);
1358 sysbus_mmio_map(sysbus_from_qdev(dev), 0, MP_ETH_BASE);
1359 sysbus_connect_irq(sysbus_from_qdev(dev), 0, pic[MP_ETH_IRQ]);
24859b68 1360
b47b50fa 1361 sysbus_create_simple("mv88w8618_wlan", MP_WLAN_BASE, NULL);
718ec0be 1362
1363 musicpal_misc_init();
343ec8e4
BC
1364
1365 dev = sysbus_create_simple("musicpal_gpio", MP_GPIO_BASE, pic[MP_GPIO_IRQ]);
d074769c
AZ
1366 i2c_dev = sysbus_create_simple("bitbang_i2c", 0, NULL);
1367 i2c = (i2c_bus *)qdev_get_child_bus(i2c_dev, "i2c");
1368
343ec8e4
BC
1369 lcd_dev = sysbus_create_simple("musicpal_lcd", MP_LCD_BASE, NULL);
1370 key_dev = sysbus_create_simple("musicpal_key", 0, NULL);
1371
d074769c 1372 /* I2C read data */
708afdf3
JK
1373 qdev_connect_gpio_out(i2c_dev, 0,
1374 qdev_get_gpio_in(dev, MP_GPIO_I2C_DATA_BIT));
d074769c
AZ
1375 /* I2C data */
1376 qdev_connect_gpio_out(dev, 3, qdev_get_gpio_in(i2c_dev, 0));
1377 /* I2C clock */
1378 qdev_connect_gpio_out(dev, 4, qdev_get_gpio_in(i2c_dev, 1));
1379
343ec8e4
BC
1380 for (i = 0; i < 3; i++)
1381 qdev_connect_gpio_out(dev, i, qdev_get_gpio_in(lcd_dev, i));
1382
708afdf3
JK
1383 for (i = 0; i < 4; i++) {
1384 qdev_connect_gpio_out(key_dev, i, qdev_get_gpio_in(dev, i + 8));
1385 }
1386 for (i = 4; i < 8; i++) {
1387 qdev_connect_gpio_out(key_dev, i, qdev_get_gpio_in(dev, i + 15));
1388 }
24859b68 1389
d074769c
AZ
1390#ifdef HAS_AUDIO
1391 wm8750_dev = i2c_create_slave(i2c, "wm8750", MP_WM_ADDR);
1392 dev = qdev_create(NULL, "mv88w8618_audio");
1393 s = sysbus_from_qdev(dev);
1394 qdev_prop_set_ptr(dev, "wm8750", wm8750_dev);
1395 qdev_init(dev);
1396 sysbus_mmio_map(s, 0, MP_AUDIO_BASE);
1397 sysbus_connect_irq(s, 0, pic[MP_AUDIO_IRQ]);
1398#endif
1399
24859b68
AZ
1400 musicpal_binfo.ram_size = MP_RAM_DEFAULT_SIZE;
1401 musicpal_binfo.kernel_filename = kernel_filename;
1402 musicpal_binfo.kernel_cmdline = kernel_cmdline;
1403 musicpal_binfo.initrd_filename = initrd_filename;
b0f6edb1 1404 arm_load_kernel(env, &musicpal_binfo);
24859b68
AZ
1405}
1406
f80f9ec9 1407static QEMUMachine musicpal_machine = {
4b32e168
AL
1408 .name = "musicpal",
1409 .desc = "Marvell 88w8618 / MusicPal (ARM926EJ-S)",
1410 .init = musicpal_init,
24859b68 1411};
b47b50fa 1412
f80f9ec9
AL
1413static void musicpal_machine_init(void)
1414{
1415 qemu_register_machine(&musicpal_machine);
1416}
1417
1418machine_init(musicpal_machine_init);
1419
b47b50fa
PB
1420static void musicpal_register_devices(void)
1421{
1422 sysbus_register_dev("mv88w8618_pic", sizeof(mv88w8618_pic_state),
1423 mv88w8618_pic_init);
1424 sysbus_register_dev("mv88w8618_pit", sizeof(mv88w8618_pit_state),
1425 mv88w8618_pit_init);
1426 sysbus_register_dev("mv88w8618_flashcfg", sizeof(mv88w8618_flashcfg_state),
1427 mv88w8618_flashcfg_init);
1428 sysbus_register_dev("mv88w8618_eth", sizeof(mv88w8618_eth_state),
1429 mv88w8618_eth_init);
1430 sysbus_register_dev("mv88w8618_wlan", sizeof(SysBusDevice),
1431 mv88w8618_wlan_init);
1432 sysbus_register_dev("musicpal_lcd", sizeof(musicpal_lcd_state),
1433 musicpal_lcd_init);
343ec8e4
BC
1434 sysbus_register_dev("musicpal_gpio", sizeof(musicpal_gpio_state),
1435 musicpal_gpio_init);
1436 sysbus_register_dev("musicpal_key", sizeof(musicpal_key_state),
1437 musicpal_key_init);
b47b50fa
PB
1438}
1439
1440device_init(musicpal_register_devices)