]> git.proxmox.com Git - mirror_qemu.git/blame - hw/musicpal.c
serial: Remove ioregister parameter from serial_mm_init
[mirror_qemu.git] / hw / musicpal.c
CommitLineData
24859b68
AZ
1/*
2 * Marvell MV88W8618 / Freecom MusicPal emulation.
3 *
4 * Copyright (c) 2008 Jan Kiszka
5 *
8e31bf38 6 * This code is licensed under the GNU GPL v2.
24859b68
AZ
7 */
8
b47b50fa 9#include "sysbus.h"
24859b68
AZ
10#include "arm-misc.h"
11#include "devices.h"
12#include "net.h"
13#include "sysemu.h"
14#include "boards.h"
15#include "pc.h"
16#include "qemu-timer.h"
17#include "block.h"
18#include "flash.h"
19#include "console.h"
24859b68 20#include "i2c.h"
2446333c 21#include "blockdev.h"
19b4a424 22#include "exec-memory.h"
24859b68 23
718ec0be 24#define MP_MISC_BASE 0x80002000
25#define MP_MISC_SIZE 0x00001000
26
24859b68
AZ
27#define MP_ETH_BASE 0x80008000
28#define MP_ETH_SIZE 0x00001000
29
718ec0be 30#define MP_WLAN_BASE 0x8000C000
31#define MP_WLAN_SIZE 0x00000800
32
24859b68
AZ
33#define MP_UART1_BASE 0x8000C840
34#define MP_UART2_BASE 0x8000C940
35
718ec0be 36#define MP_GPIO_BASE 0x8000D000
37#define MP_GPIO_SIZE 0x00001000
38
24859b68
AZ
39#define MP_FLASHCFG_BASE 0x90006000
40#define MP_FLASHCFG_SIZE 0x00001000
41
42#define MP_AUDIO_BASE 0x90007000
24859b68
AZ
43
44#define MP_PIC_BASE 0x90008000
45#define MP_PIC_SIZE 0x00001000
46
47#define MP_PIT_BASE 0x90009000
48#define MP_PIT_SIZE 0x00001000
49
50#define MP_LCD_BASE 0x9000c000
51#define MP_LCD_SIZE 0x00001000
52
53#define MP_SRAM_BASE 0xC0000000
54#define MP_SRAM_SIZE 0x00020000
55
56#define MP_RAM_DEFAULT_SIZE 32*1024*1024
57#define MP_FLASH_SIZE_MAX 32*1024*1024
58
59#define MP_TIMER1_IRQ 4
b47b50fa
PB
60#define MP_TIMER2_IRQ 5
61#define MP_TIMER3_IRQ 6
24859b68
AZ
62#define MP_TIMER4_IRQ 7
63#define MP_EHCI_IRQ 8
64#define MP_ETH_IRQ 9
65#define MP_UART1_IRQ 11
66#define MP_UART2_IRQ 11
67#define MP_GPIO_IRQ 12
68#define MP_RTC_IRQ 28
69#define MP_AUDIO_IRQ 30
70
24859b68 71/* Wolfson 8750 I2C address */
64258229 72#define MP_WM_ADDR 0x1A
24859b68 73
24859b68
AZ
74/* Ethernet register offsets */
75#define MP_ETH_SMIR 0x010
76#define MP_ETH_PCXR 0x408
77#define MP_ETH_SDCMR 0x448
78#define MP_ETH_ICR 0x450
79#define MP_ETH_IMR 0x458
80#define MP_ETH_FRDP0 0x480
81#define MP_ETH_FRDP1 0x484
82#define MP_ETH_FRDP2 0x488
83#define MP_ETH_FRDP3 0x48C
84#define MP_ETH_CRDP0 0x4A0
85#define MP_ETH_CRDP1 0x4A4
86#define MP_ETH_CRDP2 0x4A8
87#define MP_ETH_CRDP3 0x4AC
88#define MP_ETH_CTDP0 0x4E0
89#define MP_ETH_CTDP1 0x4E4
90#define MP_ETH_CTDP2 0x4E8
91#define MP_ETH_CTDP3 0x4EC
92
93/* MII PHY access */
94#define MP_ETH_SMIR_DATA 0x0000FFFF
95#define MP_ETH_SMIR_ADDR 0x03FF0000
96#define MP_ETH_SMIR_OPCODE (1 << 26) /* Read value */
97#define MP_ETH_SMIR_RDVALID (1 << 27)
98
99/* PHY registers */
100#define MP_ETH_PHY1_BMSR 0x00210000
101#define MP_ETH_PHY1_PHYSID1 0x00410000
102#define MP_ETH_PHY1_PHYSID2 0x00610000
103
104#define MP_PHY_BMSR_LINK 0x0004
105#define MP_PHY_BMSR_AUTONEG 0x0008
106
107#define MP_PHY_88E3015 0x01410E20
108
109/* TX descriptor status */
110#define MP_ETH_TX_OWN (1 << 31)
111
112/* RX descriptor status */
113#define MP_ETH_RX_OWN (1 << 31)
114
115/* Interrupt cause/mask bits */
116#define MP_ETH_IRQ_RX_BIT 0
117#define MP_ETH_IRQ_RX (1 << MP_ETH_IRQ_RX_BIT)
118#define MP_ETH_IRQ_TXHI_BIT 2
119#define MP_ETH_IRQ_TXLO_BIT 3
120
121/* Port config bits */
122#define MP_ETH_PCXR_2BSM_BIT 28 /* 2-byte incoming suffix */
123
124/* SDMA command bits */
125#define MP_ETH_CMD_TXHI (1 << 23)
126#define MP_ETH_CMD_TXLO (1 << 22)
127
128typedef struct mv88w8618_tx_desc {
129 uint32_t cmdstat;
130 uint16_t res;
131 uint16_t bytes;
132 uint32_t buffer;
133 uint32_t next;
134} mv88w8618_tx_desc;
135
136typedef struct mv88w8618_rx_desc {
137 uint32_t cmdstat;
138 uint16_t bytes;
139 uint16_t buffer_size;
140 uint32_t buffer;
141 uint32_t next;
142} mv88w8618_rx_desc;
143
144typedef struct mv88w8618_eth_state {
b47b50fa 145 SysBusDevice busdev;
19b4a424 146 MemoryRegion iomem;
24859b68
AZ
147 qemu_irq irq;
148 uint32_t smir;
149 uint32_t icr;
150 uint32_t imr;
b946a153 151 int mmio_index;
d5b61ddd 152 uint32_t vlan_header;
930c8682
PB
153 uint32_t tx_queue[2];
154 uint32_t rx_queue[4];
155 uint32_t frx_queue[4];
156 uint32_t cur_rx[4];
3a94dd18 157 NICState *nic;
4c91cd28 158 NICConf conf;
24859b68
AZ
159} mv88w8618_eth_state;
160
930c8682
PB
161static void eth_rx_desc_put(uint32_t addr, mv88w8618_rx_desc *desc)
162{
163 cpu_to_le32s(&desc->cmdstat);
164 cpu_to_le16s(&desc->bytes);
165 cpu_to_le16s(&desc->buffer_size);
166 cpu_to_le32s(&desc->buffer);
167 cpu_to_le32s(&desc->next);
168 cpu_physical_memory_write(addr, (void *)desc, sizeof(*desc));
169}
170
171static void eth_rx_desc_get(uint32_t addr, mv88w8618_rx_desc *desc)
172{
173 cpu_physical_memory_read(addr, (void *)desc, sizeof(*desc));
174 le32_to_cpus(&desc->cmdstat);
175 le16_to_cpus(&desc->bytes);
176 le16_to_cpus(&desc->buffer_size);
177 le32_to_cpus(&desc->buffer);
178 le32_to_cpus(&desc->next);
179}
180
3a94dd18 181static int eth_can_receive(VLANClientState *nc)
24859b68
AZ
182{
183 return 1;
184}
185
3a94dd18 186static ssize_t eth_receive(VLANClientState *nc, const uint8_t *buf, size_t size)
24859b68 187{
3a94dd18 188 mv88w8618_eth_state *s = DO_UPCAST(NICState, nc, nc)->opaque;
930c8682
PB
189 uint32_t desc_addr;
190 mv88w8618_rx_desc desc;
24859b68
AZ
191 int i;
192
193 for (i = 0; i < 4; i++) {
930c8682 194 desc_addr = s->cur_rx[i];
49fedd0d 195 if (!desc_addr) {
24859b68 196 continue;
49fedd0d 197 }
24859b68 198 do {
930c8682
PB
199 eth_rx_desc_get(desc_addr, &desc);
200 if ((desc.cmdstat & MP_ETH_RX_OWN) && desc.buffer_size >= size) {
201 cpu_physical_memory_write(desc.buffer + s->vlan_header,
202 buf, size);
203 desc.bytes = size + s->vlan_header;
204 desc.cmdstat &= ~MP_ETH_RX_OWN;
205 s->cur_rx[i] = desc.next;
24859b68
AZ
206
207 s->icr |= MP_ETH_IRQ_RX;
49fedd0d 208 if (s->icr & s->imr) {
24859b68 209 qemu_irq_raise(s->irq);
49fedd0d 210 }
930c8682 211 eth_rx_desc_put(desc_addr, &desc);
4f1c942b 212 return size;
24859b68 213 }
930c8682
PB
214 desc_addr = desc.next;
215 } while (desc_addr != s->rx_queue[i]);
24859b68 216 }
4f1c942b 217 return size;
24859b68
AZ
218}
219
930c8682
PB
220static void eth_tx_desc_put(uint32_t addr, mv88w8618_tx_desc *desc)
221{
222 cpu_to_le32s(&desc->cmdstat);
223 cpu_to_le16s(&desc->res);
224 cpu_to_le16s(&desc->bytes);
225 cpu_to_le32s(&desc->buffer);
226 cpu_to_le32s(&desc->next);
227 cpu_physical_memory_write(addr, (void *)desc, sizeof(*desc));
228}
229
230static void eth_tx_desc_get(uint32_t addr, mv88w8618_tx_desc *desc)
231{
232 cpu_physical_memory_read(addr, (void *)desc, sizeof(*desc));
233 le32_to_cpus(&desc->cmdstat);
234 le16_to_cpus(&desc->res);
235 le16_to_cpus(&desc->bytes);
236 le32_to_cpus(&desc->buffer);
237 le32_to_cpus(&desc->next);
238}
239
24859b68
AZ
240static void eth_send(mv88w8618_eth_state *s, int queue_index)
241{
930c8682
PB
242 uint32_t desc_addr = s->tx_queue[queue_index];
243 mv88w8618_tx_desc desc;
07b064e9 244 uint32_t next_desc;
930c8682
PB
245 uint8_t buf[2048];
246 int len;
247
24859b68 248 do {
930c8682 249 eth_tx_desc_get(desc_addr, &desc);
07b064e9 250 next_desc = desc.next;
930c8682
PB
251 if (desc.cmdstat & MP_ETH_TX_OWN) {
252 len = desc.bytes;
253 if (len < 2048) {
254 cpu_physical_memory_read(desc.buffer, buf, len);
3a94dd18 255 qemu_send_packet(&s->nic->nc, buf, len);
930c8682
PB
256 }
257 desc.cmdstat &= ~MP_ETH_TX_OWN;
24859b68 258 s->icr |= 1 << (MP_ETH_IRQ_TXLO_BIT - queue_index);
930c8682 259 eth_tx_desc_put(desc_addr, &desc);
24859b68 260 }
07b064e9 261 desc_addr = next_desc;
930c8682 262 } while (desc_addr != s->tx_queue[queue_index]);
24859b68
AZ
263}
264
19b4a424
AK
265static uint64_t mv88w8618_eth_read(void *opaque, target_phys_addr_t offset,
266 unsigned size)
24859b68
AZ
267{
268 mv88w8618_eth_state *s = opaque;
269
24859b68
AZ
270 switch (offset) {
271 case MP_ETH_SMIR:
272 if (s->smir & MP_ETH_SMIR_OPCODE) {
273 switch (s->smir & MP_ETH_SMIR_ADDR) {
274 case MP_ETH_PHY1_BMSR:
275 return MP_PHY_BMSR_LINK | MP_PHY_BMSR_AUTONEG |
276 MP_ETH_SMIR_RDVALID;
277 case MP_ETH_PHY1_PHYSID1:
278 return (MP_PHY_88E3015 >> 16) | MP_ETH_SMIR_RDVALID;
279 case MP_ETH_PHY1_PHYSID2:
280 return (MP_PHY_88E3015 & 0xFFFF) | MP_ETH_SMIR_RDVALID;
281 default:
282 return MP_ETH_SMIR_RDVALID;
283 }
284 }
285 return 0;
286
287 case MP_ETH_ICR:
288 return s->icr;
289
290 case MP_ETH_IMR:
291 return s->imr;
292
293 case MP_ETH_FRDP0 ... MP_ETH_FRDP3:
930c8682 294 return s->frx_queue[(offset - MP_ETH_FRDP0)/4];
24859b68
AZ
295
296 case MP_ETH_CRDP0 ... MP_ETH_CRDP3:
930c8682 297 return s->rx_queue[(offset - MP_ETH_CRDP0)/4];
24859b68
AZ
298
299 case MP_ETH_CTDP0 ... MP_ETH_CTDP3:
930c8682 300 return s->tx_queue[(offset - MP_ETH_CTDP0)/4];
24859b68
AZ
301
302 default:
303 return 0;
304 }
305}
306
c227f099 307static void mv88w8618_eth_write(void *opaque, target_phys_addr_t offset,
19b4a424 308 uint64_t value, unsigned size)
24859b68
AZ
309{
310 mv88w8618_eth_state *s = opaque;
311
24859b68
AZ
312 switch (offset) {
313 case MP_ETH_SMIR:
314 s->smir = value;
315 break;
316
317 case MP_ETH_PCXR:
318 s->vlan_header = ((value >> MP_ETH_PCXR_2BSM_BIT) & 1) * 2;
319 break;
320
321 case MP_ETH_SDCMR:
49fedd0d 322 if (value & MP_ETH_CMD_TXHI) {
24859b68 323 eth_send(s, 1);
49fedd0d
JK
324 }
325 if (value & MP_ETH_CMD_TXLO) {
24859b68 326 eth_send(s, 0);
49fedd0d
JK
327 }
328 if (value & (MP_ETH_CMD_TXHI | MP_ETH_CMD_TXLO) && s->icr & s->imr) {
24859b68 329 qemu_irq_raise(s->irq);
49fedd0d 330 }
24859b68
AZ
331 break;
332
333 case MP_ETH_ICR:
334 s->icr &= value;
335 break;
336
337 case MP_ETH_IMR:
338 s->imr = value;
49fedd0d 339 if (s->icr & s->imr) {
24859b68 340 qemu_irq_raise(s->irq);
49fedd0d 341 }
24859b68
AZ
342 break;
343
344 case MP_ETH_FRDP0 ... MP_ETH_FRDP3:
930c8682 345 s->frx_queue[(offset - MP_ETH_FRDP0)/4] = value;
24859b68
AZ
346 break;
347
348 case MP_ETH_CRDP0 ... MP_ETH_CRDP3:
349 s->rx_queue[(offset - MP_ETH_CRDP0)/4] =
930c8682 350 s->cur_rx[(offset - MP_ETH_CRDP0)/4] = value;
24859b68
AZ
351 break;
352
353 case MP_ETH_CTDP0 ... MP_ETH_CTDP3:
930c8682 354 s->tx_queue[(offset - MP_ETH_CTDP0)/4] = value;
24859b68
AZ
355 break;
356 }
357}
358
19b4a424
AK
359static const MemoryRegionOps mv88w8618_eth_ops = {
360 .read = mv88w8618_eth_read,
361 .write = mv88w8618_eth_write,
362 .endianness = DEVICE_NATIVE_ENDIAN,
24859b68
AZ
363};
364
3a94dd18 365static void eth_cleanup(VLANClientState *nc)
b946a153 366{
3a94dd18 367 mv88w8618_eth_state *s = DO_UPCAST(NICState, nc, nc)->opaque;
b946a153 368
3a94dd18 369 s->nic = NULL;
b946a153
AL
370}
371
3a94dd18
MM
372static NetClientInfo net_mv88w8618_info = {
373 .type = NET_CLIENT_TYPE_NIC,
374 .size = sizeof(NICState),
375 .can_receive = eth_can_receive,
376 .receive = eth_receive,
377 .cleanup = eth_cleanup,
378};
379
81a322d4 380static int mv88w8618_eth_init(SysBusDevice *dev)
24859b68 381{
b47b50fa 382 mv88w8618_eth_state *s = FROM_SYSBUS(mv88w8618_eth_state, dev);
0ae18cee 383
b47b50fa 384 sysbus_init_irq(dev, &s->irq);
3a94dd18
MM
385 s->nic = qemu_new_nic(&net_mv88w8618_info, &s->conf,
386 dev->qdev.info->name, dev->qdev.id, s);
19b4a424
AK
387 memory_region_init_io(&s->iomem, &mv88w8618_eth_ops, s, "mv88w8618-eth",
388 MP_ETH_SIZE);
389 sysbus_init_mmio_region(dev, &s->iomem);
81a322d4 390 return 0;
24859b68
AZ
391}
392
d5b61ddd
JK
393static const VMStateDescription mv88w8618_eth_vmsd = {
394 .name = "mv88w8618_eth",
395 .version_id = 1,
396 .minimum_version_id = 1,
397 .minimum_version_id_old = 1,
398 .fields = (VMStateField[]) {
399 VMSTATE_UINT32(smir, mv88w8618_eth_state),
400 VMSTATE_UINT32(icr, mv88w8618_eth_state),
401 VMSTATE_UINT32(imr, mv88w8618_eth_state),
402 VMSTATE_UINT32(vlan_header, mv88w8618_eth_state),
403 VMSTATE_UINT32_ARRAY(tx_queue, mv88w8618_eth_state, 2),
404 VMSTATE_UINT32_ARRAY(rx_queue, mv88w8618_eth_state, 4),
405 VMSTATE_UINT32_ARRAY(frx_queue, mv88w8618_eth_state, 4),
406 VMSTATE_UINT32_ARRAY(cur_rx, mv88w8618_eth_state, 4),
407 VMSTATE_END_OF_LIST()
408 }
409};
410
411static SysBusDeviceInfo mv88w8618_eth_info = {
412 .init = mv88w8618_eth_init,
413 .qdev.name = "mv88w8618_eth",
414 .qdev.size = sizeof(mv88w8618_eth_state),
415 .qdev.vmsd = &mv88w8618_eth_vmsd,
4c91cd28
GH
416 .qdev.props = (Property[]) {
417 DEFINE_NIC_PROPERTIES(mv88w8618_eth_state, conf),
418 DEFINE_PROP_END_OF_LIST(),
419 },
d5b61ddd
JK
420};
421
24859b68
AZ
422/* LCD register offsets */
423#define MP_LCD_IRQCTRL 0x180
424#define MP_LCD_IRQSTAT 0x184
425#define MP_LCD_SPICTRL 0x1ac
426#define MP_LCD_INST 0x1bc
427#define MP_LCD_DATA 0x1c0
428
429/* Mode magics */
430#define MP_LCD_SPI_DATA 0x00100011
431#define MP_LCD_SPI_CMD 0x00104011
432#define MP_LCD_SPI_INVALID 0x00000000
433
434/* Commmands */
435#define MP_LCD_INST_SETPAGE0 0xB0
436/* ... */
437#define MP_LCD_INST_SETPAGE7 0xB7
438
439#define MP_LCD_TEXTCOLOR 0xe0e0ff /* RRGGBB */
440
441typedef struct musicpal_lcd_state {
b47b50fa 442 SysBusDevice busdev;
19b4a424 443 MemoryRegion iomem;
343ec8e4 444 uint32_t brightness;
24859b68
AZ
445 uint32_t mode;
446 uint32_t irqctrl;
d5b61ddd
JK
447 uint32_t page;
448 uint32_t page_off;
24859b68
AZ
449 DisplayState *ds;
450 uint8_t video_ram[128*64/8];
451} musicpal_lcd_state;
452
343ec8e4 453static uint8_t scale_lcd_color(musicpal_lcd_state *s, uint8_t col)
24859b68 454{
343ec8e4
BC
455 switch (s->brightness) {
456 case 7:
457 return col;
458 case 0:
24859b68 459 return 0;
24859b68 460 default:
343ec8e4 461 return (col * s->brightness) / 7;
24859b68
AZ
462 }
463}
464
0266f2c7
AZ
465#define SET_LCD_PIXEL(depth, type) \
466static inline void glue(set_lcd_pixel, depth) \
467 (musicpal_lcd_state *s, int x, int y, type col) \
468{ \
469 int dx, dy; \
0e1f5a0c 470 type *pixel = &((type *) ds_get_data(s->ds))[(y * 128 * 3 + x) * 3]; \
0266f2c7
AZ
471\
472 for (dy = 0; dy < 3; dy++, pixel += 127 * 3) \
473 for (dx = 0; dx < 3; dx++, pixel++) \
474 *pixel = col; \
24859b68 475}
0266f2c7
AZ
476SET_LCD_PIXEL(8, uint8_t)
477SET_LCD_PIXEL(16, uint16_t)
478SET_LCD_PIXEL(32, uint32_t)
479
480#include "pixel_ops.h"
24859b68
AZ
481
482static void lcd_refresh(void *opaque)
483{
484 musicpal_lcd_state *s = opaque;
0266f2c7 485 int x, y, col;
24859b68 486
0e1f5a0c 487 switch (ds_get_bits_per_pixel(s->ds)) {
0266f2c7
AZ
488 case 0:
489 return;
490#define LCD_REFRESH(depth, func) \
491 case depth: \
343ec8e4
BC
492 col = func(scale_lcd_color(s, (MP_LCD_TEXTCOLOR >> 16) & 0xff), \
493 scale_lcd_color(s, (MP_LCD_TEXTCOLOR >> 8) & 0xff), \
494 scale_lcd_color(s, MP_LCD_TEXTCOLOR & 0xff)); \
49fedd0d
JK
495 for (x = 0; x < 128; x++) { \
496 for (y = 0; y < 64; y++) { \
497 if (s->video_ram[x + (y/8)*128] & (1 << (y % 8))) { \
0266f2c7 498 glue(set_lcd_pixel, depth)(s, x, y, col); \
49fedd0d 499 } else { \
0266f2c7 500 glue(set_lcd_pixel, depth)(s, x, y, 0); \
49fedd0d
JK
501 } \
502 } \
503 } \
0266f2c7
AZ
504 break;
505 LCD_REFRESH(8, rgb_to_pixel8)
506 LCD_REFRESH(16, rgb_to_pixel16)
bf9b48af
AL
507 LCD_REFRESH(32, (is_surface_bgr(s->ds->surface) ?
508 rgb_to_pixel32bgr : rgb_to_pixel32))
0266f2c7 509 default:
2ac71179 510 hw_error("unsupported colour depth %i\n",
0e1f5a0c 511 ds_get_bits_per_pixel(s->ds));
0266f2c7 512 }
24859b68
AZ
513
514 dpy_update(s->ds, 0, 0, 128*3, 64*3);
515}
516
167bc3d2
AZ
517static void lcd_invalidate(void *opaque)
518{
167bc3d2
AZ
519}
520
343ec8e4
BC
521static void musicpal_lcd_gpio_brigthness_in(void *opaque, int irq, int level)
522{
243cd13c 523 musicpal_lcd_state *s = opaque;
343ec8e4
BC
524 s->brightness &= ~(1 << irq);
525 s->brightness |= level << irq;
526}
527
19b4a424
AK
528static uint64_t musicpal_lcd_read(void *opaque, target_phys_addr_t offset,
529 unsigned size)
24859b68
AZ
530{
531 musicpal_lcd_state *s = opaque;
532
24859b68
AZ
533 switch (offset) {
534 case MP_LCD_IRQCTRL:
535 return s->irqctrl;
536
537 default:
538 return 0;
539 }
540}
541
c227f099 542static void musicpal_lcd_write(void *opaque, target_phys_addr_t offset,
19b4a424 543 uint64_t value, unsigned size)
24859b68
AZ
544{
545 musicpal_lcd_state *s = opaque;
546
24859b68
AZ
547 switch (offset) {
548 case MP_LCD_IRQCTRL:
549 s->irqctrl = value;
550 break;
551
552 case MP_LCD_SPICTRL:
49fedd0d 553 if (value == MP_LCD_SPI_DATA || value == MP_LCD_SPI_CMD) {
24859b68 554 s->mode = value;
49fedd0d 555 } else {
24859b68 556 s->mode = MP_LCD_SPI_INVALID;
49fedd0d 557 }
24859b68
AZ
558 break;
559
560 case MP_LCD_INST:
561 if (value >= MP_LCD_INST_SETPAGE0 && value <= MP_LCD_INST_SETPAGE7) {
562 s->page = value - MP_LCD_INST_SETPAGE0;
563 s->page_off = 0;
564 }
565 break;
566
567 case MP_LCD_DATA:
568 if (s->mode == MP_LCD_SPI_CMD) {
569 if (value >= MP_LCD_INST_SETPAGE0 &&
570 value <= MP_LCD_INST_SETPAGE7) {
571 s->page = value - MP_LCD_INST_SETPAGE0;
572 s->page_off = 0;
573 }
574 } else if (s->mode == MP_LCD_SPI_DATA) {
575 s->video_ram[s->page*128 + s->page_off] = value;
576 s->page_off = (s->page_off + 1) & 127;
577 }
578 break;
579 }
580}
581
19b4a424
AK
582static const MemoryRegionOps musicpal_lcd_ops = {
583 .read = musicpal_lcd_read,
584 .write = musicpal_lcd_write,
585 .endianness = DEVICE_NATIVE_ENDIAN,
24859b68
AZ
586};
587
81a322d4 588static int musicpal_lcd_init(SysBusDevice *dev)
24859b68 589{
b47b50fa 590 musicpal_lcd_state *s = FROM_SYSBUS(musicpal_lcd_state, dev);
24859b68 591
343ec8e4
BC
592 s->brightness = 7;
593
19b4a424
AK
594 memory_region_init_io(&s->iomem, &musicpal_lcd_ops, s,
595 "musicpal-lcd", MP_LCD_SIZE);
596 sysbus_init_mmio_region(dev, &s->iomem);
24859b68 597
3023f332
AL
598 s->ds = graphic_console_init(lcd_refresh, lcd_invalidate,
599 NULL, NULL, s);
600 qemu_console_resize(s->ds, 128*3, 64*3);
343ec8e4
BC
601
602 qdev_init_gpio_in(&dev->qdev, musicpal_lcd_gpio_brigthness_in, 3);
81a322d4
GH
603
604 return 0;
24859b68
AZ
605}
606
d5b61ddd
JK
607static const VMStateDescription musicpal_lcd_vmsd = {
608 .name = "musicpal_lcd",
609 .version_id = 1,
610 .minimum_version_id = 1,
611 .minimum_version_id_old = 1,
612 .fields = (VMStateField[]) {
613 VMSTATE_UINT32(brightness, musicpal_lcd_state),
614 VMSTATE_UINT32(mode, musicpal_lcd_state),
615 VMSTATE_UINT32(irqctrl, musicpal_lcd_state),
616 VMSTATE_UINT32(page, musicpal_lcd_state),
617 VMSTATE_UINT32(page_off, musicpal_lcd_state),
618 VMSTATE_BUFFER(video_ram, musicpal_lcd_state),
619 VMSTATE_END_OF_LIST()
620 }
621};
622
623static SysBusDeviceInfo musicpal_lcd_info = {
624 .init = musicpal_lcd_init,
625 .qdev.name = "musicpal_lcd",
626 .qdev.size = sizeof(musicpal_lcd_state),
627 .qdev.vmsd = &musicpal_lcd_vmsd,
628};
629
24859b68
AZ
630/* PIC register offsets */
631#define MP_PIC_STATUS 0x00
632#define MP_PIC_ENABLE_SET 0x08
633#define MP_PIC_ENABLE_CLR 0x0C
634
635typedef struct mv88w8618_pic_state
636{
b47b50fa 637 SysBusDevice busdev;
19b4a424 638 MemoryRegion iomem;
24859b68
AZ
639 uint32_t level;
640 uint32_t enabled;
641 qemu_irq parent_irq;
642} mv88w8618_pic_state;
643
644static void mv88w8618_pic_update(mv88w8618_pic_state *s)
645{
646 qemu_set_irq(s->parent_irq, (s->level & s->enabled));
647}
648
649static void mv88w8618_pic_set_irq(void *opaque, int irq, int level)
650{
651 mv88w8618_pic_state *s = opaque;
652
49fedd0d 653 if (level) {
24859b68 654 s->level |= 1 << irq;
49fedd0d 655 } else {
24859b68 656 s->level &= ~(1 << irq);
49fedd0d 657 }
24859b68
AZ
658 mv88w8618_pic_update(s);
659}
660
19b4a424
AK
661static uint64_t mv88w8618_pic_read(void *opaque, target_phys_addr_t offset,
662 unsigned size)
24859b68
AZ
663{
664 mv88w8618_pic_state *s = opaque;
665
24859b68
AZ
666 switch (offset) {
667 case MP_PIC_STATUS:
668 return s->level & s->enabled;
669
670 default:
671 return 0;
672 }
673}
674
c227f099 675static void mv88w8618_pic_write(void *opaque, target_phys_addr_t offset,
19b4a424 676 uint64_t value, unsigned size)
24859b68
AZ
677{
678 mv88w8618_pic_state *s = opaque;
679
24859b68
AZ
680 switch (offset) {
681 case MP_PIC_ENABLE_SET:
682 s->enabled |= value;
683 break;
684
685 case MP_PIC_ENABLE_CLR:
686 s->enabled &= ~value;
687 s->level &= ~value;
688 break;
689 }
690 mv88w8618_pic_update(s);
691}
692
d5b61ddd 693static void mv88w8618_pic_reset(DeviceState *d)
24859b68 694{
d5b61ddd
JK
695 mv88w8618_pic_state *s = FROM_SYSBUS(mv88w8618_pic_state,
696 sysbus_from_qdev(d));
24859b68
AZ
697
698 s->level = 0;
699 s->enabled = 0;
700}
701
19b4a424
AK
702static const MemoryRegionOps mv88w8618_pic_ops = {
703 .read = mv88w8618_pic_read,
704 .write = mv88w8618_pic_write,
705 .endianness = DEVICE_NATIVE_ENDIAN,
24859b68
AZ
706};
707
81a322d4 708static int mv88w8618_pic_init(SysBusDevice *dev)
24859b68 709{
b47b50fa 710 mv88w8618_pic_state *s = FROM_SYSBUS(mv88w8618_pic_state, dev);
24859b68 711
067a3ddc 712 qdev_init_gpio_in(&dev->qdev, mv88w8618_pic_set_irq, 32);
b47b50fa 713 sysbus_init_irq(dev, &s->parent_irq);
19b4a424
AK
714 memory_region_init_io(&s->iomem, &mv88w8618_pic_ops, s,
715 "musicpal-pic", MP_PIC_SIZE);
716 sysbus_init_mmio_region(dev, &s->iomem);
81a322d4 717 return 0;
24859b68
AZ
718}
719
d5b61ddd
JK
720static const VMStateDescription mv88w8618_pic_vmsd = {
721 .name = "mv88w8618_pic",
722 .version_id = 1,
723 .minimum_version_id = 1,
724 .minimum_version_id_old = 1,
725 .fields = (VMStateField[]) {
726 VMSTATE_UINT32(level, mv88w8618_pic_state),
727 VMSTATE_UINT32(enabled, mv88w8618_pic_state),
728 VMSTATE_END_OF_LIST()
729 }
730};
731
732static SysBusDeviceInfo mv88w8618_pic_info = {
733 .init = mv88w8618_pic_init,
734 .qdev.name = "mv88w8618_pic",
735 .qdev.size = sizeof(mv88w8618_pic_state),
736 .qdev.reset = mv88w8618_pic_reset,
737 .qdev.vmsd = &mv88w8618_pic_vmsd,
738};
739
24859b68
AZ
740/* PIT register offsets */
741#define MP_PIT_TIMER1_LENGTH 0x00
742/* ... */
743#define MP_PIT_TIMER4_LENGTH 0x0C
744#define MP_PIT_CONTROL 0x10
745#define MP_PIT_TIMER1_VALUE 0x14
746/* ... */
747#define MP_PIT_TIMER4_VALUE 0x20
748#define MP_BOARD_RESET 0x34
749
750/* Magic board reset value (probably some watchdog behind it) */
751#define MP_BOARD_RESET_MAGIC 0x10000
752
753typedef struct mv88w8618_timer_state {
b47b50fa 754 ptimer_state *ptimer;
24859b68
AZ
755 uint32_t limit;
756 int freq;
757 qemu_irq irq;
758} mv88w8618_timer_state;
759
760typedef struct mv88w8618_pit_state {
b47b50fa 761 SysBusDevice busdev;
19b4a424 762 MemoryRegion iomem;
b47b50fa 763 mv88w8618_timer_state timer[4];
24859b68
AZ
764} mv88w8618_pit_state;
765
766static void mv88w8618_timer_tick(void *opaque)
767{
768 mv88w8618_timer_state *s = opaque;
769
770 qemu_irq_raise(s->irq);
771}
772
b47b50fa
PB
773static void mv88w8618_timer_init(SysBusDevice *dev, mv88w8618_timer_state *s,
774 uint32_t freq)
24859b68 775{
24859b68
AZ
776 QEMUBH *bh;
777
b47b50fa 778 sysbus_init_irq(dev, &s->irq);
24859b68
AZ
779 s->freq = freq;
780
781 bh = qemu_bh_new(mv88w8618_timer_tick, s);
b47b50fa 782 s->ptimer = ptimer_init(bh);
24859b68
AZ
783}
784
19b4a424
AK
785static uint64_t mv88w8618_pit_read(void *opaque, target_phys_addr_t offset,
786 unsigned size)
24859b68
AZ
787{
788 mv88w8618_pit_state *s = opaque;
789 mv88w8618_timer_state *t;
790
24859b68
AZ
791 switch (offset) {
792 case MP_PIT_TIMER1_VALUE ... MP_PIT_TIMER4_VALUE:
b47b50fa
PB
793 t = &s->timer[(offset-MP_PIT_TIMER1_VALUE) >> 2];
794 return ptimer_get_count(t->ptimer);
24859b68
AZ
795
796 default:
797 return 0;
798 }
799}
800
c227f099 801static void mv88w8618_pit_write(void *opaque, target_phys_addr_t offset,
19b4a424 802 uint64_t value, unsigned size)
24859b68
AZ
803{
804 mv88w8618_pit_state *s = opaque;
805 mv88w8618_timer_state *t;
806 int i;
807
24859b68
AZ
808 switch (offset) {
809 case MP_PIT_TIMER1_LENGTH ... MP_PIT_TIMER4_LENGTH:
b47b50fa 810 t = &s->timer[offset >> 2];
24859b68 811 t->limit = value;
c88d6bde
JK
812 if (t->limit > 0) {
813 ptimer_set_limit(t->ptimer, t->limit, 1);
814 } else {
815 ptimer_stop(t->ptimer);
816 }
24859b68
AZ
817 break;
818
819 case MP_PIT_CONTROL:
820 for (i = 0; i < 4; i++) {
c88d6bde
JK
821 t = &s->timer[i];
822 if (value & 0xf && t->limit > 0) {
b47b50fa
PB
823 ptimer_set_limit(t->ptimer, t->limit, 0);
824 ptimer_set_freq(t->ptimer, t->freq);
825 ptimer_run(t->ptimer, 0);
c88d6bde
JK
826 } else {
827 ptimer_stop(t->ptimer);
24859b68
AZ
828 }
829 value >>= 4;
830 }
831 break;
832
833 case MP_BOARD_RESET:
49fedd0d 834 if (value == MP_BOARD_RESET_MAGIC) {
24859b68 835 qemu_system_reset_request();
49fedd0d 836 }
24859b68
AZ
837 break;
838 }
839}
840
d5b61ddd 841static void mv88w8618_pit_reset(DeviceState *d)
c88d6bde 842{
d5b61ddd
JK
843 mv88w8618_pit_state *s = FROM_SYSBUS(mv88w8618_pit_state,
844 sysbus_from_qdev(d));
c88d6bde
JK
845 int i;
846
847 for (i = 0; i < 4; i++) {
848 ptimer_stop(s->timer[i].ptimer);
849 s->timer[i].limit = 0;
850 }
851}
852
19b4a424
AK
853static const MemoryRegionOps mv88w8618_pit_ops = {
854 .read = mv88w8618_pit_read,
855 .write = mv88w8618_pit_write,
856 .endianness = DEVICE_NATIVE_ENDIAN,
24859b68
AZ
857};
858
81a322d4 859static int mv88w8618_pit_init(SysBusDevice *dev)
24859b68 860{
b47b50fa
PB
861 mv88w8618_pit_state *s = FROM_SYSBUS(mv88w8618_pit_state, dev);
862 int i;
24859b68 863
24859b68
AZ
864 /* Letting them all run at 1 MHz is likely just a pragmatic
865 * simplification. */
b47b50fa
PB
866 for (i = 0; i < 4; i++) {
867 mv88w8618_timer_init(dev, &s->timer[i], 1000000);
868 }
24859b68 869
19b4a424
AK
870 memory_region_init_io(&s->iomem, &mv88w8618_pit_ops, s,
871 "musicpal-pit", MP_PIT_SIZE);
872 sysbus_init_mmio_region(dev, &s->iomem);
81a322d4 873 return 0;
24859b68
AZ
874}
875
d5b61ddd
JK
876static const VMStateDescription mv88w8618_timer_vmsd = {
877 .name = "timer",
878 .version_id = 1,
879 .minimum_version_id = 1,
880 .minimum_version_id_old = 1,
881 .fields = (VMStateField[]) {
882 VMSTATE_PTIMER(ptimer, mv88w8618_timer_state),
883 VMSTATE_UINT32(limit, mv88w8618_timer_state),
884 VMSTATE_END_OF_LIST()
885 }
886};
887
888static const VMStateDescription mv88w8618_pit_vmsd = {
889 .name = "mv88w8618_pit",
890 .version_id = 1,
891 .minimum_version_id = 1,
892 .minimum_version_id_old = 1,
893 .fields = (VMStateField[]) {
894 VMSTATE_STRUCT_ARRAY(timer, mv88w8618_pit_state, 4, 1,
895 mv88w8618_timer_vmsd, mv88w8618_timer_state),
896 VMSTATE_END_OF_LIST()
897 }
898};
899
c88d6bde
JK
900static SysBusDeviceInfo mv88w8618_pit_info = {
901 .init = mv88w8618_pit_init,
902 .qdev.name = "mv88w8618_pit",
903 .qdev.size = sizeof(mv88w8618_pit_state),
904 .qdev.reset = mv88w8618_pit_reset,
d5b61ddd 905 .qdev.vmsd = &mv88w8618_pit_vmsd,
c88d6bde
JK
906};
907
24859b68
AZ
908/* Flash config register offsets */
909#define MP_FLASHCFG_CFGR0 0x04
910
911typedef struct mv88w8618_flashcfg_state {
b47b50fa 912 SysBusDevice busdev;
19b4a424 913 MemoryRegion iomem;
24859b68
AZ
914 uint32_t cfgr0;
915} mv88w8618_flashcfg_state;
916
19b4a424
AK
917static uint64_t mv88w8618_flashcfg_read(void *opaque,
918 target_phys_addr_t offset,
919 unsigned size)
24859b68
AZ
920{
921 mv88w8618_flashcfg_state *s = opaque;
922
24859b68
AZ
923 switch (offset) {
924 case MP_FLASHCFG_CFGR0:
925 return s->cfgr0;
926
927 default:
928 return 0;
929 }
930}
931
c227f099 932static void mv88w8618_flashcfg_write(void *opaque, target_phys_addr_t offset,
19b4a424 933 uint64_t value, unsigned size)
24859b68
AZ
934{
935 mv88w8618_flashcfg_state *s = opaque;
936
24859b68
AZ
937 switch (offset) {
938 case MP_FLASHCFG_CFGR0:
939 s->cfgr0 = value;
940 break;
941 }
942}
943
19b4a424
AK
944static const MemoryRegionOps mv88w8618_flashcfg_ops = {
945 .read = mv88w8618_flashcfg_read,
946 .write = mv88w8618_flashcfg_write,
947 .endianness = DEVICE_NATIVE_ENDIAN,
24859b68
AZ
948};
949
81a322d4 950static int mv88w8618_flashcfg_init(SysBusDevice *dev)
24859b68 951{
b47b50fa 952 mv88w8618_flashcfg_state *s = FROM_SYSBUS(mv88w8618_flashcfg_state, dev);
24859b68 953
24859b68 954 s->cfgr0 = 0xfffe4285; /* Default as set by U-Boot for 8 MB flash */
19b4a424
AK
955 memory_region_init_io(&s->iomem, &mv88w8618_flashcfg_ops, s,
956 "musicpal-flashcfg", MP_FLASHCFG_SIZE);
957 sysbus_init_mmio_region(dev, &s->iomem);
81a322d4 958 return 0;
24859b68
AZ
959}
960
d5b61ddd
JK
961static const VMStateDescription mv88w8618_flashcfg_vmsd = {
962 .name = "mv88w8618_flashcfg",
963 .version_id = 1,
964 .minimum_version_id = 1,
965 .minimum_version_id_old = 1,
966 .fields = (VMStateField[]) {
967 VMSTATE_UINT32(cfgr0, mv88w8618_flashcfg_state),
968 VMSTATE_END_OF_LIST()
969 }
970};
971
972static SysBusDeviceInfo mv88w8618_flashcfg_info = {
973 .init = mv88w8618_flashcfg_init,
974 .qdev.name = "mv88w8618_flashcfg",
975 .qdev.size = sizeof(mv88w8618_flashcfg_state),
976 .qdev.vmsd = &mv88w8618_flashcfg_vmsd,
977};
978
718ec0be 979/* Misc register offsets */
980#define MP_MISC_BOARD_REVISION 0x18
981
982#define MP_BOARD_REVISION 0x31
983
19b4a424
AK
984static uint64_t musicpal_misc_read(void *opaque, target_phys_addr_t offset,
985 unsigned size)
718ec0be 986{
987 switch (offset) {
988 case MP_MISC_BOARD_REVISION:
989 return MP_BOARD_REVISION;
990
991 default:
992 return 0;
993 }
994}
995
c227f099 996static void musicpal_misc_write(void *opaque, target_phys_addr_t offset,
19b4a424 997 uint64_t value, unsigned size)
718ec0be 998{
999}
1000
19b4a424
AK
1001static const MemoryRegionOps musicpal_misc_ops = {
1002 .read = musicpal_misc_read,
1003 .write = musicpal_misc_write,
1004 .endianness = DEVICE_NATIVE_ENDIAN,
718ec0be 1005};
1006
19b4a424 1007static void musicpal_misc_init(SysBusDevice *dev)
718ec0be 1008{
19b4a424 1009 MemoryRegion *iomem = g_new(MemoryRegion, 1);
718ec0be 1010
19b4a424
AK
1011 memory_region_init_io(iomem, &musicpal_misc_ops, NULL,
1012 "musicpal-misc", MP_MISC_SIZE);
1013 sysbus_add_memory(dev, MP_MISC_BASE, iomem);
718ec0be 1014}
1015
1016/* WLAN register offsets */
1017#define MP_WLAN_MAGIC1 0x11c
1018#define MP_WLAN_MAGIC2 0x124
1019
19b4a424
AK
1020static uint64_t mv88w8618_wlan_read(void *opaque, target_phys_addr_t offset,
1021 unsigned size)
718ec0be 1022{
1023 switch (offset) {
1024 /* Workaround to allow loading the binary-only wlandrv.ko crap
1025 * from the original Freecom firmware. */
1026 case MP_WLAN_MAGIC1:
1027 return ~3;
1028 case MP_WLAN_MAGIC2:
1029 return -1;
1030
1031 default:
1032 return 0;
1033 }
1034}
1035
c227f099 1036static void mv88w8618_wlan_write(void *opaque, target_phys_addr_t offset,
19b4a424 1037 uint64_t value, unsigned size)
718ec0be 1038{
1039}
1040
19b4a424
AK
1041static const MemoryRegionOps mv88w8618_wlan_ops = {
1042 .read = mv88w8618_wlan_read,
1043 .write =mv88w8618_wlan_write,
1044 .endianness = DEVICE_NATIVE_ENDIAN,
718ec0be 1045};
1046
81a322d4 1047static int mv88w8618_wlan_init(SysBusDevice *dev)
718ec0be 1048{
19b4a424 1049 MemoryRegion *iomem = g_new(MemoryRegion, 1);
24859b68 1050
19b4a424
AK
1051 memory_region_init_io(iomem, &mv88w8618_wlan_ops, NULL,
1052 "musicpal-wlan", MP_WLAN_SIZE);
1053 sysbus_init_mmio_region(dev, iomem);
81a322d4 1054 return 0;
718ec0be 1055}
24859b68 1056
718ec0be 1057/* GPIO register offsets */
1058#define MP_GPIO_OE_LO 0x008
1059#define MP_GPIO_OUT_LO 0x00c
1060#define MP_GPIO_IN_LO 0x010
708afdf3
JK
1061#define MP_GPIO_IER_LO 0x014
1062#define MP_GPIO_IMR_LO 0x018
718ec0be 1063#define MP_GPIO_ISR_LO 0x020
1064#define MP_GPIO_OE_HI 0x508
1065#define MP_GPIO_OUT_HI 0x50c
1066#define MP_GPIO_IN_HI 0x510
708afdf3
JK
1067#define MP_GPIO_IER_HI 0x514
1068#define MP_GPIO_IMR_HI 0x518
718ec0be 1069#define MP_GPIO_ISR_HI 0x520
24859b68
AZ
1070
1071/* GPIO bits & masks */
24859b68 1072#define MP_GPIO_LCD_BRIGHTNESS 0x00070000
24859b68 1073#define MP_GPIO_I2C_DATA_BIT 29
24859b68
AZ
1074#define MP_GPIO_I2C_CLOCK_BIT 30
1075
1076/* LCD brightness bits in GPIO_OE_HI */
1077#define MP_OE_LCD_BRIGHTNESS 0x0007
1078
343ec8e4
BC
1079typedef struct musicpal_gpio_state {
1080 SysBusDevice busdev;
19b4a424 1081 MemoryRegion iomem;
343ec8e4
BC
1082 uint32_t lcd_brightness;
1083 uint32_t out_state;
1084 uint32_t in_state;
708afdf3
JK
1085 uint32_t ier;
1086 uint32_t imr;
343ec8e4 1087 uint32_t isr;
343ec8e4 1088 qemu_irq irq;
708afdf3 1089 qemu_irq out[5]; /* 3 brightness out + 2 lcd (data and clock ) */
343ec8e4
BC
1090} musicpal_gpio_state;
1091
1092static void musicpal_gpio_brightness_update(musicpal_gpio_state *s) {
1093 int i;
1094 uint32_t brightness;
1095
1096 /* compute brightness ratio */
1097 switch (s->lcd_brightness) {
1098 case 0x00000007:
1099 brightness = 0;
1100 break;
1101
1102 case 0x00020000:
1103 brightness = 1;
1104 break;
1105
1106 case 0x00020001:
1107 brightness = 2;
1108 break;
1109
1110 case 0x00040000:
1111 brightness = 3;
1112 break;
1113
1114 case 0x00010006:
1115 brightness = 4;
1116 break;
1117
1118 case 0x00020005:
1119 brightness = 5;
1120 break;
1121
1122 case 0x00040003:
1123 brightness = 6;
1124 break;
1125
1126 case 0x00030004:
1127 default:
1128 brightness = 7;
1129 }
1130
1131 /* set lcd brightness GPIOs */
49fedd0d 1132 for (i = 0; i <= 2; i++) {
343ec8e4 1133 qemu_set_irq(s->out[i], (brightness >> i) & 1);
49fedd0d 1134 }
343ec8e4
BC
1135}
1136
708afdf3 1137static void musicpal_gpio_pin_event(void *opaque, int pin, int level)
343ec8e4 1138{
243cd13c 1139 musicpal_gpio_state *s = opaque;
708afdf3
JK
1140 uint32_t mask = 1 << pin;
1141 uint32_t delta = level << pin;
1142 uint32_t old = s->in_state & mask;
343ec8e4 1143
708afdf3
JK
1144 s->in_state &= ~mask;
1145 s->in_state |= delta;
343ec8e4 1146
708afdf3
JK
1147 if ((old ^ delta) &&
1148 ((level && (s->imr & mask)) || (!level && (s->ier & mask)))) {
1149 s->isr = mask;
1150 qemu_irq_raise(s->irq);
343ec8e4 1151 }
343ec8e4
BC
1152}
1153
19b4a424
AK
1154static uint64_t musicpal_gpio_read(void *opaque, target_phys_addr_t offset,
1155 unsigned size)
24859b68 1156{
243cd13c 1157 musicpal_gpio_state *s = opaque;
343ec8e4 1158
24859b68 1159 switch (offset) {
24859b68 1160 case MP_GPIO_OE_HI: /* used for LCD brightness control */
343ec8e4 1161 return s->lcd_brightness & MP_OE_LCD_BRIGHTNESS;
24859b68
AZ
1162
1163 case MP_GPIO_OUT_LO:
343ec8e4 1164 return s->out_state & 0xFFFF;
24859b68 1165 case MP_GPIO_OUT_HI:
343ec8e4 1166 return s->out_state >> 16;
24859b68
AZ
1167
1168 case MP_GPIO_IN_LO:
343ec8e4 1169 return s->in_state & 0xFFFF;
24859b68 1170 case MP_GPIO_IN_HI:
343ec8e4 1171 return s->in_state >> 16;
24859b68 1172
708afdf3
JK
1173 case MP_GPIO_IER_LO:
1174 return s->ier & 0xFFFF;
1175 case MP_GPIO_IER_HI:
1176 return s->ier >> 16;
1177
1178 case MP_GPIO_IMR_LO:
1179 return s->imr & 0xFFFF;
1180 case MP_GPIO_IMR_HI:
1181 return s->imr >> 16;
1182
24859b68 1183 case MP_GPIO_ISR_LO:
343ec8e4 1184 return s->isr & 0xFFFF;
24859b68 1185 case MP_GPIO_ISR_HI:
343ec8e4 1186 return s->isr >> 16;
24859b68 1187
24859b68
AZ
1188 default:
1189 return 0;
1190 }
1191}
1192
c227f099 1193static void musicpal_gpio_write(void *opaque, target_phys_addr_t offset,
19b4a424 1194 uint64_t value, unsigned size)
24859b68 1195{
243cd13c 1196 musicpal_gpio_state *s = opaque;
24859b68
AZ
1197 switch (offset) {
1198 case MP_GPIO_OE_HI: /* used for LCD brightness control */
343ec8e4 1199 s->lcd_brightness = (s->lcd_brightness & MP_GPIO_LCD_BRIGHTNESS) |
24859b68 1200 (value & MP_OE_LCD_BRIGHTNESS);
343ec8e4 1201 musicpal_gpio_brightness_update(s);
24859b68
AZ
1202 break;
1203
1204 case MP_GPIO_OUT_LO:
343ec8e4 1205 s->out_state = (s->out_state & 0xFFFF0000) | (value & 0xFFFF);
24859b68
AZ
1206 break;
1207 case MP_GPIO_OUT_HI:
343ec8e4
BC
1208 s->out_state = (s->out_state & 0xFFFF) | (value << 16);
1209 s->lcd_brightness = (s->lcd_brightness & 0xFFFF) |
1210 (s->out_state & MP_GPIO_LCD_BRIGHTNESS);
1211 musicpal_gpio_brightness_update(s);
d074769c
AZ
1212 qemu_set_irq(s->out[3], (s->out_state >> MP_GPIO_I2C_DATA_BIT) & 1);
1213 qemu_set_irq(s->out[4], (s->out_state >> MP_GPIO_I2C_CLOCK_BIT) & 1);
24859b68
AZ
1214 break;
1215
708afdf3
JK
1216 case MP_GPIO_IER_LO:
1217 s->ier = (s->ier & 0xFFFF0000) | (value & 0xFFFF);
1218 break;
1219 case MP_GPIO_IER_HI:
1220 s->ier = (s->ier & 0xFFFF) | (value << 16);
1221 break;
1222
1223 case MP_GPIO_IMR_LO:
1224 s->imr = (s->imr & 0xFFFF0000) | (value & 0xFFFF);
1225 break;
1226 case MP_GPIO_IMR_HI:
1227 s->imr = (s->imr & 0xFFFF) | (value << 16);
1228 break;
24859b68
AZ
1229 }
1230}
1231
19b4a424
AK
1232static const MemoryRegionOps musicpal_gpio_ops = {
1233 .read = musicpal_gpio_read,
1234 .write = musicpal_gpio_write,
1235 .endianness = DEVICE_NATIVE_ENDIAN,
718ec0be 1236};
1237
d5b61ddd 1238static void musicpal_gpio_reset(DeviceState *d)
718ec0be 1239{
d5b61ddd
JK
1240 musicpal_gpio_state *s = FROM_SYSBUS(musicpal_gpio_state,
1241 sysbus_from_qdev(d));
30624c92
JK
1242
1243 s->lcd_brightness = 0;
1244 s->out_state = 0;
343ec8e4 1245 s->in_state = 0xffffffff;
708afdf3
JK
1246 s->ier = 0;
1247 s->imr = 0;
343ec8e4
BC
1248 s->isr = 0;
1249}
1250
81a322d4 1251static int musicpal_gpio_init(SysBusDevice *dev)
343ec8e4
BC
1252{
1253 musicpal_gpio_state *s = FROM_SYSBUS(musicpal_gpio_state, dev);
718ec0be 1254
343ec8e4
BC
1255 sysbus_init_irq(dev, &s->irq);
1256
19b4a424
AK
1257 memory_region_init_io(&s->iomem, &musicpal_gpio_ops, s,
1258 "musicpal-gpio", MP_GPIO_SIZE);
1259 sysbus_init_mmio_region(dev, &s->iomem);
343ec8e4 1260
708afdf3
JK
1261 qdev_init_gpio_out(&dev->qdev, s->out, ARRAY_SIZE(s->out));
1262
1263 qdev_init_gpio_in(&dev->qdev, musicpal_gpio_pin_event, 32);
81a322d4
GH
1264
1265 return 0;
718ec0be 1266}
1267
d5b61ddd
JK
1268static const VMStateDescription musicpal_gpio_vmsd = {
1269 .name = "musicpal_gpio",
1270 .version_id = 1,
1271 .minimum_version_id = 1,
1272 .minimum_version_id_old = 1,
1273 .fields = (VMStateField[]) {
1274 VMSTATE_UINT32(lcd_brightness, musicpal_gpio_state),
1275 VMSTATE_UINT32(out_state, musicpal_gpio_state),
1276 VMSTATE_UINT32(in_state, musicpal_gpio_state),
1277 VMSTATE_UINT32(ier, musicpal_gpio_state),
1278 VMSTATE_UINT32(imr, musicpal_gpio_state),
1279 VMSTATE_UINT32(isr, musicpal_gpio_state),
1280 VMSTATE_END_OF_LIST()
1281 }
1282};
1283
30624c92
JK
1284static SysBusDeviceInfo musicpal_gpio_info = {
1285 .init = musicpal_gpio_init,
1286 .qdev.name = "musicpal_gpio",
1287 .qdev.size = sizeof(musicpal_gpio_state),
1288 .qdev.reset = musicpal_gpio_reset,
d5b61ddd 1289 .qdev.vmsd = &musicpal_gpio_vmsd,
30624c92
JK
1290};
1291
24859b68 1292/* Keyboard codes & masks */
7c6ce4ba 1293#define KEY_RELEASED 0x80
24859b68
AZ
1294#define KEY_CODE 0x7f
1295
1296#define KEYCODE_TAB 0x0f
1297#define KEYCODE_ENTER 0x1c
1298#define KEYCODE_F 0x21
1299#define KEYCODE_M 0x32
1300
1301#define KEYCODE_EXTENDED 0xe0
1302#define KEYCODE_UP 0x48
1303#define KEYCODE_DOWN 0x50
1304#define KEYCODE_LEFT 0x4b
1305#define KEYCODE_RIGHT 0x4d
1306
708afdf3 1307#define MP_KEY_WHEEL_VOL (1 << 0)
343ec8e4
BC
1308#define MP_KEY_WHEEL_VOL_INV (1 << 1)
1309#define MP_KEY_WHEEL_NAV (1 << 2)
1310#define MP_KEY_WHEEL_NAV_INV (1 << 3)
1311#define MP_KEY_BTN_FAVORITS (1 << 4)
1312#define MP_KEY_BTN_MENU (1 << 5)
1313#define MP_KEY_BTN_VOLUME (1 << 6)
1314#define MP_KEY_BTN_NAVIGATION (1 << 7)
1315
1316typedef struct musicpal_key_state {
1317 SysBusDevice busdev;
1318 uint32_t kbd_extended;
708afdf3
JK
1319 uint32_t pressed_keys;
1320 qemu_irq out[8];
343ec8e4
BC
1321} musicpal_key_state;
1322
24859b68
AZ
1323static void musicpal_key_event(void *opaque, int keycode)
1324{
243cd13c 1325 musicpal_key_state *s = opaque;
24859b68 1326 uint32_t event = 0;
343ec8e4 1327 int i;
24859b68
AZ
1328
1329 if (keycode == KEYCODE_EXTENDED) {
343ec8e4 1330 s->kbd_extended = 1;
24859b68
AZ
1331 return;
1332 }
1333
49fedd0d 1334 if (s->kbd_extended) {
24859b68
AZ
1335 switch (keycode & KEY_CODE) {
1336 case KEYCODE_UP:
343ec8e4 1337 event = MP_KEY_WHEEL_NAV | MP_KEY_WHEEL_NAV_INV;
24859b68
AZ
1338 break;
1339
1340 case KEYCODE_DOWN:
343ec8e4 1341 event = MP_KEY_WHEEL_NAV;
24859b68
AZ
1342 break;
1343
1344 case KEYCODE_LEFT:
343ec8e4 1345 event = MP_KEY_WHEEL_VOL | MP_KEY_WHEEL_VOL_INV;
24859b68
AZ
1346 break;
1347
1348 case KEYCODE_RIGHT:
343ec8e4 1349 event = MP_KEY_WHEEL_VOL;
24859b68
AZ
1350 break;
1351 }
49fedd0d 1352 } else {
24859b68
AZ
1353 switch (keycode & KEY_CODE) {
1354 case KEYCODE_F:
343ec8e4 1355 event = MP_KEY_BTN_FAVORITS;
24859b68
AZ
1356 break;
1357
1358 case KEYCODE_TAB:
343ec8e4 1359 event = MP_KEY_BTN_VOLUME;
24859b68
AZ
1360 break;
1361
1362 case KEYCODE_ENTER:
343ec8e4 1363 event = MP_KEY_BTN_NAVIGATION;
24859b68
AZ
1364 break;
1365
1366 case KEYCODE_M:
343ec8e4 1367 event = MP_KEY_BTN_MENU;
24859b68
AZ
1368 break;
1369 }
7c6ce4ba 1370 /* Do not repeat already pressed buttons */
708afdf3 1371 if (!(keycode & KEY_RELEASED) && (s->pressed_keys & event)) {
7c6ce4ba 1372 event = 0;
708afdf3 1373 }
7c6ce4ba 1374 }
24859b68 1375
7c6ce4ba 1376 if (event) {
708afdf3
JK
1377 /* Raise GPIO pin first if repeating a key */
1378 if (!(keycode & KEY_RELEASED) && (s->pressed_keys & event)) {
1379 for (i = 0; i <= 7; i++) {
1380 if (event & (1 << i)) {
1381 qemu_set_irq(s->out[i], 1);
1382 }
1383 }
1384 }
1385 for (i = 0; i <= 7; i++) {
1386 if (event & (1 << i)) {
1387 qemu_set_irq(s->out[i], !!(keycode & KEY_RELEASED));
1388 }
1389 }
7c6ce4ba 1390 if (keycode & KEY_RELEASED) {
708afdf3 1391 s->pressed_keys &= ~event;
7c6ce4ba 1392 } else {
708afdf3 1393 s->pressed_keys |= event;
7c6ce4ba 1394 }
24859b68
AZ
1395 }
1396
343ec8e4
BC
1397 s->kbd_extended = 0;
1398}
1399
81a322d4 1400static int musicpal_key_init(SysBusDevice *dev)
343ec8e4
BC
1401{
1402 musicpal_key_state *s = FROM_SYSBUS(musicpal_key_state, dev);
1403
1404 sysbus_init_mmio(dev, 0x0, 0);
1405
1406 s->kbd_extended = 0;
708afdf3 1407 s->pressed_keys = 0;
343ec8e4 1408
708afdf3 1409 qdev_init_gpio_out(&dev->qdev, s->out, ARRAY_SIZE(s->out));
343ec8e4
BC
1410
1411 qemu_add_kbd_event_handler(musicpal_key_event, s);
81a322d4
GH
1412
1413 return 0;
24859b68
AZ
1414}
1415
d5b61ddd
JK
1416static const VMStateDescription musicpal_key_vmsd = {
1417 .name = "musicpal_key",
1418 .version_id = 1,
1419 .minimum_version_id = 1,
1420 .minimum_version_id_old = 1,
1421 .fields = (VMStateField[]) {
1422 VMSTATE_UINT32(kbd_extended, musicpal_key_state),
1423 VMSTATE_UINT32(pressed_keys, musicpal_key_state),
1424 VMSTATE_END_OF_LIST()
1425 }
1426};
1427
1428static SysBusDeviceInfo musicpal_key_info = {
1429 .init = musicpal_key_init,
1430 .qdev.name = "musicpal_key",
1431 .qdev.size = sizeof(musicpal_key_state),
1432 .qdev.vmsd = &musicpal_key_vmsd,
1433};
1434
24859b68
AZ
1435static struct arm_boot_info musicpal_binfo = {
1436 .loader_start = 0x0,
1437 .board_id = 0x20e,
1438};
1439
c227f099 1440static void musicpal_init(ram_addr_t ram_size,
3023f332 1441 const char *boot_device,
24859b68
AZ
1442 const char *kernel_filename, const char *kernel_cmdline,
1443 const char *initrd_filename, const char *cpu_model)
1444{
1445 CPUState *env;
b47b50fa
PB
1446 qemu_irq *cpu_pic;
1447 qemu_irq pic[32];
1448 DeviceState *dev;
d074769c 1449 DeviceState *i2c_dev;
343ec8e4
BC
1450 DeviceState *lcd_dev;
1451 DeviceState *key_dev;
d074769c
AZ
1452 DeviceState *wm8750_dev;
1453 SysBusDevice *s;
d074769c 1454 i2c_bus *i2c;
b47b50fa 1455 int i;
24859b68 1456 unsigned long flash_size;
751c6a17 1457 DriveInfo *dinfo;
19b4a424
AK
1458 MemoryRegion *address_space_mem = get_system_memory();
1459 MemoryRegion *ram = g_new(MemoryRegion, 1);
1460 MemoryRegion *sram = g_new(MemoryRegion, 1);
24859b68 1461
49fedd0d 1462 if (!cpu_model) {
24859b68 1463 cpu_model = "arm926";
49fedd0d 1464 }
24859b68
AZ
1465 env = cpu_init(cpu_model);
1466 if (!env) {
1467 fprintf(stderr, "Unable to find CPU definition\n");
1468 exit(1);
1469 }
b47b50fa 1470 cpu_pic = arm_pic_init_cpu(env);
24859b68
AZ
1471
1472 /* For now we use a fixed - the original - RAM size */
19b4a424
AK
1473 memory_region_init_ram(ram, NULL, "musicpal.ram", MP_RAM_DEFAULT_SIZE);
1474 memory_region_add_subregion(address_space_mem, 0, ram);
24859b68 1475
19b4a424
AK
1476 memory_region_init_ram(sram, NULL, "musicpal.sram", MP_SRAM_SIZE);
1477 memory_region_add_subregion(address_space_mem, MP_SRAM_BASE, sram);
24859b68 1478
b47b50fa
PB
1479 dev = sysbus_create_simple("mv88w8618_pic", MP_PIC_BASE,
1480 cpu_pic[ARM_PIC_CPU_IRQ]);
1481 for (i = 0; i < 32; i++) {
067a3ddc 1482 pic[i] = qdev_get_gpio_in(dev, i);
b47b50fa
PB
1483 }
1484 sysbus_create_varargs("mv88w8618_pit", MP_PIT_BASE, pic[MP_TIMER1_IRQ],
1485 pic[MP_TIMER2_IRQ], pic[MP_TIMER3_IRQ],
1486 pic[MP_TIMER4_IRQ], NULL);
24859b68 1487
49fedd0d 1488 if (serial_hds[0]) {
b6cd0ea1 1489 serial_mm_init(MP_UART1_BASE, 2, pic[MP_UART1_IRQ], 1825000,
2ff0c7c3 1490 serial_hds[0], DEVICE_NATIVE_ENDIAN);
49fedd0d
JK
1491 }
1492 if (serial_hds[1]) {
2d48377a 1493 serial_mm_init(MP_UART2_BASE, 2, pic[MP_UART2_IRQ], 1825000,
2ff0c7c3 1494 serial_hds[1], DEVICE_NATIVE_ENDIAN);
49fedd0d 1495 }
24859b68
AZ
1496
1497 /* Register flash */
751c6a17
GH
1498 dinfo = drive_get(IF_PFLASH, 0, 0);
1499 if (dinfo) {
1500 flash_size = bdrv_getlength(dinfo->bdrv);
24859b68
AZ
1501 if (flash_size != 8*1024*1024 && flash_size != 16*1024*1024 &&
1502 flash_size != 32*1024*1024) {
1503 fprintf(stderr, "Invalid flash image size\n");
1504 exit(1);
1505 }
1506
1507 /*
1508 * The original U-Boot accesses the flash at 0xFE000000 instead of
1509 * 0xFF800000 (if there is 8 MB flash). So remap flash access if the
1510 * image is smaller than 32 MB.
1511 */
5f9fc5ad 1512#ifdef TARGET_WORDS_BIGENDIAN
cfe5f011
AK
1513 pflash_cfi02_register(0-MP_FLASH_SIZE_MAX, NULL,
1514 "musicpal.flash", flash_size,
751c6a17 1515 dinfo->bdrv, 0x10000,
24859b68
AZ
1516 (flash_size + 0xffff) >> 16,
1517 MP_FLASH_SIZE_MAX / flash_size,
1518 2, 0x00BF, 0x236D, 0x0000, 0x0000,
01e0451a 1519 0x5555, 0x2AAA, 1);
5f9fc5ad 1520#else
cfe5f011
AK
1521 pflash_cfi02_register(0-MP_FLASH_SIZE_MAX, NULL,
1522 "musicpal.flash", flash_size,
5f9fc5ad
BS
1523 dinfo->bdrv, 0x10000,
1524 (flash_size + 0xffff) >> 16,
1525 MP_FLASH_SIZE_MAX / flash_size,
1526 2, 0x00BF, 0x236D, 0x0000, 0x0000,
01e0451a 1527 0x5555, 0x2AAA, 0);
5f9fc5ad
BS
1528#endif
1529
24859b68 1530 }
b47b50fa 1531 sysbus_create_simple("mv88w8618_flashcfg", MP_FLASHCFG_BASE, NULL);
24859b68 1532
b47b50fa
PB
1533 qemu_check_nic_model(&nd_table[0], "mv88w8618");
1534 dev = qdev_create(NULL, "mv88w8618_eth");
4c91cd28 1535 qdev_set_nic_properties(dev, &nd_table[0]);
e23a1b33 1536 qdev_init_nofail(dev);
b47b50fa
PB
1537 sysbus_mmio_map(sysbus_from_qdev(dev), 0, MP_ETH_BASE);
1538 sysbus_connect_irq(sysbus_from_qdev(dev), 0, pic[MP_ETH_IRQ]);
24859b68 1539
b47b50fa 1540 sysbus_create_simple("mv88w8618_wlan", MP_WLAN_BASE, NULL);
718ec0be 1541
19b4a424 1542 musicpal_misc_init(sysbus_from_qdev(dev));
343ec8e4
BC
1543
1544 dev = sysbus_create_simple("musicpal_gpio", MP_GPIO_BASE, pic[MP_GPIO_IRQ]);
d04fba94 1545 i2c_dev = sysbus_create_simple("gpio_i2c", -1, NULL);
d074769c
AZ
1546 i2c = (i2c_bus *)qdev_get_child_bus(i2c_dev, "i2c");
1547
343ec8e4 1548 lcd_dev = sysbus_create_simple("musicpal_lcd", MP_LCD_BASE, NULL);
d04fba94 1549 key_dev = sysbus_create_simple("musicpal_key", -1, NULL);
343ec8e4 1550
d074769c 1551 /* I2C read data */
708afdf3
JK
1552 qdev_connect_gpio_out(i2c_dev, 0,
1553 qdev_get_gpio_in(dev, MP_GPIO_I2C_DATA_BIT));
d074769c
AZ
1554 /* I2C data */
1555 qdev_connect_gpio_out(dev, 3, qdev_get_gpio_in(i2c_dev, 0));
1556 /* I2C clock */
1557 qdev_connect_gpio_out(dev, 4, qdev_get_gpio_in(i2c_dev, 1));
1558
49fedd0d 1559 for (i = 0; i < 3; i++) {
343ec8e4 1560 qdev_connect_gpio_out(dev, i, qdev_get_gpio_in(lcd_dev, i));
49fedd0d 1561 }
708afdf3
JK
1562 for (i = 0; i < 4; i++) {
1563 qdev_connect_gpio_out(key_dev, i, qdev_get_gpio_in(dev, i + 8));
1564 }
1565 for (i = 4; i < 8; i++) {
1566 qdev_connect_gpio_out(key_dev, i, qdev_get_gpio_in(dev, i + 15));
1567 }
24859b68 1568
d074769c
AZ
1569 wm8750_dev = i2c_create_slave(i2c, "wm8750", MP_WM_ADDR);
1570 dev = qdev_create(NULL, "mv88w8618_audio");
1571 s = sysbus_from_qdev(dev);
1572 qdev_prop_set_ptr(dev, "wm8750", wm8750_dev);
e23a1b33 1573 qdev_init_nofail(dev);
d074769c
AZ
1574 sysbus_mmio_map(s, 0, MP_AUDIO_BASE);
1575 sysbus_connect_irq(s, 0, pic[MP_AUDIO_IRQ]);
d074769c 1576
24859b68
AZ
1577 musicpal_binfo.ram_size = MP_RAM_DEFAULT_SIZE;
1578 musicpal_binfo.kernel_filename = kernel_filename;
1579 musicpal_binfo.kernel_cmdline = kernel_cmdline;
1580 musicpal_binfo.initrd_filename = initrd_filename;
b0f6edb1 1581 arm_load_kernel(env, &musicpal_binfo);
24859b68
AZ
1582}
1583
f80f9ec9 1584static QEMUMachine musicpal_machine = {
4b32e168
AL
1585 .name = "musicpal",
1586 .desc = "Marvell 88w8618 / MusicPal (ARM926EJ-S)",
1587 .init = musicpal_init,
24859b68 1588};
b47b50fa 1589
f80f9ec9
AL
1590static void musicpal_machine_init(void)
1591{
1592 qemu_register_machine(&musicpal_machine);
1593}
1594
1595machine_init(musicpal_machine_init);
1596
b47b50fa
PB
1597static void musicpal_register_devices(void)
1598{
d5b61ddd 1599 sysbus_register_withprop(&mv88w8618_pic_info);
c88d6bde 1600 sysbus_register_withprop(&mv88w8618_pit_info);
d5b61ddd
JK
1601 sysbus_register_withprop(&mv88w8618_flashcfg_info);
1602 sysbus_register_withprop(&mv88w8618_eth_info);
b47b50fa
PB
1603 sysbus_register_dev("mv88w8618_wlan", sizeof(SysBusDevice),
1604 mv88w8618_wlan_init);
d5b61ddd 1605 sysbus_register_withprop(&musicpal_lcd_info);
30624c92 1606 sysbus_register_withprop(&musicpal_gpio_info);
d5b61ddd 1607 sysbus_register_withprop(&musicpal_key_info);
b47b50fa
PB
1608}
1609
1610device_init(musicpal_register_devices)