]> git.proxmox.com Git - mirror_qemu.git/blame - hw/net/smc91c111.c
igb: Notify only new interrupts
[mirror_qemu.git] / hw / net / smc91c111.c
CommitLineData
5fafdf24 1/*
80337b66
FB
2 * SMSC 91C111 Ethernet interface emulation
3 *
4 * Copyright (c) 2005 CodeSourcery, LLC.
5 * Written by Paul Brook
6 *
8e31bf38 7 * This code is licensed under the GPL
80337b66
FB
8 */
9
e8d40465 10#include "qemu/osdep.h"
83c9f4ca 11#include "hw/sysbus.h"
d6454270 12#include "migration/vmstate.h"
1422e32d 13#include "net/net.h"
64552b6b 14#include "hw/irq.h"
437cc27d 15#include "hw/net/smc91c111.h"
a27bd6c7 16#include "hw/qdev-properties.h"
3e80f690 17#include "qapi/error.h"
b9992d12 18#include "qemu/log.h"
0b8fa32f 19#include "qemu/module.h"
80337b66
FB
20/* For crc32 */
21#include <zlib.h>
db1015e9 22#include "qom/object.h"
80337b66
FB
23
24/* Number of 2k memory pages available. */
25#define NUM_PACKETS 4
26
926d152e 27#define TYPE_SMC91C111 "smc91c111"
8063396b 28OBJECT_DECLARE_SIMPLE_TYPE(smc91c111_state, SMC91C111)
926d152e 29
db1015e9 30struct smc91c111_state {
926d152e
AF
31 SysBusDevice parent_obj;
32
42a4260f 33 NICState *nic;
50132156 34 NICConf conf;
80337b66
FB
35 uint16_t tcr;
36 uint16_t rcr;
37 uint16_t cr;
38 uint16_t ctr;
39 uint16_t gpr;
40 uint16_t ptr;
41 uint16_t ercv;
d537cf6c 42 qemu_irq irq;
80337b66
FB
43 int bank;
44 int packet_num;
45 int tx_alloc;
46 /* Bitmask of allocated packets. */
47 int allocated;
48 int tx_fifo_len;
49 int tx_fifo[NUM_PACKETS];
50 int rx_fifo_len;
51 int rx_fifo[NUM_PACKETS];
5198cfd9
FB
52 int tx_fifo_done_len;
53 int tx_fifo_done[NUM_PACKETS];
80337b66 54 /* Packet buffer memory. */
5198cfd9 55 uint8_t data[NUM_PACKETS][2048];
80337b66
FB
56 uint8_t int_level;
57 uint8_t int_mask;
5a95b51d 58 MemoryRegion mmio;
db1015e9 59};
80337b66 60
3ac59434
PM
61static const VMStateDescription vmstate_smc91c111 = {
62 .name = "smc91c111",
63 .version_id = 1,
64 .minimum_version_id = 1,
8f1e884b 65 .fields = (VMStateField[]) {
3ac59434
PM
66 VMSTATE_UINT16(tcr, smc91c111_state),
67 VMSTATE_UINT16(rcr, smc91c111_state),
68 VMSTATE_UINT16(cr, smc91c111_state),
69 VMSTATE_UINT16(ctr, smc91c111_state),
70 VMSTATE_UINT16(gpr, smc91c111_state),
71 VMSTATE_UINT16(ptr, smc91c111_state),
72 VMSTATE_UINT16(ercv, smc91c111_state),
73 VMSTATE_INT32(bank, smc91c111_state),
74 VMSTATE_INT32(packet_num, smc91c111_state),
75 VMSTATE_INT32(tx_alloc, smc91c111_state),
76 VMSTATE_INT32(allocated, smc91c111_state),
77 VMSTATE_INT32(tx_fifo_len, smc91c111_state),
78 VMSTATE_INT32_ARRAY(tx_fifo, smc91c111_state, NUM_PACKETS),
79 VMSTATE_INT32(rx_fifo_len, smc91c111_state),
80 VMSTATE_INT32_ARRAY(rx_fifo, smc91c111_state, NUM_PACKETS),
81 VMSTATE_INT32(tx_fifo_done_len, smc91c111_state),
82 VMSTATE_INT32_ARRAY(tx_fifo_done, smc91c111_state, NUM_PACKETS),
83 VMSTATE_BUFFER_UNSAFE(data, smc91c111_state, 0, NUM_PACKETS * 2048),
84 VMSTATE_UINT8(int_level, smc91c111_state),
85 VMSTATE_UINT8(int_mask, smc91c111_state),
86 VMSTATE_END_OF_LIST()
87 }
88};
89
80337b66
FB
90#define RCR_SOFT_RST 0x8000
91#define RCR_STRIP_CRC 0x0200
92#define RCR_RXEN 0x0100
93
94#define TCR_EPH_LOOP 0x2000
95#define TCR_NOCRC 0x0100
96#define TCR_PAD_EN 0x0080
97#define TCR_FORCOL 0x0004
98#define TCR_LOOP 0x0002
99#define TCR_TXEN 0x0001
100
101#define INT_MD 0x80
102#define INT_ERCV 0x40
103#define INT_EPH 0x20
104#define INT_RX_OVRN 0x10
105#define INT_ALLOC 0x08
106#define INT_TX_EMPTY 0x04
107#define INT_TX 0x02
108#define INT_RCV 0x01
109
110#define CTR_AUTO_RELEASE 0x0800
111#define CTR_RELOAD 0x0002
112#define CTR_STORE 0x0001
113
114#define RS_ALGNERR 0x8000
115#define RS_BRODCAST 0x4000
116#define RS_BADCRC 0x2000
117#define RS_ODDFRAME 0x1000
118#define RS_TOOLONG 0x0800
119#define RS_TOOSHORT 0x0400
120#define RS_MULTICAST 0x0001
121
122/* Update interrupt status. */
123static void smc91c111_update(smc91c111_state *s)
124{
125 int level;
126
127 if (s->tx_fifo_len == 0)
128 s->int_level |= INT_TX_EMPTY;
5198cfd9
FB
129 if (s->tx_fifo_done_len != 0)
130 s->int_level |= INT_TX;
80337b66 131 level = (s->int_level & s->int_mask) != 0;
d537cf6c 132 qemu_set_irq(s->irq, level);
80337b66
FB
133}
134
0002c3a6 135static bool smc91c111_can_receive(smc91c111_state *s)
8d06b149
PC
136{
137 if ((s->rcr & RCR_RXEN) == 0 || (s->rcr & RCR_SOFT_RST)) {
0002c3a6 138 return true;
8d06b149 139 }
e62cb54c
PC
140 if (s->allocated == (1 << NUM_PACKETS) - 1 ||
141 s->rx_fifo_len == NUM_PACKETS) {
0002c3a6 142 return false;
8d06b149 143 }
0002c3a6 144 return true;
8d06b149
PC
145}
146
147static inline void smc91c111_flush_queued_packets(smc91c111_state *s)
148{
149 if (smc91c111_can_receive(s)) {
150 qemu_flush_queued_packets(qemu_get_queue(s->nic));
151 }
152}
153
80337b66
FB
154/* Try to allocate a packet. Returns 0x80 on failure. */
155static int smc91c111_allocate_packet(smc91c111_state *s)
156{
157 int i;
158 if (s->allocated == (1 << NUM_PACKETS) - 1) {
159 return 0x80;
160 }
161
162 for (i = 0; i < NUM_PACKETS; i++) {
163 if ((s->allocated & (1 << i)) == 0)
164 break;
165 }
166 s->allocated |= 1 << i;
167 return i;
168}
169
170
171/* Process a pending TX allocate. */
172static void smc91c111_tx_alloc(smc91c111_state *s)
173{
174 s->tx_alloc = smc91c111_allocate_packet(s);
175 if (s->tx_alloc == 0x80)
176 return;
177 s->int_level |= INT_ALLOC;
178 smc91c111_update(s);
179}
180
181/* Remove and item from the RX FIFO. */
182static void smc91c111_pop_rx_fifo(smc91c111_state *s)
183{
184 int i;
185
186 s->rx_fifo_len--;
187 if (s->rx_fifo_len) {
188 for (i = 0; i < s->rx_fifo_len; i++)
189 s->rx_fifo[i] = s->rx_fifo[i + 1];
190 s->int_level |= INT_RCV;
191 } else {
192 s->int_level &= ~INT_RCV;
193 }
e62cb54c 194 smc91c111_flush_queued_packets(s);
80337b66
FB
195 smc91c111_update(s);
196}
197
5198cfd9
FB
198/* Remove an item from the TX completion FIFO. */
199static void smc91c111_pop_tx_fifo_done(smc91c111_state *s)
200{
201 int i;
202
203 if (s->tx_fifo_done_len == 0)
204 return;
205 s->tx_fifo_done_len--;
206 for (i = 0; i < s->tx_fifo_done_len; i++)
207 s->tx_fifo_done[i] = s->tx_fifo_done[i + 1];
208}
209
80337b66
FB
210/* Release the memory allocated to a packet. */
211static void smc91c111_release_packet(smc91c111_state *s, int packet)
212{
213 s->allocated &= ~(1 << packet);
214 if (s->tx_alloc == 0x80)
215 smc91c111_tx_alloc(s);
8d06b149 216 smc91c111_flush_queued_packets(s);
80337b66
FB
217}
218
219/* Flush the TX FIFO. */
220static void smc91c111_do_tx(smc91c111_state *s)
221{
222 int i;
223 int len;
224 int control;
80337b66
FB
225 int packetnum;
226 uint8_t *p;
227
228 if ((s->tcr & TCR_TXEN) == 0)
229 return;
230 if (s->tx_fifo_len == 0)
231 return;
232 for (i = 0; i < s->tx_fifo_len; i++) {
233 packetnum = s->tx_fifo[i];
234 p = &s->data[packetnum][0];
235 /* Set status word. */
236 *(p++) = 0x01;
237 *(p++) = 0x40;
238 len = *(p++);
239 len |= ((int)*(p++)) << 8;
240 len -= 6;
241 control = p[len + 1];
242 if (control & 0x20)
243 len++;
244 /* ??? This overwrites the data following the buffer.
245 Don't know what real hardware does. */
246 if (len < 64 && (s->tcr & TCR_PAD_EN)) {
247 memset(p + len, 0, 64 - len);
248 len = 64;
249 }
250#if 0
22ed1d34
BS
251 {
252 int add_crc;
253
254 /* The card is supposed to append the CRC to the frame.
255 However none of the other network traffic has the CRC
256 appended. Suspect this is low level ethernet detail we
257 don't need to worry about. */
258 add_crc = (control & 0x10) || (s->tcr & TCR_NOCRC) == 0;
259 if (add_crc) {
260 uint32_t crc;
261
262 crc = crc32(~0, p, len);
263 memcpy(p + len, &crc, 4);
264 len += 4;
265 }
80337b66 266 }
80337b66
FB
267#endif
268 if (s->ctr & CTR_AUTO_RELEASE)
5198cfd9 269 /* Race? */
80337b66 270 smc91c111_release_packet(s, packetnum);
5198cfd9
FB
271 else if (s->tx_fifo_done_len < NUM_PACKETS)
272 s->tx_fifo_done[s->tx_fifo_done_len++] = packetnum;
b356f76d 273 qemu_send_packet(qemu_get_queue(s->nic), p, len);
80337b66
FB
274 }
275 s->tx_fifo_len = 0;
80337b66
FB
276 smc91c111_update(s);
277}
278
279/* Add a packet to the TX FIFO. */
280static void smc91c111_queue_tx(smc91c111_state *s, int packet)
281{
282 if (s->tx_fifo_len == NUM_PACKETS)
283 return;
284 s->tx_fifo[s->tx_fifo_len++] = packet;
285 smc91c111_do_tx(s);
286}
287
1e36f6a5 288static void smc91c111_reset(DeviceState *dev)
80337b66 289{
926d152e
AF
290 smc91c111_state *s = SMC91C111(dev);
291
80337b66
FB
292 s->bank = 0;
293 s->tx_fifo_len = 0;
5198cfd9 294 s->tx_fifo_done_len = 0;
80337b66
FB
295 s->rx_fifo_len = 0;
296 s->allocated = 0;
297 s->packet_num = 0;
298 s->tx_alloc = 0;
299 s->tcr = 0;
300 s->rcr = 0;
301 s->cr = 0xa0b1;
302 s->ctr = 0x1210;
303 s->ptr = 0;
304 s->ercv = 0x1f;
305 s->int_level = INT_TX_EMPTY;
306 s->int_mask = 0;
307 smc91c111_update(s);
308}
309
310#define SET_LOW(name, val) s->name = (s->name & 0xff00) | val
311#define SET_HIGH(name, val) s->name = (s->name & 0xff) | (val << 8)
312
a8170e5e 313static void smc91c111_writeb(void *opaque, hwaddr offset,
80337b66
FB
314 uint32_t value)
315{
316 smc91c111_state *s = (smc91c111_state *)opaque;
317
3b4b86aa 318 offset = offset & 0xf;
80337b66
FB
319 if (offset == 14) {
320 s->bank = value;
321 return;
322 }
323 if (offset == 15)
324 return;
325 switch (s->bank) {
326 case 0:
327 switch (offset) {
328 case 0: /* TCR */
329 SET_LOW(tcr, value);
330 return;
331 case 1:
332 SET_HIGH(tcr, value);
333 return;
334 case 4: /* RCR */
335 SET_LOW(rcr, value);
336 return;
337 case 5:
338 SET_HIGH(rcr, value);
926d152e
AF
339 if (s->rcr & RCR_SOFT_RST) {
340 smc91c111_reset(DEVICE(s));
341 }
271a234a 342 smc91c111_flush_queued_packets(s);
80337b66
FB
343 return;
344 case 10: case 11: /* RPCR */
345 /* Ignored */
346 return;
14da5616
LM
347 case 12: case 13: /* Reserved */
348 return;
80337b66
FB
349 }
350 break;
351
352 case 1:
353 switch (offset) {
354 case 0: /* CONFIG */
355 SET_LOW(cr, value);
356 return;
357 case 1:
358 SET_HIGH(cr,value);
359 return;
360 case 2: case 3: /* BASE */
361 case 4: case 5: case 6: case 7: case 8: case 9: /* IA */
362 /* Not implemented. */
363 return;
364 case 10: /* Genral Purpose */
365 SET_LOW(gpr, value);
366 return;
367 case 11:
368 SET_HIGH(gpr, value);
369 return;
370 case 12: /* Control */
637e5d86
PMD
371 if (value & 1) {
372 qemu_log_mask(LOG_UNIMP,
373 "smc91c111: EEPROM store not implemented\n");
374 }
375 if (value & 2) {
376 qemu_log_mask(LOG_UNIMP,
377 "smc91c111: EEPROM reload not implemented\n");
378 }
80337b66
FB
379 value &= ~3;
380 SET_LOW(ctr, value);
381 return;
382 case 13:
383 SET_HIGH(ctr, value);
384 return;
385 }
386 break;
387
388 case 2:
389 switch (offset) {
390 case 0: /* MMU Command */
391 switch (value >> 5) {
392 case 0: /* no-op */
393 break;
394 case 1: /* Allocate for TX. */
395 s->tx_alloc = 0x80;
396 s->int_level &= ~INT_ALLOC;
397 smc91c111_update(s);
398 smc91c111_tx_alloc(s);
399 break;
400 case 2: /* Reset MMU. */
401 s->allocated = 0;
402 s->tx_fifo_len = 0;
5198cfd9 403 s->tx_fifo_done_len = 0;
80337b66
FB
404 s->rx_fifo_len = 0;
405 s->tx_alloc = 0;
406 break;
407 case 3: /* Remove from RX FIFO. */
408 smc91c111_pop_rx_fifo(s);
409 break;
410 case 4: /* Remove from RX FIFO and release. */
411 if (s->rx_fifo_len > 0) {
412 smc91c111_release_packet(s, s->rx_fifo[0]);
413 }
414 smc91c111_pop_rx_fifo(s);
415 break;
416 case 5: /* Release. */
417 smc91c111_release_packet(s, s->packet_num);
418 break;
419 case 6: /* Add to TX FIFO. */
420 smc91c111_queue_tx(s, s->packet_num);
421 break;
422 case 7: /* Reset TX FIFO. */
423 s->tx_fifo_len = 0;
5198cfd9 424 s->tx_fifo_done_len = 0;
80337b66
FB
425 break;
426 }
427 return;
428 case 1:
429 /* Ignore. */
430 return;
431 case 2: /* Packet Number Register */
432 s->packet_num = value;
433 return;
434 case 3: case 4: case 5:
435 /* Should be readonly, but linux writes to them anyway. Ignore. */
436 return;
437 case 6: /* Pointer */
438 SET_LOW(ptr, value);
439 return;
440 case 7:
441 SET_HIGH(ptr, value);
442 return;
443 case 8: case 9: case 10: case 11: /* Data */
444 {
445 int p;
446 int n;
447
448 if (s->ptr & 0x8000)
449 n = s->rx_fifo[0];
450 else
451 n = s->packet_num;
452 p = s->ptr & 0x07ff;
453 if (s->ptr & 0x4000) {
454 s->ptr = (s->ptr & 0xf800) | ((s->ptr + 1) & 0x7ff);
455 } else {
456 p += (offset & 3);
457 }
458 s->data[n][p] = value;
459 }
460 return;
461 case 12: /* Interrupt ACK. */
462 s->int_level &= ~(value & 0xd6);
5198cfd9
FB
463 if (value & INT_TX)
464 smc91c111_pop_tx_fifo_done(s);
80337b66
FB
465 smc91c111_update(s);
466 return;
467 case 13: /* Interrupt mask. */
468 s->int_mask = value;
469 smc91c111_update(s);
470 return;
471 }
3a93113a 472 break;
80337b66
FB
473
474 case 3:
475 switch (offset) {
476 case 0: case 1: case 2: case 3: case 4: case 5: case 6: case 7:
477 /* Multicast table. */
478 /* Not implemented. */
479 return;
480 case 8: case 9: /* Management Interface. */
481 /* Not implemented. */
482 return;
483 case 12: /* Early receive. */
484 s->ercv = value & 0x1f;
89556d17 485 return;
80337b66
FB
486 case 13:
487 /* Ignore. */
488 return;
489 }
490 break;
491 }
b9992d12
PMD
492 qemu_log_mask(LOG_GUEST_ERROR, "smc91c111_write(bank:%d) Illegal register"
493 " 0x%" HWADDR_PRIx " = 0x%x\n",
494 s->bank, offset, value);
80337b66
FB
495}
496
a8170e5e 497static uint32_t smc91c111_readb(void *opaque, hwaddr offset)
80337b66
FB
498{
499 smc91c111_state *s = (smc91c111_state *)opaque;
500
3b4b86aa 501 offset = offset & 0xf;
80337b66
FB
502 if (offset == 14) {
503 return s->bank;
504 }
505 if (offset == 15)
506 return 0x33;
507 switch (s->bank) {
508 case 0:
509 switch (offset) {
510 case 0: /* TCR */
511 return s->tcr & 0xff;
512 case 1:
513 return s->tcr >> 8;
514 case 2: /* EPH Status */
515 return 0;
516 case 3:
517 return 0x40;
518 case 4: /* RCR */
519 return s->rcr & 0xff;
520 case 5:
521 return s->rcr >> 8;
522 case 6: /* Counter */
523 case 7:
524 /* Not implemented. */
525 return 0;
687fa640
TS
526 case 8: /* Memory size. */
527 return NUM_PACKETS;
528 case 9: /* Free memory available. */
80337b66
FB
529 {
530 int i;
531 int n;
532 n = 0;
533 for (i = 0; i < NUM_PACKETS; i++) {
534 if (s->allocated & (1 << i))
535 n++;
536 }
537 return n;
538 }
80337b66
FB
539 case 10: case 11: /* RPCR */
540 /* Not implemented. */
541 return 0;
14da5616
LM
542 case 12: case 13: /* Reserved */
543 return 0;
80337b66
FB
544 }
545 break;
546
547 case 1:
548 switch (offset) {
549 case 0: /* CONFIG */
550 return s->cr & 0xff;
551 case 1:
552 return s->cr >> 8;
553 case 2: case 3: /* BASE */
554 /* Not implemented. */
555 return 0;
556 case 4: case 5: case 6: case 7: case 8: case 9: /* IA */
50132156 557 return s->conf.macaddr.a[offset - 4];
80337b66
FB
558 case 10: /* General Purpose */
559 return s->gpr & 0xff;
560 case 11:
561 return s->gpr >> 8;
562 case 12: /* Control */
563 return s->ctr & 0xff;
564 case 13:
565 return s->ctr >> 8;
566 }
567 break;
568
569 case 2:
570 switch (offset) {
571 case 0: case 1: /* MMUCR Busy bit. */
572 return 0;
573 case 2: /* Packet Number. */
574 return s->packet_num;
575 case 3: /* Allocation Result. */
576 return s->tx_alloc;
577 case 4: /* TX FIFO */
5198cfd9 578 if (s->tx_fifo_done_len == 0)
80337b66
FB
579 return 0x80;
580 else
5198cfd9 581 return s->tx_fifo_done[0];
80337b66
FB
582 case 5: /* RX FIFO */
583 if (s->rx_fifo_len == 0)
584 return 0x80;
585 else
586 return s->rx_fifo[0];
587 case 6: /* Pointer */
588 return s->ptr & 0xff;
589 case 7:
590 return (s->ptr >> 8) & 0xf7;
591 case 8: case 9: case 10: case 11: /* Data */
592 {
593 int p;
594 int n;
595
596 if (s->ptr & 0x8000)
597 n = s->rx_fifo[0];
598 else
599 n = s->packet_num;
600 p = s->ptr & 0x07ff;
601 if (s->ptr & 0x4000) {
602 s->ptr = (s->ptr & 0xf800) | ((s->ptr + 1) & 0x07ff);
603 } else {
604 p += (offset & 3);
605 }
606 return s->data[n][p];
607 }
608 case 12: /* Interrupt status. */
609 return s->int_level;
610 case 13: /* Interrupt mask. */
611 return s->int_mask;
612 }
613 break;
614
615 case 3:
616 switch (offset) {
617 case 0: case 1: case 2: case 3: case 4: case 5: case 6: case 7:
618 /* Multicast table. */
619 /* Not implemented. */
620 return 0;
621 case 8: /* Management Interface. */
622 /* Not implemented. */
623 return 0x30;
624 case 9:
625 return 0x33;
626 case 10: /* Revision. */
627 return 0x91;
628 case 11:
629 return 0x33;
630 case 12:
631 return s->ercv;
632 case 13:
633 return 0;
634 }
635 break;
636 }
b9992d12
PMD
637 qemu_log_mask(LOG_GUEST_ERROR, "smc91c111_read(bank:%d) Illegal register"
638 " 0x%" HWADDR_PRIx "\n",
639 s->bank, offset);
80337b66
FB
640 return 0;
641}
642
50a22d0d 643static uint64_t smc91c111_readfn(void *opaque, hwaddr addr, unsigned size)
80337b66 644{
50a22d0d
PM
645 int i;
646 uint32_t val = 0;
80337b66 647
50a22d0d
PM
648 for (i = 0; i < size; i++) {
649 val |= smc91c111_readb(opaque, addr + i) << (i * 8);
650 }
80337b66
FB
651 return val;
652}
653
50a22d0d
PM
654static void smc91c111_writefn(void *opaque, hwaddr addr,
655 uint64_t value, unsigned size)
80337b66 656{
50a22d0d
PM
657 int i = 0;
658
659 /* 32-bit writes to offset 0xc only actually write to the bank select
660 * register (offset 0xe), so skip the first two bytes we would write.
661 */
662 if (addr == 0xc && size == 4) {
663 i += 2;
664 }
665
666 for (; i < size; i++) {
667 smc91c111_writeb(opaque, addr + i,
668 extract32(value, i * 8, 8));
669 }
80337b66
FB
670}
671
b8c4b67e 672static bool smc91c111_can_receive_nc(NetClientState *nc)
d861b05e 673{
cc1f0f45 674 smc91c111_state *s = qemu_get_nic_opaque(nc);
d861b05e 675
8d06b149 676 return smc91c111_can_receive(s);
d861b05e
PB
677}
678
4e68f7a0 679static ssize_t smc91c111_receive(NetClientState *nc, const uint8_t *buf, size_t size)
80337b66 680{
cc1f0f45 681 smc91c111_state *s = qemu_get_nic_opaque(nc);
80337b66
FB
682 int status;
683 int packetsize;
684 uint32_t crc;
685 int packetnum;
686 uint8_t *p;
687
688 if ((s->rcr & RCR_RXEN) == 0 || (s->rcr & RCR_SOFT_RST))
4f1c942b 689 return -1;
9f083493 690 /* Short packets are padded with zeros. Receiving a packet
80337b66
FB
691 < 64 bytes long is considered an error condition. */
692 if (size < 64)
693 packetsize = 64;
694 else
695 packetsize = (size & ~1);
696 packetsize += 6;
697 crc = (s->rcr & RCR_STRIP_CRC) == 0;
698 if (crc)
699 packetsize += 4;
700 /* TODO: Flag overrun and receive errors. */
701 if (packetsize > 2048)
4f1c942b 702 return -1;
80337b66
FB
703 packetnum = smc91c111_allocate_packet(s);
704 if (packetnum == 0x80)
4f1c942b 705 return -1;
80337b66
FB
706 s->rx_fifo[s->rx_fifo_len++] = packetnum;
707
708 p = &s->data[packetnum][0];
709 /* ??? Multicast packets? */
710 status = 0;
711 if (size > 1518)
712 status |= RS_TOOLONG;
713 if (size & 1)
714 status |= RS_ODDFRAME;
715 *(p++) = status & 0xff;
716 *(p++) = status >> 8;
717 *(p++) = packetsize & 0xff;
718 *(p++) = packetsize >> 8;
719 memcpy(p, buf, size & ~1);
720 p += (size & ~1);
721 /* Pad short packets. */
722 if (size < 64) {
723 int pad;
3b46e624 724
80337b66
FB
725 if (size & 1)
726 *(p++) = buf[size - 1];
727 pad = 64 - size;
728 memset(p, 0, pad);
729 p += pad;
730 size = 64;
731 }
732 /* It's not clear if the CRC should go before or after the last byte in
733 odd sized packets. Linux disables the CRC, so that's no help.
734 The pictures in the documentation show the CRC aligned on a 16-bit
735 boundary before the last odd byte, so that's what we do. */
736 if (crc) {
737 crc = crc32(~0, buf, size);
738 *(p++) = crc & 0xff; crc >>= 8;
739 *(p++) = crc & 0xff; crc >>= 8;
740 *(p++) = crc & 0xff; crc >>= 8;
22ed1d34 741 *(p++) = crc & 0xff;
80337b66
FB
742 }
743 if (size & 1) {
744 *(p++) = buf[size - 1];
22ed1d34 745 *p = 0x60;
80337b66
FB
746 } else {
747 *(p++) = 0;
22ed1d34 748 *p = 0x40;
80337b66
FB
749 }
750 /* TODO: Raise early RX interrupt? */
751 s->int_level |= INT_RCV;
752 smc91c111_update(s);
4f1c942b
MM
753
754 return size;
80337b66
FB
755}
756
5a95b51d
PM
757static const MemoryRegionOps smc91c111_mem_ops = {
758 /* The special case for 32 bit writes to 0xc means we can't just
759 * set .impl.min/max_access_size to 1, unfortunately
760 */
50a22d0d
PM
761 .read = smc91c111_readfn,
762 .write = smc91c111_writefn,
763 .valid.min_access_size = 1,
764 .valid.max_access_size = 4,
5a95b51d 765 .endianness = DEVICE_NATIVE_ENDIAN,
80337b66
FB
766};
767
42a4260f 768static NetClientInfo net_smc91c111_info = {
f394b2e2 769 .type = NET_CLIENT_DRIVER_NIC,
42a4260f 770 .size = sizeof(NICState),
8d06b149 771 .can_receive = smc91c111_can_receive_nc,
42a4260f 772 .receive = smc91c111_receive,
42a4260f
MM
773};
774
f5ac82ce 775static void smc91c111_realize(DeviceState *dev, Error **errp)
80337b66 776{
f5ac82ce 777 SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
926d152e
AF
778 smc91c111_state *s = SMC91C111(dev);
779
eedfac6f 780 memory_region_init_io(&s->mmio, OBJECT(s), &smc91c111_mem_ops, s,
5a95b51d 781 "smc91c111-mmio", 16);
926d152e
AF
782 sysbus_init_mmio(sbd, &s->mmio);
783 sysbus_init_irq(sbd, &s->irq);
50132156 784 qemu_macaddr_default_if_unset(&s->conf.macaddr);
42a4260f 785 s->nic = qemu_new_nic(&net_smc91c111_info, &s->conf,
926d152e 786 object_get_typename(OBJECT(dev)), dev->id, s);
b356f76d 787 qemu_format_nic_info_str(qemu_get_queue(s->nic), s->conf.macaddr.a);
80337b66
FB
788 /* ??? Save/restore. */
789}
418dcf5b 790
999e12bb
AL
791static Property smc91c111_properties[] = {
792 DEFINE_NIC_PROPERTIES(smc91c111_state, conf),
793 DEFINE_PROP_END_OF_LIST(),
794};
795
796static void smc91c111_class_init(ObjectClass *klass, void *data)
797{
39bffca2 798 DeviceClass *dc = DEVICE_CLASS(klass);
999e12bb 799
f5ac82ce 800 dc->realize = smc91c111_realize;
39bffca2
AL
801 dc->reset = smc91c111_reset;
802 dc->vmsd = &vmstate_smc91c111;
4f67d30b 803 device_class_set_props(dc, smc91c111_properties);
999e12bb
AL
804}
805
8c43a6f0 806static const TypeInfo smc91c111_info = {
926d152e 807 .name = TYPE_SMC91C111,
39bffca2
AL
808 .parent = TYPE_SYS_BUS_DEVICE,
809 .instance_size = sizeof(smc91c111_state),
810 .class_init = smc91c111_class_init,
50132156
GH
811};
812
83f7d43a 813static void smc91c111_register_types(void)
418dcf5b 814{
39bffca2 815 type_register_static(&smc91c111_info);
418dcf5b
PB
816}
817
818/* Legacy helper function. Should go away when machine config files are
819 implemented. */
820void smc91c111_init(NICInfo *nd, uint32_t base, qemu_irq irq)
821{
822 DeviceState *dev;
823 SysBusDevice *s;
824
825 qemu_check_nic_model(nd, "smc91c111");
3e80f690 826 dev = qdev_new(TYPE_SMC91C111);
50132156 827 qdev_set_nic_properties(dev, nd);
1356b98d 828 s = SYS_BUS_DEVICE(dev);
3c6ef471 829 sysbus_realize_and_unref(s, &error_fatal);
418dcf5b
PB
830 sysbus_mmio_map(s, 0, base);
831 sysbus_connect_irq(s, 0, irq);
832}
833
83f7d43a 834type_init(smc91c111_register_types)