]> git.proxmox.com Git - mirror_qemu.git/blame - hw/net/xilinx_ethlite.c
s390x: Bump the "qemu" CPU model up to a stripped-down z13
[mirror_qemu.git] / hw / net / xilinx_ethlite.c
CommitLineData
b43848a1
EI
1/*
2 * QEMU model of the Xilinx Ethernet Lite MAC.
3 *
4 * Copyright (c) 2009 Edgar E. Iglesias.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
24
e8d40465 25#include "qemu/osdep.h"
4771d756
PB
26#include "qemu-common.h"
27#include "cpu.h" /* FIXME should not use tswap* */
83c9f4ca
PB
28#include "hw/sysbus.h"
29#include "hw/hw.h"
1422e32d 30#include "net/net.h"
b43848a1
EI
31
32#define D(x)
33#define R_TX_BUF0 0
34#define R_TX_LEN0 (0x07f4 / 4)
35#define R_TX_GIE0 (0x07f8 / 4)
36#define R_TX_CTRL0 (0x07fc / 4)
37#define R_TX_BUF1 (0x0800 / 4)
38#define R_TX_LEN1 (0x0ff4 / 4)
39#define R_TX_CTRL1 (0x0ffc / 4)
40
41#define R_RX_BUF0 (0x1000 / 4)
42#define R_RX_CTRL0 (0x17fc / 4)
43#define R_RX_BUF1 (0x1800 / 4)
44#define R_RX_CTRL1 (0x1ffc / 4)
45#define R_MAX (0x2000 / 4)
46
47#define GIE_GIE 0x80000000
48
49#define CTRL_I 0x8
50#define CTRL_P 0x2
51#define CTRL_S 0x1
52
91a28042
AF
53#define TYPE_XILINX_ETHLITE "xlnx.xps-ethernetlite"
54#define XILINX_ETHLITE(obj) \
55 OBJECT_CHECK(struct xlx_ethlite, (obj), TYPE_XILINX_ETHLITE)
56
b43848a1
EI
57struct xlx_ethlite
58{
91a28042
AF
59 SysBusDevice parent_obj;
60
010f3f5f 61 MemoryRegion mmio;
b43848a1 62 qemu_irq irq;
d7539ab4 63 NICState *nic;
17d1ae3c 64 NICConf conf;
b43848a1 65
ee6847d1
GH
66 uint32_t c_tx_pingpong;
67 uint32_t c_rx_pingpong;
b43848a1
EI
68 unsigned int txbuf;
69 unsigned int rxbuf;
70
b43848a1
EI
71 uint32_t regs[R_MAX];
72};
73
74static inline void eth_pulse_irq(struct xlx_ethlite *s)
75{
76 /* Only the first gie reg is active. */
77 if (s->regs[R_TX_GIE0] & GIE_GIE) {
78 qemu_irq_pulse(s->irq);
79 }
80}
81
010f3f5f 82static uint64_t
a8170e5e 83eth_read(void *opaque, hwaddr addr, unsigned int size)
b43848a1
EI
84{
85 struct xlx_ethlite *s = opaque;
86 uint32_t r = 0;
87
88 addr >>= 2;
89
90 switch (addr)
91 {
92 case R_TX_GIE0:
93 case R_TX_LEN0:
94 case R_TX_LEN1:
95 case R_TX_CTRL1:
96 case R_TX_CTRL0:
97 case R_RX_CTRL1:
98 case R_RX_CTRL0:
99 r = s->regs[addr];
6034fe7b 100 D(qemu_log("%s " TARGET_FMT_plx "=%x\n", __func__, addr * 4, r));
b43848a1
EI
101 break;
102
b43848a1 103 default:
d48751ed 104 r = tswap32(s->regs[addr]);
b43848a1
EI
105 break;
106 }
107 return r;
108}
109
110static void
a8170e5e 111eth_write(void *opaque, hwaddr addr,
010f3f5f 112 uint64_t val64, unsigned int size)
b43848a1
EI
113{
114 struct xlx_ethlite *s = opaque;
115 unsigned int base = 0;
010f3f5f 116 uint32_t value = val64;
b43848a1
EI
117
118 addr >>= 2;
119 switch (addr)
120 {
121 case R_TX_CTRL0:
122 case R_TX_CTRL1:
123 if (addr == R_TX_CTRL1)
124 base = 0x800 / 4;
125
6034fe7b
EI
126 D(qemu_log("%s addr=" TARGET_FMT_plx " val=%x\n",
127 __func__, addr * 4, value));
b43848a1 128 if ((value & (CTRL_P | CTRL_S)) == CTRL_S) {
b356f76d 129 qemu_send_packet(qemu_get_queue(s->nic),
b43848a1
EI
130 (void *) &s->regs[base],
131 s->regs[base + R_TX_LEN0]);
132 D(qemu_log("eth_tx %d\n", s->regs[base + R_TX_LEN0]));
133 if (s->regs[base + R_TX_CTRL0] & CTRL_I)
134 eth_pulse_irq(s);
135 } else if ((value & (CTRL_P | CTRL_S)) == (CTRL_P | CTRL_S)) {
17d1ae3c 136 memcpy(&s->conf.macaddr.a[0], &s->regs[base], 6);
b43848a1
EI
137 if (s->regs[base + R_TX_CTRL0] & CTRL_I)
138 eth_pulse_irq(s);
139 }
140
141 /* We are fast and get ready pretty much immediately so
142 we actually never flip the S nor P bits to one. */
143 s->regs[addr] = value & ~(CTRL_P | CTRL_S);
144 break;
145
146 /* Keep these native. */
2f991adb
PC
147 case R_RX_CTRL0:
148 case R_RX_CTRL1:
149 if (!(value & CTRL_S)) {
b356f76d 150 qemu_flush_queued_packets(qemu_get_queue(s->nic));
2f991adb 151 }
31da45ce 152 /* fall through */
b43848a1
EI
153 case R_TX_LEN0:
154 case R_TX_LEN1:
155 case R_TX_GIE0:
6034fe7b
EI
156 D(qemu_log("%s addr=" TARGET_FMT_plx " val=%x\n",
157 __func__, addr * 4, value));
b43848a1
EI
158 s->regs[addr] = value;
159 break;
160
b43848a1 161 default:
d48751ed 162 s->regs[addr] = tswap32(value);
b43848a1
EI
163 break;
164 }
165}
166
010f3f5f
EI
167static const MemoryRegionOps eth_ops = {
168 .read = eth_read,
169 .write = eth_write,
170 .endianness = DEVICE_NATIVE_ENDIAN,
171 .valid = {
172 .min_access_size = 4,
173 .max_access_size = 4
174 }
b43848a1
EI
175};
176
4e68f7a0 177static int eth_can_rx(NetClientState *nc)
b43848a1 178{
cc1f0f45 179 struct xlx_ethlite *s = qemu_get_nic_opaque(nc);
808fb9f2
PC
180 unsigned int rxbase = s->rxbuf * (0x800 / 4);
181
182 return !(s->regs[rxbase + R_RX_CTRL0] & CTRL_S);
b43848a1
EI
183}
184
4e68f7a0 185static ssize_t eth_rx(NetClientState *nc, const uint8_t *buf, size_t size)
b43848a1 186{
cc1f0f45 187 struct xlx_ethlite *s = qemu_get_nic_opaque(nc);
b43848a1 188 unsigned int rxbase = s->rxbuf * (0x800 / 4);
b43848a1
EI
189
190 /* DA filter. */
17d1ae3c 191 if (!(buf[0] & 0x80) && memcmp(&s->conf.macaddr.a[0], buf, 6))
df12c1f5 192 return size;
b43848a1
EI
193
194 if (s->regs[rxbase + R_RX_CTRL0] & CTRL_S) {
195 D(qemu_log("ethlite lost packet %x\n", s->regs[R_RX_CTRL0]));
df12c1f5 196 return -1;
b43848a1
EI
197 }
198
6034fe7b 199 D(qemu_log("%s %zd rxbase=%x\n", __func__, size, rxbase));
a0d1cbda 200 if (size > (R_MAX - R_RX_BUF0 - rxbase) * 4) {
201 D(qemu_log("ethlite packet is too big, size=%x\n", size));
202 return -1;
203 }
b43848a1
EI
204 memcpy(&s->regs[rxbase + R_RX_BUF0], buf, size);
205
b43848a1 206 s->regs[rxbase + R_RX_CTRL0] |= CTRL_S;
40e76f73 207 if (s->regs[R_RX_CTRL0] & CTRL_I) {
b43848a1 208 eth_pulse_irq(s);
40e76f73 209 }
b43848a1
EI
210
211 /* If c_rx_pingpong was set flip buffers. */
212 s->rxbuf ^= s->c_rx_pingpong;
df12c1f5 213 return size;
b43848a1
EI
214}
215
8c6d9672
PC
216static void xilinx_ethlite_reset(DeviceState *dev)
217{
218 struct xlx_ethlite *s = XILINX_ETHLITE(dev);
219
220 s->rxbuf = 0;
221}
222
d7539ab4 223static NetClientInfo net_xilinx_ethlite_info = {
f394b2e2 224 .type = NET_CLIENT_DRIVER_NIC,
d7539ab4
MM
225 .size = sizeof(NICState),
226 .can_receive = eth_can_rx,
227 .receive = eth_rx,
d7539ab4
MM
228};
229
e8198f6e 230static void xilinx_ethlite_realize(DeviceState *dev, Error **errp)
b43848a1 231{
91a28042 232 struct xlx_ethlite *s = XILINX_ETHLITE(dev);
b43848a1 233
17d1ae3c 234 qemu_macaddr_default_if_unset(&s->conf.macaddr);
d7539ab4 235 s->nic = qemu_new_nic(&net_xilinx_ethlite_info, &s->conf,
91a28042 236 object_get_typename(OBJECT(dev)), dev->id, s);
b356f76d 237 qemu_format_nic_info_str(qemu_get_queue(s->nic), s->conf.macaddr.a);
e8198f6e
PC
238}
239
240static void xilinx_ethlite_init(Object *obj)
241{
242 struct xlx_ethlite *s = XILINX_ETHLITE(obj);
243
244 sysbus_init_irq(SYS_BUS_DEVICE(obj), &s->irq);
245
246 memory_region_init_io(&s->mmio, obj, &eth_ops, s,
247 "xlnx.xps-ethernetlite", R_MAX * 4);
248 sysbus_init_mmio(SYS_BUS_DEVICE(obj), &s->mmio);
b43848a1
EI
249}
250
999e12bb 251static Property xilinx_ethlite_properties[] = {
b2d85c34
PC
252 DEFINE_PROP_UINT32("tx-ping-pong", struct xlx_ethlite, c_tx_pingpong, 1),
253 DEFINE_PROP_UINT32("rx-ping-pong", struct xlx_ethlite, c_rx_pingpong, 1),
999e12bb
AL
254 DEFINE_NIC_PROPERTIES(struct xlx_ethlite, conf),
255 DEFINE_PROP_END_OF_LIST(),
256};
257
258static void xilinx_ethlite_class_init(ObjectClass *klass, void *data)
259{
39bffca2 260 DeviceClass *dc = DEVICE_CLASS(klass);
999e12bb 261
e8198f6e 262 dc->realize = xilinx_ethlite_realize;
8c6d9672 263 dc->reset = xilinx_ethlite_reset;
39bffca2 264 dc->props = xilinx_ethlite_properties;
999e12bb
AL
265}
266
8c43a6f0 267static const TypeInfo xilinx_ethlite_info = {
91a28042 268 .name = TYPE_XILINX_ETHLITE,
39bffca2
AL
269 .parent = TYPE_SYS_BUS_DEVICE,
270 .instance_size = sizeof(struct xlx_ethlite),
e8198f6e 271 .instance_init = xilinx_ethlite_init,
39bffca2 272 .class_init = xilinx_ethlite_class_init,
ee6847d1
GH
273};
274
83f7d43a 275static void xilinx_ethlite_register_types(void)
b43848a1 276{
39bffca2 277 type_register_static(&xilinx_ethlite_info);
b43848a1
EI
278}
279
83f7d43a 280type_init(xilinx_ethlite_register_types)