]> git.proxmox.com Git - mirror_qemu.git/blame - hw/pc.c
Spelling fixes in comments and documentation
[mirror_qemu.git] / hw / pc.c
CommitLineData
80cabfad
FB
1/*
2 * QEMU PC System Emulator
5fafdf24 3 *
80cabfad 4 * Copyright (c) 2003-2004 Fabrice Bellard
5fafdf24 5 *
80cabfad
FB
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
87ecb68b
PB
24#include "hw.h"
25#include "pc.h"
aa28b9bf 26#include "apic.h"
87ecb68b 27#include "fdc.h"
c0897e0c 28#include "ide.h"
87ecb68b 29#include "pci.h"
18e08a55 30#include "vmware_vga.h"
376253ec 31#include "monitor.h"
3cce6243 32#include "fw_cfg.h"
16b29ae1 33#include "hpet_emul.h"
b6f6e3d3 34#include "smbios.h"
ca20cf32
BS
35#include "loader.h"
36#include "elf.h"
52001445 37#include "multiboot.h"
1d914fa0 38#include "mc146818rtc.h"
b1277b03 39#include "i8254.h"
302fe51b 40#include "pcspk.h"
60ba3cc2 41#include "msi.h"
822557eb 42#include "sysbus.h"
666daa68 43#include "sysemu.h"
9b5b76d4 44#include "kvm.h"
1d31f66b 45#include "kvm_i386.h"
9468e9c4 46#include "xen.h"
2446333c 47#include "blockdev.h"
2b584959 48#include "hw/block-common.h"
a19cbfb3 49#include "ui/qemu-spice.h"
00cb2a99 50#include "memory.h"
be20f9e9 51#include "exec-memory.h"
c2d8d311 52#include "arch_init.h"
ee785fed 53#include "bitmap.h"
c1195d16 54#include "vga-pci.h"
80cabfad 55
b41a2cd1
FB
56/* output Bochs bios info messages */
57//#define DEBUG_BIOS
58
471fd342
BS
59/* debug PC/ISA interrupts */
60//#define DEBUG_IRQ
61
62#ifdef DEBUG_IRQ
63#define DPRINTF(fmt, ...) \
64 do { printf("CPUIRQ: " fmt , ## __VA_ARGS__); } while (0)
65#else
66#define DPRINTF(fmt, ...)
67#endif
68
a80274c3
PB
69/* Leave a chunk of memory at the top of RAM for the BIOS ACPI tables. */
70#define ACPI_DATA_SIZE 0x10000
3cce6243 71#define BIOS_CFG_IOPORT 0x510
8a92ea2f 72#define FW_CFG_ACPI_TABLES (FW_CFG_ARCH_LOCAL + 0)
b6f6e3d3 73#define FW_CFG_SMBIOS_ENTRIES (FW_CFG_ARCH_LOCAL + 1)
6b35e7bf 74#define FW_CFG_IRQ0_OVERRIDE (FW_CFG_ARCH_LOCAL + 2)
4c5b10b7 75#define FW_CFG_E820_TABLE (FW_CFG_ARCH_LOCAL + 3)
40ac17cd 76#define FW_CFG_HPET (FW_CFG_ARCH_LOCAL + 4)
80cabfad 77
92a16d7a
BS
78#define MSI_ADDR_BASE 0xfee00000
79
4c5b10b7
JS
80#define E820_NR_ENTRIES 16
81
82struct e820_entry {
83 uint64_t address;
84 uint64_t length;
85 uint32_t type;
541dc0d4 86} QEMU_PACKED __attribute((__aligned__(4)));
4c5b10b7
JS
87
88struct e820_table {
89 uint32_t count;
90 struct e820_entry entry[E820_NR_ENTRIES];
541dc0d4 91} QEMU_PACKED __attribute((__aligned__(4)));
4c5b10b7
JS
92
93static struct e820_table e820_table;
dd703b99 94struct hpet_fw_config hpet_cfg = {.count = UINT8_MAX};
4c5b10b7 95
b881fbe9 96void gsi_handler(void *opaque, int n, int level)
1452411b 97{
b881fbe9 98 GSIState *s = opaque;
1452411b 99
b881fbe9
JK
100 DPRINTF("pc: %s GSI %d\n", level ? "raising" : "lowering", n);
101 if (n < ISA_NUM_IRQS) {
102 qemu_set_irq(s->i8259_irq[n], level);
1632dc6a 103 }
b881fbe9 104 qemu_set_irq(s->ioapic_irq[n], level);
2e9947d2 105}
1452411b 106
b41a2cd1 107static void ioport80_write(void *opaque, uint32_t addr, uint32_t data)
80cabfad
FB
108{
109}
110
f929aad6 111/* MSDOS compatibility mode FPU exception support */
d537cf6c 112static qemu_irq ferr_irq;
8e78eb28
IY
113
114void pc_register_ferr_irq(qemu_irq irq)
115{
116 ferr_irq = irq;
117}
118
f929aad6
FB
119/* XXX: add IGNNE support */
120void cpu_set_ferr(CPUX86State *s)
121{
d537cf6c 122 qemu_irq_raise(ferr_irq);
f929aad6
FB
123}
124
125static void ioportF0_write(void *opaque, uint32_t addr, uint32_t data)
126{
d537cf6c 127 qemu_irq_lower(ferr_irq);
f929aad6
FB
128}
129
28ab0e2e 130/* TSC handling */
28ab0e2e
FB
131uint64_t cpu_get_tsc(CPUX86State *env)
132{
4a1418e0 133 return cpu_get_ticks();
28ab0e2e
FB
134}
135
a5954d5c 136/* SMM support */
f885f1ea
IY
137
138static cpu_set_smm_t smm_set;
139static void *smm_arg;
140
141void cpu_smm_register(cpu_set_smm_t callback, void *arg)
142{
143 assert(smm_set == NULL);
144 assert(smm_arg == NULL);
145 smm_set = callback;
146 smm_arg = arg;
147}
148
4a8fa5dc 149void cpu_smm_update(CPUX86State *env)
a5954d5c 150{
f885f1ea
IY
151 if (smm_set && smm_arg && env == first_cpu)
152 smm_set(!!(env->hflags & HF_SMM_MASK), smm_arg);
a5954d5c
FB
153}
154
155
3de388f6 156/* IRQ handling */
4a8fa5dc 157int cpu_get_pic_interrupt(CPUX86State *env)
3de388f6
FB
158{
159 int intno;
160
cf6d64bf 161 intno = apic_get_interrupt(env->apic_state);
3de388f6 162 if (intno >= 0) {
3de388f6
FB
163 return intno;
164 }
3de388f6 165 /* read the irq from the PIC */
cf6d64bf 166 if (!apic_accept_pic_intr(env->apic_state)) {
0e21e12b 167 return -1;
cf6d64bf 168 }
0e21e12b 169
3de388f6
FB
170 intno = pic_read_irq(isa_pic);
171 return intno;
172}
173
d537cf6c 174static void pic_irq_request(void *opaque, int irq, int level)
3de388f6 175{
4a8fa5dc 176 CPUX86State *env = first_cpu;
a5b38b51 177
471fd342 178 DPRINTF("pic_irqs: %s irq %d\n", level? "raise" : "lower", irq);
d5529471
AJ
179 if (env->apic_state) {
180 while (env) {
cf6d64bf
BS
181 if (apic_accept_pic_intr(env->apic_state)) {
182 apic_deliver_pic_intr(env->apic_state, level);
183 }
d5529471
AJ
184 env = env->next_cpu;
185 }
186 } else {
b614106a
AJ
187 if (level)
188 cpu_interrupt(env, CPU_INTERRUPT_HARD);
189 else
190 cpu_reset_interrupt(env, CPU_INTERRUPT_HARD);
a5b38b51 191 }
3de388f6
FB
192}
193
b0a21b53
FB
194/* PC cmos mappings */
195
80cabfad
FB
196#define REG_EQUIPMENT_BYTE 0x14
197
d288c7ba 198static int cmos_get_fd_drive_type(FDriveType fd0)
777428f2
FB
199{
200 int val;
201
202 switch (fd0) {
d288c7ba 203 case FDRIVE_DRV_144:
777428f2
FB
204 /* 1.44 Mb 3"5 drive */
205 val = 4;
206 break;
d288c7ba 207 case FDRIVE_DRV_288:
777428f2
FB
208 /* 2.88 Mb 3"5 drive */
209 val = 5;
210 break;
d288c7ba 211 case FDRIVE_DRV_120:
777428f2
FB
212 /* 1.2 Mb 5"5 drive */
213 val = 2;
214 break;
d288c7ba 215 case FDRIVE_DRV_NONE:
777428f2
FB
216 default:
217 val = 0;
218 break;
219 }
220 return val;
221}
222
9139046c
MA
223static void cmos_init_hd(ISADevice *s, int type_ofs, int info_ofs,
224 int16_t cylinders, int8_t heads, int8_t sectors)
ba6c2377 225{
ba6c2377
FB
226 rtc_set_memory(s, type_ofs, 47);
227 rtc_set_memory(s, info_ofs, cylinders);
228 rtc_set_memory(s, info_ofs + 1, cylinders >> 8);
229 rtc_set_memory(s, info_ofs + 2, heads);
230 rtc_set_memory(s, info_ofs + 3, 0xff);
231 rtc_set_memory(s, info_ofs + 4, 0xff);
232 rtc_set_memory(s, info_ofs + 5, 0xc0 | ((heads > 8) << 3));
233 rtc_set_memory(s, info_ofs + 6, cylinders);
234 rtc_set_memory(s, info_ofs + 7, cylinders >> 8);
235 rtc_set_memory(s, info_ofs + 8, sectors);
236}
237
6ac0e82d
AZ
238/* convert boot_device letter to something recognizable by the bios */
239static int boot_device2nibble(char boot_device)
240{
241 switch(boot_device) {
242 case 'a':
243 case 'b':
244 return 0x01; /* floppy boot */
245 case 'c':
246 return 0x02; /* hard drive boot */
247 case 'd':
248 return 0x03; /* CD-ROM boot */
249 case 'n':
250 return 0x04; /* Network boot */
251 }
252 return 0;
253}
254
1d914fa0 255static int set_boot_dev(ISADevice *s, const char *boot_device, int fd_bootchk)
0ecdffbb
AJ
256{
257#define PC_MAX_BOOT_DEVICES 3
0ecdffbb
AJ
258 int nbds, bds[3] = { 0, };
259 int i;
260
261 nbds = strlen(boot_device);
262 if (nbds > PC_MAX_BOOT_DEVICES) {
1ecda02b 263 error_report("Too many boot devices for PC");
0ecdffbb
AJ
264 return(1);
265 }
266 for (i = 0; i < nbds; i++) {
267 bds[i] = boot_device2nibble(boot_device[i]);
268 if (bds[i] == 0) {
1ecda02b
MA
269 error_report("Invalid boot device for PC: '%c'",
270 boot_device[i]);
0ecdffbb
AJ
271 return(1);
272 }
273 }
274 rtc_set_memory(s, 0x3d, (bds[1] << 4) | bds[0]);
d9346e81 275 rtc_set_memory(s, 0x38, (bds[2] << 4) | (fd_bootchk ? 0x0 : 0x1));
0ecdffbb
AJ
276 return(0);
277}
278
d9346e81
MA
279static int pc_boot_set(void *opaque, const char *boot_device)
280{
281 return set_boot_dev(opaque, boot_device, 0);
282}
283
c0897e0c
MA
284typedef struct pc_cmos_init_late_arg {
285 ISADevice *rtc_state;
9139046c 286 BusState *idebus[2];
c0897e0c
MA
287} pc_cmos_init_late_arg;
288
289static void pc_cmos_init_late(void *opaque)
290{
291 pc_cmos_init_late_arg *arg = opaque;
292 ISADevice *s = arg->rtc_state;
9139046c
MA
293 int16_t cylinders;
294 int8_t heads, sectors;
c0897e0c 295 int val;
2adc99b2 296 int i, trans;
c0897e0c 297
9139046c
MA
298 val = 0;
299 if (ide_get_geometry(arg->idebus[0], 0,
300 &cylinders, &heads, &sectors) >= 0) {
301 cmos_init_hd(s, 0x19, 0x1b, cylinders, heads, sectors);
302 val |= 0xf0;
303 }
304 if (ide_get_geometry(arg->idebus[0], 1,
305 &cylinders, &heads, &sectors) >= 0) {
306 cmos_init_hd(s, 0x1a, 0x24, cylinders, heads, sectors);
307 val |= 0x0f;
308 }
309 rtc_set_memory(s, 0x12, val);
c0897e0c
MA
310
311 val = 0;
312 for (i = 0; i < 4; i++) {
9139046c
MA
313 /* NOTE: ide_get_geometry() returns the physical
314 geometry. It is always such that: 1 <= sects <= 63, 1
315 <= heads <= 16, 1 <= cylinders <= 16383. The BIOS
316 geometry can be different if a translation is done. */
317 if (ide_get_geometry(arg->idebus[i / 2], i % 2,
318 &cylinders, &heads, &sectors) >= 0) {
2adc99b2
MA
319 trans = ide_get_bios_chs_trans(arg->idebus[i / 2], i % 2) - 1;
320 assert((trans & ~3) == 0);
321 val |= trans << (i * 2);
c0897e0c
MA
322 }
323 }
324 rtc_set_memory(s, 0x39, val);
325
326 qemu_unregister_reset(pc_cmos_init_late, opaque);
327}
328
845773ab 329void pc_cmos_init(ram_addr_t ram_size, ram_addr_t above_4g_mem_size,
c0897e0c 330 const char *boot_device,
34d4260e 331 ISADevice *floppy, BusState *idebus0, BusState *idebus1,
63ffb564 332 ISADevice *s)
80cabfad 333{
61a8d649 334 int val, nb, i;
980bda8b 335 FDriveType fd_type[2] = { FDRIVE_DRV_NONE, FDRIVE_DRV_NONE };
c0897e0c 336 static pc_cmos_init_late_arg arg;
b0a21b53 337
b0a21b53 338 /* various important CMOS locations needed by PC/Bochs bios */
80cabfad
FB
339
340 /* memory size */
e89001f7
MA
341 /* base memory (first MiB) */
342 val = MIN(ram_size / 1024, 640);
333190eb
FB
343 rtc_set_memory(s, 0x15, val);
344 rtc_set_memory(s, 0x16, val >> 8);
e89001f7
MA
345 /* extended memory (next 64MiB) */
346 if (ram_size > 1024 * 1024) {
347 val = (ram_size - 1024 * 1024) / 1024;
348 } else {
349 val = 0;
350 }
80cabfad
FB
351 if (val > 65535)
352 val = 65535;
b0a21b53
FB
353 rtc_set_memory(s, 0x17, val);
354 rtc_set_memory(s, 0x18, val >> 8);
355 rtc_set_memory(s, 0x30, val);
356 rtc_set_memory(s, 0x31, val >> 8);
e89001f7
MA
357 /* memory between 16MiB and 4GiB */
358 if (ram_size > 16 * 1024 * 1024) {
359 val = (ram_size - 16 * 1024 * 1024) / 65536;
360 } else {
9da98861 361 val = 0;
e89001f7 362 }
80cabfad
FB
363 if (val > 65535)
364 val = 65535;
b0a21b53
FB
365 rtc_set_memory(s, 0x34, val);
366 rtc_set_memory(s, 0x35, val >> 8);
e89001f7
MA
367 /* memory above 4GiB */
368 val = above_4g_mem_size / 65536;
369 rtc_set_memory(s, 0x5b, val);
370 rtc_set_memory(s, 0x5c, val >> 8);
371 rtc_set_memory(s, 0x5d, val >> 16);
3b46e624 372
298e01b6
AJ
373 /* set the number of CPU */
374 rtc_set_memory(s, 0x5f, smp_cpus - 1);
375
6ac0e82d 376 /* set boot devices, and disable floppy signature check if requested */
d9346e81 377 if (set_boot_dev(s, boot_device, fd_bootchk)) {
28c5af54
JM
378 exit(1);
379 }
80cabfad 380
b41a2cd1 381 /* floppy type */
34d4260e 382 if (floppy) {
34d4260e 383 for (i = 0; i < 2; i++) {
61a8d649 384 fd_type[i] = isa_fdc_get_drive_type(floppy, i);
63ffb564
BS
385 }
386 }
387 val = (cmos_get_fd_drive_type(fd_type[0]) << 4) |
388 cmos_get_fd_drive_type(fd_type[1]);
b0a21b53 389 rtc_set_memory(s, 0x10, val);
3b46e624 390
b0a21b53 391 val = 0;
b41a2cd1 392 nb = 0;
63ffb564 393 if (fd_type[0] < FDRIVE_DRV_NONE) {
80cabfad 394 nb++;
d288c7ba 395 }
63ffb564 396 if (fd_type[1] < FDRIVE_DRV_NONE) {
80cabfad 397 nb++;
d288c7ba 398 }
80cabfad
FB
399 switch (nb) {
400 case 0:
401 break;
402 case 1:
b0a21b53 403 val |= 0x01; /* 1 drive, ready for boot */
80cabfad
FB
404 break;
405 case 2:
b0a21b53 406 val |= 0x41; /* 2 drives, ready for boot */
80cabfad
FB
407 break;
408 }
b0a21b53
FB
409 val |= 0x02; /* FPU is there */
410 val |= 0x04; /* PS/2 mouse installed */
411 rtc_set_memory(s, REG_EQUIPMENT_BYTE, val);
412
ba6c2377 413 /* hard drives */
c0897e0c 414 arg.rtc_state = s;
9139046c
MA
415 arg.idebus[0] = idebus0;
416 arg.idebus[1] = idebus1;
c0897e0c 417 qemu_register_reset(pc_cmos_init_late, &arg);
80cabfad
FB
418}
419
4b78a802
BS
420/* port 92 stuff: could be split off */
421typedef struct Port92State {
422 ISADevice dev;
23af670e 423 MemoryRegion io;
4b78a802
BS
424 uint8_t outport;
425 qemu_irq *a20_out;
426} Port92State;
427
428static void port92_write(void *opaque, uint32_t addr, uint32_t val)
429{
430 Port92State *s = opaque;
431
432 DPRINTF("port92: write 0x%02x\n", val);
433 s->outport = val;
434 qemu_set_irq(*s->a20_out, (val >> 1) & 1);
435 if (val & 1) {
436 qemu_system_reset_request();
437 }
438}
439
440static uint32_t port92_read(void *opaque, uint32_t addr)
441{
442 Port92State *s = opaque;
443 uint32_t ret;
444
445 ret = s->outport;
446 DPRINTF("port92: read 0x%02x\n", ret);
447 return ret;
448}
449
450static void port92_init(ISADevice *dev, qemu_irq *a20_out)
451{
452 Port92State *s = DO_UPCAST(Port92State, dev, dev);
453
454 s->a20_out = a20_out;
455}
456
457static const VMStateDescription vmstate_port92_isa = {
458 .name = "port92",
459 .version_id = 1,
460 .minimum_version_id = 1,
461 .minimum_version_id_old = 1,
462 .fields = (VMStateField []) {
463 VMSTATE_UINT8(outport, Port92State),
464 VMSTATE_END_OF_LIST()
465 }
466};
467
468static void port92_reset(DeviceState *d)
469{
470 Port92State *s = container_of(d, Port92State, dev.qdev);
471
472 s->outport &= ~1;
473}
474
23af670e
RH
475static const MemoryRegionPortio port92_portio[] = {
476 { 0, 1, 1, .read = port92_read, .write = port92_write },
477 PORTIO_END_OF_LIST(),
478};
479
480static const MemoryRegionOps port92_ops = {
481 .old_portio = port92_portio
482};
483
4b78a802
BS
484static int port92_initfn(ISADevice *dev)
485{
486 Port92State *s = DO_UPCAST(Port92State, dev, dev);
487
23af670e
RH
488 memory_region_init_io(&s->io, &port92_ops, s, "port92", 1);
489 isa_register_ioport(dev, &s->io, 0x92);
490
4b78a802
BS
491 s->outport = 0;
492 return 0;
493}
494
8f04ee08
AL
495static void port92_class_initfn(ObjectClass *klass, void *data)
496{
39bffca2 497 DeviceClass *dc = DEVICE_CLASS(klass);
8f04ee08
AL
498 ISADeviceClass *ic = ISA_DEVICE_CLASS(klass);
499 ic->init = port92_initfn;
39bffca2
AL
500 dc->no_user = 1;
501 dc->reset = port92_reset;
502 dc->vmsd = &vmstate_port92_isa;
8f04ee08
AL
503}
504
39bffca2
AL
505static TypeInfo port92_info = {
506 .name = "port92",
507 .parent = TYPE_ISA_DEVICE,
508 .instance_size = sizeof(Port92State),
509 .class_init = port92_class_initfn,
4b78a802
BS
510};
511
83f7d43a 512static void port92_register_types(void)
4b78a802 513{
39bffca2 514 type_register_static(&port92_info);
4b78a802 515}
83f7d43a
AF
516
517type_init(port92_register_types)
4b78a802 518
956a3e6b 519static void handle_a20_line_change(void *opaque, int irq, int level)
59b8ad81 520{
4a8fa5dc 521 CPUX86State *cpu = opaque;
e1a23744 522
956a3e6b 523 /* XXX: send to all CPUs ? */
4b78a802 524 /* XXX: add logic to handle multiple A20 line sources */
956a3e6b 525 cpu_x86_set_a20(cpu, level);
e1a23744
FB
526}
527
80cabfad
FB
528/***********************************************************/
529/* Bochs BIOS debug ports */
530
9596ebb7 531static void bochs_bios_write(void *opaque, uint32_t addr, uint32_t val)
80cabfad 532{
a2f659ee
FB
533 static const char shutdown_str[8] = "Shutdown";
534 static int shutdown_index = 0;
3b46e624 535
80cabfad
FB
536 switch(addr) {
537 /* Bochs BIOS messages */
538 case 0x400:
539 case 0x401:
0550f9c1
BK
540 /* used to be panic, now unused */
541 break;
80cabfad
FB
542 case 0x402:
543 case 0x403:
544#ifdef DEBUG_BIOS
545 fprintf(stderr, "%c", val);
546#endif
547 break;
a2f659ee
FB
548 case 0x8900:
549 /* same as Bochs power off */
550 if (val == shutdown_str[shutdown_index]) {
551 shutdown_index++;
552 if (shutdown_index == 8) {
553 shutdown_index = 0;
554 qemu_system_shutdown_request();
555 }
556 } else {
557 shutdown_index = 0;
558 }
559 break;
80cabfad
FB
560
561 /* LGPL'ed VGA BIOS messages */
562 case 0x501:
563 case 0x502:
4333979e 564 exit((val << 1) | 1);
80cabfad
FB
565 case 0x500:
566 case 0x503:
567#ifdef DEBUG_BIOS
568 fprintf(stderr, "%c", val);
569#endif
570 break;
571 }
572}
573
4c5b10b7
JS
574int e820_add_entry(uint64_t address, uint64_t length, uint32_t type)
575{
8ca209ad 576 int index = le32_to_cpu(e820_table.count);
4c5b10b7
JS
577 struct e820_entry *entry;
578
579 if (index >= E820_NR_ENTRIES)
580 return -EBUSY;
8ca209ad 581 entry = &e820_table.entry[index++];
4c5b10b7 582
8ca209ad
AW
583 entry->address = cpu_to_le64(address);
584 entry->length = cpu_to_le64(length);
585 entry->type = cpu_to_le32(type);
4c5b10b7 586
8ca209ad
AW
587 e820_table.count = cpu_to_le32(index);
588 return index;
4c5b10b7
JS
589}
590
bf483392 591static void *bochs_bios_init(void)
80cabfad 592{
3cce6243 593 void *fw_cfg;
b6f6e3d3
AL
594 uint8_t *smbios_table;
595 size_t smbios_len;
11c2fd3e
AL
596 uint64_t *numa_fw_cfg;
597 int i, j;
3cce6243 598
b41a2cd1
FB
599 register_ioport_write(0x400, 1, 2, bochs_bios_write, NULL);
600 register_ioport_write(0x401, 1, 2, bochs_bios_write, NULL);
601 register_ioport_write(0x402, 1, 1, bochs_bios_write, NULL);
602 register_ioport_write(0x403, 1, 1, bochs_bios_write, NULL);
a2f659ee 603 register_ioport_write(0x8900, 1, 1, bochs_bios_write, NULL);
b41a2cd1 604
4333979e 605 register_ioport_write(0x501, 1, 1, bochs_bios_write, NULL);
b41a2cd1
FB
606 register_ioport_write(0x501, 1, 2, bochs_bios_write, NULL);
607 register_ioport_write(0x502, 1, 2, bochs_bios_write, NULL);
608 register_ioport_write(0x500, 1, 1, bochs_bios_write, NULL);
609 register_ioport_write(0x503, 1, 1, bochs_bios_write, NULL);
3cce6243
BS
610
611 fw_cfg = fw_cfg_init(BIOS_CFG_IOPORT, BIOS_CFG_IOPORT + 1, 0, 0);
bf483392 612
3cce6243 613 fw_cfg_add_i32(fw_cfg, FW_CFG_ID, 1);
905fdcb5 614 fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size);
80deece2
BS
615 fw_cfg_add_bytes(fw_cfg, FW_CFG_ACPI_TABLES, (uint8_t *)acpi_tables,
616 acpi_tables_len);
9b5b76d4 617 fw_cfg_add_i32(fw_cfg, FW_CFG_IRQ0_OVERRIDE, kvm_allows_irq0_override());
b6f6e3d3
AL
618
619 smbios_table = smbios_get_table(&smbios_len);
620 if (smbios_table)
621 fw_cfg_add_bytes(fw_cfg, FW_CFG_SMBIOS_ENTRIES,
622 smbios_table, smbios_len);
4c5b10b7
JS
623 fw_cfg_add_bytes(fw_cfg, FW_CFG_E820_TABLE, (uint8_t *)&e820_table,
624 sizeof(struct e820_table));
11c2fd3e 625
40ac17cd
GN
626 fw_cfg_add_bytes(fw_cfg, FW_CFG_HPET, (uint8_t *)&hpet_cfg,
627 sizeof(struct hpet_fw_config));
11c2fd3e
AL
628 /* allocate memory for the NUMA channel: one (64bit) word for the number
629 * of nodes, one word for each VCPU->node and one word for each node to
630 * hold the amount of memory.
631 */
991dfefd 632 numa_fw_cfg = g_malloc0((1 + max_cpus + nb_numa_nodes) * 8);
11c2fd3e 633 numa_fw_cfg[0] = cpu_to_le64(nb_numa_nodes);
991dfefd 634 for (i = 0; i < max_cpus; i++) {
11c2fd3e 635 for (j = 0; j < nb_numa_nodes; j++) {
ee785fed 636 if (test_bit(i, node_cpumask[j])) {
11c2fd3e
AL
637 numa_fw_cfg[i + 1] = cpu_to_le64(j);
638 break;
639 }
640 }
641 }
642 for (i = 0; i < nb_numa_nodes; i++) {
991dfefd 643 numa_fw_cfg[max_cpus + 1 + i] = cpu_to_le64(node_mem[i]);
11c2fd3e
AL
644 }
645 fw_cfg_add_bytes(fw_cfg, FW_CFG_NUMA, (uint8_t *)numa_fw_cfg,
991dfefd 646 (1 + max_cpus + nb_numa_nodes) * 8);
bf483392
AG
647
648 return fw_cfg;
80cabfad
FB
649}
650
642a4f96
TS
651static long get_file_size(FILE *f)
652{
653 long where, size;
654
655 /* XXX: on Unix systems, using fstat() probably makes more sense */
656
657 where = ftell(f);
658 fseek(f, 0, SEEK_END);
659 size = ftell(f);
660 fseek(f, where, SEEK_SET);
661
662 return size;
663}
664
f16408df 665static void load_linux(void *fw_cfg,
4fc9af53 666 const char *kernel_filename,
642a4f96 667 const char *initrd_filename,
e6ade764 668 const char *kernel_cmdline,
45a50b16 669 target_phys_addr_t max_ram_size)
642a4f96
TS
670{
671 uint16_t protocol;
5cea8590 672 int setup_size, kernel_size, initrd_size = 0, cmdline_size;
642a4f96 673 uint32_t initrd_max;
57a46d05 674 uint8_t header[8192], *setup, *kernel, *initrd_data;
c227f099 675 target_phys_addr_t real_addr, prot_addr, cmdline_addr, initrd_addr = 0;
45a50b16 676 FILE *f;
bf4e5d92 677 char *vmode;
642a4f96
TS
678
679 /* Align to 16 bytes as a paranoia measure */
680 cmdline_size = (strlen(kernel_cmdline)+16) & ~15;
681
682 /* load the kernel header */
683 f = fopen(kernel_filename, "rb");
684 if (!f || !(kernel_size = get_file_size(f)) ||
f16408df
AG
685 fread(header, 1, MIN(ARRAY_SIZE(header), kernel_size), f) !=
686 MIN(ARRAY_SIZE(header), kernel_size)) {
850810d0
JF
687 fprintf(stderr, "qemu: could not load kernel '%s': %s\n",
688 kernel_filename, strerror(errno));
642a4f96
TS
689 exit(1);
690 }
691
692 /* kernel protocol version */
bc4edd79 693#if 0
642a4f96 694 fprintf(stderr, "header magic: %#x\n", ldl_p(header+0x202));
bc4edd79 695#endif
642a4f96
TS
696 if (ldl_p(header+0x202) == 0x53726448)
697 protocol = lduw_p(header+0x206);
f16408df
AG
698 else {
699 /* This looks like a multiboot kernel. If it is, let's stop
700 treating it like a Linux kernel. */
52001445
AL
701 if (load_multiboot(fw_cfg, f, kernel_filename, initrd_filename,
702 kernel_cmdline, kernel_size, header))
82663ee2 703 return;
642a4f96 704 protocol = 0;
f16408df 705 }
642a4f96
TS
706
707 if (protocol < 0x200 || !(header[0x211] & 0x01)) {
708 /* Low kernel */
a37af289
BS
709 real_addr = 0x90000;
710 cmdline_addr = 0x9a000 - cmdline_size;
711 prot_addr = 0x10000;
642a4f96
TS
712 } else if (protocol < 0x202) {
713 /* High but ancient kernel */
a37af289
BS
714 real_addr = 0x90000;
715 cmdline_addr = 0x9a000 - cmdline_size;
716 prot_addr = 0x100000;
642a4f96
TS
717 } else {
718 /* High and recent kernel */
a37af289
BS
719 real_addr = 0x10000;
720 cmdline_addr = 0x20000;
721 prot_addr = 0x100000;
642a4f96
TS
722 }
723
bc4edd79 724#if 0
642a4f96 725 fprintf(stderr,
526ccb7a
AZ
726 "qemu: real_addr = 0x" TARGET_FMT_plx "\n"
727 "qemu: cmdline_addr = 0x" TARGET_FMT_plx "\n"
728 "qemu: prot_addr = 0x" TARGET_FMT_plx "\n",
a37af289
BS
729 real_addr,
730 cmdline_addr,
731 prot_addr);
bc4edd79 732#endif
642a4f96
TS
733
734 /* highest address for loading the initrd */
735 if (protocol >= 0x203)
736 initrd_max = ldl_p(header+0x22c);
737 else
738 initrd_max = 0x37ffffff;
739
e6ade764
GC
740 if (initrd_max >= max_ram_size-ACPI_DATA_SIZE)
741 initrd_max = max_ram_size-ACPI_DATA_SIZE-1;
642a4f96 742
57a46d05
AG
743 fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_ADDR, cmdline_addr);
744 fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_SIZE, strlen(kernel_cmdline)+1);
745 fw_cfg_add_bytes(fw_cfg, FW_CFG_CMDLINE_DATA,
746 (uint8_t*)strdup(kernel_cmdline),
747 strlen(kernel_cmdline)+1);
642a4f96
TS
748
749 if (protocol >= 0x202) {
a37af289 750 stl_p(header+0x228, cmdline_addr);
642a4f96
TS
751 } else {
752 stw_p(header+0x20, 0xA33F);
753 stw_p(header+0x22, cmdline_addr-real_addr);
754 }
755
bf4e5d92
PT
756 /* handle vga= parameter */
757 vmode = strstr(kernel_cmdline, "vga=");
758 if (vmode) {
759 unsigned int video_mode;
760 /* skip "vga=" */
761 vmode += 4;
762 if (!strncmp(vmode, "normal", 6)) {
763 video_mode = 0xffff;
764 } else if (!strncmp(vmode, "ext", 3)) {
765 video_mode = 0xfffe;
766 } else if (!strncmp(vmode, "ask", 3)) {
767 video_mode = 0xfffd;
768 } else {
769 video_mode = strtol(vmode, NULL, 0);
770 }
771 stw_p(header+0x1fa, video_mode);
772 }
773
642a4f96 774 /* loader type */
5cbdb3a3 775 /* High nybble = B reserved for QEMU; low nybble is revision number.
642a4f96
TS
776 If this code is substantially changed, you may want to consider
777 incrementing the revision. */
778 if (protocol >= 0x200)
779 header[0x210] = 0xB0;
780
781 /* heap */
782 if (protocol >= 0x201) {
783 header[0x211] |= 0x80; /* CAN_USE_HEAP */
784 stw_p(header+0x224, cmdline_addr-real_addr-0x200);
785 }
786
787 /* load initrd */
788 if (initrd_filename) {
789 if (protocol < 0x200) {
790 fprintf(stderr, "qemu: linux kernel too old to load a ram disk\n");
791 exit(1);
792 }
793
45a50b16 794 initrd_size = get_image_size(initrd_filename);
d6fa4b77
MK
795 if (initrd_size < 0) {
796 fprintf(stderr, "qemu: error reading initrd %s\n",
797 initrd_filename);
798 exit(1);
799 }
800
45a50b16 801 initrd_addr = (initrd_max-initrd_size) & ~4095;
57a46d05 802
7267c094 803 initrd_data = g_malloc(initrd_size);
57a46d05
AG
804 load_image(initrd_filename, initrd_data);
805
806 fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_ADDR, initrd_addr);
807 fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_SIZE, initrd_size);
808 fw_cfg_add_bytes(fw_cfg, FW_CFG_INITRD_DATA, initrd_data, initrd_size);
642a4f96 809
a37af289 810 stl_p(header+0x218, initrd_addr);
642a4f96
TS
811 stl_p(header+0x21c, initrd_size);
812 }
813
45a50b16 814 /* load kernel and setup */
642a4f96
TS
815 setup_size = header[0x1f1];
816 if (setup_size == 0)
817 setup_size = 4;
642a4f96 818 setup_size = (setup_size+1)*512;
45a50b16 819 kernel_size -= setup_size;
642a4f96 820
7267c094
AL
821 setup = g_malloc(setup_size);
822 kernel = g_malloc(kernel_size);
45a50b16 823 fseek(f, 0, SEEK_SET);
5a41ecc5
KS
824 if (fread(setup, 1, setup_size, f) != setup_size) {
825 fprintf(stderr, "fread() failed\n");
826 exit(1);
827 }
828 if (fread(kernel, 1, kernel_size, f) != kernel_size) {
829 fprintf(stderr, "fread() failed\n");
830 exit(1);
831 }
642a4f96 832 fclose(f);
45a50b16 833 memcpy(setup, header, MIN(sizeof(header), setup_size));
57a46d05
AG
834
835 fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_ADDR, prot_addr);
836 fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size);
837 fw_cfg_add_bytes(fw_cfg, FW_CFG_KERNEL_DATA, kernel, kernel_size);
838
839 fw_cfg_add_i32(fw_cfg, FW_CFG_SETUP_ADDR, real_addr);
840 fw_cfg_add_i32(fw_cfg, FW_CFG_SETUP_SIZE, setup_size);
841 fw_cfg_add_bytes(fw_cfg, FW_CFG_SETUP_DATA, setup, setup_size);
842
2e55e842
GN
843 option_rom[nb_option_roms].name = "linuxboot.bin";
844 option_rom[nb_option_roms].bootindex = 0;
57a46d05 845 nb_option_roms++;
642a4f96
TS
846}
847
b41a2cd1
FB
848#define NE2000_NB_MAX 6
849
675d6f82
BS
850static const int ne2000_io[NE2000_NB_MAX] = { 0x300, 0x320, 0x340, 0x360,
851 0x280, 0x380 };
852static const int ne2000_irq[NE2000_NB_MAX] = { 9, 10, 11, 3, 4, 5 };
b41a2cd1 853
675d6f82
BS
854static const int parallel_io[MAX_PARALLEL_PORTS] = { 0x378, 0x278, 0x3bc };
855static const int parallel_irq[MAX_PARALLEL_PORTS] = { 7, 7, 7 };
6508fe59 856
48a18b3c 857void pc_init_ne2k_isa(ISABus *bus, NICInfo *nd)
a41b2ff2
PB
858{
859 static int nb_ne2k = 0;
860
861 if (nb_ne2k == NE2000_NB_MAX)
862 return;
48a18b3c 863 isa_ne2000_init(bus, ne2000_io[nb_ne2k],
9453c5bc 864 ne2000_irq[nb_ne2k], nd);
a41b2ff2
PB
865 nb_ne2k++;
866}
867
92a16d7a 868DeviceState *cpu_get_current_apic(void)
0e26b7b8
BS
869{
870 if (cpu_single_env) {
871 return cpu_single_env->apic_state;
872 } else {
873 return NULL;
874 }
875}
876
92a16d7a
BS
877static DeviceState *apic_init(void *env, uint8_t apic_id)
878{
879 DeviceState *dev;
92a16d7a
BS
880 static int apic_mapped;
881
3d4b2649 882 if (kvm_irqchip_in_kernel()) {
680c1c6f 883 dev = qdev_create(NULL, "kvm-apic");
9468e9c4
WL
884 } else if (xen_enabled()) {
885 dev = qdev_create(NULL, "xen-apic");
680c1c6f
JK
886 } else {
887 dev = qdev_create(NULL, "apic");
888 }
9468e9c4 889
92a16d7a
BS
890 qdev_prop_set_uint8(dev, "id", apic_id);
891 qdev_prop_set_ptr(dev, "cpu_env", env);
892 qdev_init_nofail(dev);
92a16d7a
BS
893
894 /* XXX: mapping more APICs at the same memory location */
895 if (apic_mapped == 0) {
896 /* NOTE: the APIC is directly connected to the CPU - it is not
897 on the global memory bus. */
898 /* XXX: what if the base changes? */
680c1c6f 899 sysbus_mmio_map(sysbus_from_qdev(dev), 0, MSI_ADDR_BASE);
92a16d7a
BS
900 apic_mapped = 1;
901 }
902
92a16d7a
BS
903 return dev;
904}
905
845773ab 906void pc_acpi_smi_interrupt(void *opaque, int irq, int level)
53b67b30 907{
4a8fa5dc 908 CPUX86State *s = opaque;
53b67b30
BS
909
910 if (level) {
911 cpu_interrupt(s, CPU_INTERRUPT_SMI);
912 }
913}
914
608911ac 915static X86CPU *pc_new_cpu(const char *cpu_model)
3a31f36a 916{
608911ac 917 X86CPU *cpu;
4a8fa5dc 918 CPUX86State *env;
3a31f36a 919
608911ac
AF
920 cpu = cpu_x86_init(cpu_model);
921 if (cpu == NULL) {
3a31f36a
JK
922 fprintf(stderr, "Unable to find x86 CPU definition\n");
923 exit(1);
924 }
608911ac 925 env = &cpu->env;
3a31f36a 926 if ((env->cpuid_features & CPUID_APIC) || smp_cpus > 1) {
0e26b7b8
BS
927 env->apic_state = apic_init(env, env->cpuid_apic_id);
928 }
65dee380 929 cpu_reset(CPU(cpu));
608911ac 930 return cpu;
3a31f36a
JK
931}
932
845773ab 933void pc_cpus_init(const char *cpu_model)
70166477
IY
934{
935 int i;
936
937 /* init CPUs */
938 if (cpu_model == NULL) {
939#ifdef TARGET_X86_64
940 cpu_model = "qemu64";
941#else
942 cpu_model = "qemu32";
943#endif
944 }
945
946 for(i = 0; i < smp_cpus; i++) {
947 pc_new_cpu(cpu_model);
948 }
949}
950
459ae5ea 951void *pc_memory_init(MemoryRegion *system_memory,
4aa63af1 952 const char *kernel_filename,
845773ab
IY
953 const char *kernel_cmdline,
954 const char *initrd_filename,
e0e7e67b 955 ram_addr_t below_4g_mem_size,
ae0a5466 956 ram_addr_t above_4g_mem_size,
4463aee6 957 MemoryRegion *rom_memory,
ae0a5466 958 MemoryRegion **ram_memory)
80cabfad 959{
cbc5b5f3
JJ
960 int linux_boot, i;
961 MemoryRegion *ram, *option_rom_mr;
00cb2a99 962 MemoryRegion *ram_below_4g, *ram_above_4g;
81a204e4 963 void *fw_cfg;
d592d303 964
80cabfad
FB
965 linux_boot = (kernel_filename != NULL);
966
00cb2a99 967 /* Allocate RAM. We allocate it as a single memory region and use
66a0a2cb 968 * aliases to address portions of it, mostly for backwards compatibility
00cb2a99
AK
969 * with older qemus that used qemu_ram_alloc().
970 */
7267c094 971 ram = g_malloc(sizeof(*ram));
c5705a77 972 memory_region_init_ram(ram, "pc.ram",
00cb2a99 973 below_4g_mem_size + above_4g_mem_size);
c5705a77 974 vmstate_register_ram_global(ram);
ae0a5466 975 *ram_memory = ram;
7267c094 976 ram_below_4g = g_malloc(sizeof(*ram_below_4g));
00cb2a99
AK
977 memory_region_init_alias(ram_below_4g, "ram-below-4g", ram,
978 0, below_4g_mem_size);
979 memory_region_add_subregion(system_memory, 0, ram_below_4g);
bbe80adf 980 if (above_4g_mem_size > 0) {
7267c094 981 ram_above_4g = g_malloc(sizeof(*ram_above_4g));
00cb2a99
AK
982 memory_region_init_alias(ram_above_4g, "ram-above-4g", ram,
983 below_4g_mem_size, above_4g_mem_size);
984 memory_region_add_subregion(system_memory, 0x100000000ULL,
985 ram_above_4g);
bbe80adf 986 }
82b36dc3 987
cbc5b5f3
JJ
988
989 /* Initialize PC system firmware */
990 pc_system_firmware_init(rom_memory);
00cb2a99 991
7267c094 992 option_rom_mr = g_malloc(sizeof(*option_rom_mr));
c5705a77
AK
993 memory_region_init_ram(option_rom_mr, "pc.rom", PC_ROM_SIZE);
994 vmstate_register_ram_global(option_rom_mr);
4463aee6 995 memory_region_add_subregion_overlap(rom_memory,
00cb2a99
AK
996 PC_ROM_MIN_VGA,
997 option_rom_mr,
998 1);
f753ff16 999
bf483392 1000 fw_cfg = bochs_bios_init();
8832cb80 1001 rom_set_fw(fw_cfg);
1d108d97 1002
f753ff16 1003 if (linux_boot) {
81a204e4 1004 load_linux(fw_cfg, kernel_filename, initrd_filename, kernel_cmdline, below_4g_mem_size);
f753ff16
PB
1005 }
1006
1007 for (i = 0; i < nb_option_roms; i++) {
2e55e842 1008 rom_add_option(option_rom[i].name, option_rom[i].bootindex);
406c8df3 1009 }
459ae5ea 1010 return fw_cfg;
3d53f5c3
IY
1011}
1012
845773ab
IY
1013qemu_irq *pc_allocate_cpu_irq(void)
1014{
1015 return qemu_allocate_irqs(pic_irq_request, NULL, 1);
1016}
1017
48a18b3c 1018DeviceState *pc_vga_init(ISABus *isa_bus, PCIBus *pci_bus)
765d7908 1019{
ad6d45fa
AL
1020 DeviceState *dev = NULL;
1021
765d7908
IY
1022 if (cirrus_vga_enabled) {
1023 if (pci_bus) {
ad6d45fa 1024 dev = pci_cirrus_vga_init(pci_bus);
765d7908 1025 } else {
3d402831 1026 dev = &isa_create_simple(isa_bus, "isa-cirrus-vga")->qdev;
765d7908
IY
1027 }
1028 } else if (vmsvga_enabled) {
7ba7e49e 1029 if (pci_bus) {
ad6d45fa 1030 dev = pci_vmsvga_init(pci_bus);
7ba7e49e 1031 } else {
765d7908 1032 fprintf(stderr, "%s: vmware_vga: no PCI bus\n", __FUNCTION__);
7ba7e49e 1033 }
a19cbfb3
GH
1034#ifdef CONFIG_SPICE
1035 } else if (qxl_enabled) {
ad6d45fa
AL
1036 if (pci_bus) {
1037 dev = &pci_create_simple(pci_bus, -1, "qxl-vga")->qdev;
1038 } else {
a19cbfb3 1039 fprintf(stderr, "%s: qxl: no PCI bus\n", __FUNCTION__);
ad6d45fa 1040 }
a19cbfb3 1041#endif
765d7908
IY
1042 } else if (std_vga_enabled) {
1043 if (pci_bus) {
ad6d45fa 1044 dev = pci_vga_init(pci_bus);
765d7908 1045 } else {
48a18b3c 1046 dev = isa_vga_init(isa_bus);
765d7908
IY
1047 }
1048 }
ad6d45fa
AL
1049
1050 return dev;
765d7908
IY
1051}
1052
4556bd8b
BS
1053static void cpu_request_exit(void *opaque, int irq, int level)
1054{
4a8fa5dc 1055 CPUX86State *env = cpu_single_env;
4556bd8b
BS
1056
1057 if (env && level) {
1058 cpu_exit(env);
1059 }
1060}
1061
48a18b3c 1062void pc_basic_device_init(ISABus *isa_bus, qemu_irq *gsi,
1611977c 1063 ISADevice **rtc_state,
34d4260e 1064 ISADevice **floppy,
1611977c 1065 bool no_vmport)
ffe513da
IY
1066{
1067 int i;
1068 DriveInfo *fd[MAX_FD];
ce967e2f
JK
1069 DeviceState *hpet = NULL;
1070 int pit_isa_irq = 0;
1071 qemu_irq pit_alt_irq = NULL;
7d932dfd 1072 qemu_irq rtc_irq = NULL;
956a3e6b 1073 qemu_irq *a20_line;
c2d8d311 1074 ISADevice *i8042, *port92, *vmmouse, *pit = NULL;
4556bd8b 1075 qemu_irq *cpu_exit_irq;
ffe513da
IY
1076
1077 register_ioport_write(0x80, 1, 1, ioport80_write, NULL);
1078
1079 register_ioport_write(0xf0, 1, 1, ioportF0_write, NULL);
1080
5d17c0d2
JK
1081 /*
1082 * Check if an HPET shall be created.
1083 *
1084 * Without KVM_CAP_PIT_STATE2, we cannot switch off the in-kernel PIT
1085 * when the HPET wants to take over. Thus we have to disable the latter.
1086 */
1087 if (!no_hpet && (!kvm_irqchip_in_kernel() || kvm_has_pit_state2())) {
ce967e2f 1088 hpet = sysbus_try_create_simple("hpet", HPET_BASE, NULL);
822557eb 1089
dd703b99 1090 if (hpet) {
b881fbe9
JK
1091 for (i = 0; i < GSI_NUM_PINS; i++) {
1092 sysbus_connect_irq(sysbus_from_qdev(hpet), i, gsi[i]);
dd703b99 1093 }
ce967e2f
JK
1094 pit_isa_irq = -1;
1095 pit_alt_irq = qdev_get_gpio_in(hpet, HPET_LEGACY_PIT_INT);
1096 rtc_irq = qdev_get_gpio_in(hpet, HPET_LEGACY_RTC_INT);
822557eb 1097 }
ffe513da 1098 }
48a18b3c 1099 *rtc_state = rtc_init(isa_bus, 2000, rtc_irq);
7d932dfd
JK
1100
1101 qemu_register_boot_set(pc_boot_set, *rtc_state);
1102
c2d8d311
SS
1103 if (!xen_enabled()) {
1104 if (kvm_irqchip_in_kernel()) {
1105 pit = kvm_pit_init(isa_bus, 0x40);
1106 } else {
1107 pit = pit_init(isa_bus, 0x40, pit_isa_irq, pit_alt_irq);
1108 }
1109 if (hpet) {
1110 /* connect PIT to output control line of the HPET */
1111 qdev_connect_gpio_out(hpet, 0, qdev_get_gpio_in(&pit->qdev, 0));
1112 }
1113 pcspk_init(isa_bus, pit);
ce967e2f 1114 }
ffe513da
IY
1115
1116 for(i = 0; i < MAX_SERIAL_PORTS; i++) {
1117 if (serial_hds[i]) {
48a18b3c 1118 serial_isa_init(isa_bus, i, serial_hds[i]);
ffe513da
IY
1119 }
1120 }
1121
1122 for(i = 0; i < MAX_PARALLEL_PORTS; i++) {
1123 if (parallel_hds[i]) {
48a18b3c 1124 parallel_init(isa_bus, i, parallel_hds[i]);
ffe513da
IY
1125 }
1126 }
1127
4b78a802 1128 a20_line = qemu_allocate_irqs(handle_a20_line_change, first_cpu, 2);
48a18b3c 1129 i8042 = isa_create_simple(isa_bus, "i8042");
4b78a802 1130 i8042_setup_a20_line(i8042, &a20_line[0]);
1611977c 1131 if (!no_vmport) {
48a18b3c
HP
1132 vmport_init(isa_bus);
1133 vmmouse = isa_try_create(isa_bus, "vmmouse");
1611977c
AP
1134 } else {
1135 vmmouse = NULL;
1136 }
86d86414
BS
1137 if (vmmouse) {
1138 qdev_prop_set_ptr(&vmmouse->qdev, "ps2_mouse", i8042);
43f20196 1139 qdev_init_nofail(&vmmouse->qdev);
86d86414 1140 }
48a18b3c 1141 port92 = isa_create_simple(isa_bus, "port92");
4b78a802 1142 port92_init(port92, &a20_line[1]);
956a3e6b 1143
4556bd8b
BS
1144 cpu_exit_irq = qemu_allocate_irqs(cpu_request_exit, NULL, 1);
1145 DMA_init(0, cpu_exit_irq);
ffe513da
IY
1146
1147 for(i = 0; i < MAX_FD; i++) {
1148 fd[i] = drive_get(IF_FLOPPY, 0, i);
1149 }
48a18b3c 1150 *floppy = fdctrl_init_isa(isa_bus, fd);
ffe513da
IY
1151}
1152
845773ab 1153void pc_pci_device_init(PCIBus *pci_bus)
e3a5cf42
IY
1154{
1155 int max_bus;
1156 int bus;
1157
1158 max_bus = drive_get_max_bus(IF_SCSI);
1159 for (bus = 0; bus <= max_bus; bus++) {
1160 pci_create_simple(pci_bus, -1, "lsi53c895a");
1161 }
1162}