]> git.proxmox.com Git - mirror_qemu.git/blame - hw/pc.c
i8254: Pass alternative IRQ output object on initialization
[mirror_qemu.git] / hw / pc.c
CommitLineData
80cabfad
FB
1/*
2 * QEMU PC System Emulator
5fafdf24 3 *
80cabfad 4 * Copyright (c) 2003-2004 Fabrice Bellard
5fafdf24 5 *
80cabfad
FB
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
87ecb68b
PB
24#include "hw.h"
25#include "pc.h"
aa28b9bf 26#include "apic.h"
87ecb68b 27#include "fdc.h"
c0897e0c 28#include "ide.h"
87ecb68b 29#include "pci.h"
18e08a55 30#include "vmware_vga.h"
376253ec 31#include "monitor.h"
3cce6243 32#include "fw_cfg.h"
16b29ae1 33#include "hpet_emul.h"
b6f6e3d3 34#include "smbios.h"
ca20cf32
BS
35#include "loader.h"
36#include "elf.h"
52001445 37#include "multiboot.h"
1d914fa0 38#include "mc146818rtc.h"
b1277b03 39#include "i8254.h"
60ba3cc2 40#include "msi.h"
822557eb 41#include "sysbus.h"
666daa68 42#include "sysemu.h"
9b5b76d4 43#include "kvm.h"
2446333c 44#include "blockdev.h"
a19cbfb3 45#include "ui/qemu-spice.h"
00cb2a99 46#include "memory.h"
be20f9e9 47#include "exec-memory.h"
80cabfad 48
b41a2cd1
FB
49/* output Bochs bios info messages */
50//#define DEBUG_BIOS
51
471fd342
BS
52/* debug PC/ISA interrupts */
53//#define DEBUG_IRQ
54
55#ifdef DEBUG_IRQ
56#define DPRINTF(fmt, ...) \
57 do { printf("CPUIRQ: " fmt , ## __VA_ARGS__); } while (0)
58#else
59#define DPRINTF(fmt, ...)
60#endif
61
80cabfad 62#define BIOS_FILENAME "bios.bin"
80cabfad 63
7fb4fdcf
AZ
64#define PC_MAX_BIOS_SIZE (4 * 1024 * 1024)
65
a80274c3
PB
66/* Leave a chunk of memory at the top of RAM for the BIOS ACPI tables. */
67#define ACPI_DATA_SIZE 0x10000
3cce6243 68#define BIOS_CFG_IOPORT 0x510
8a92ea2f 69#define FW_CFG_ACPI_TABLES (FW_CFG_ARCH_LOCAL + 0)
b6f6e3d3 70#define FW_CFG_SMBIOS_ENTRIES (FW_CFG_ARCH_LOCAL + 1)
6b35e7bf 71#define FW_CFG_IRQ0_OVERRIDE (FW_CFG_ARCH_LOCAL + 2)
4c5b10b7 72#define FW_CFG_E820_TABLE (FW_CFG_ARCH_LOCAL + 3)
40ac17cd 73#define FW_CFG_HPET (FW_CFG_ARCH_LOCAL + 4)
80cabfad 74
92a16d7a
BS
75#define MSI_ADDR_BASE 0xfee00000
76
4c5b10b7
JS
77#define E820_NR_ENTRIES 16
78
79struct e820_entry {
80 uint64_t address;
81 uint64_t length;
82 uint32_t type;
541dc0d4 83} QEMU_PACKED __attribute((__aligned__(4)));
4c5b10b7
JS
84
85struct e820_table {
86 uint32_t count;
87 struct e820_entry entry[E820_NR_ENTRIES];
541dc0d4 88} QEMU_PACKED __attribute((__aligned__(4)));
4c5b10b7
JS
89
90static struct e820_table e820_table;
dd703b99 91struct hpet_fw_config hpet_cfg = {.count = UINT8_MAX};
4c5b10b7 92
b881fbe9 93void gsi_handler(void *opaque, int n, int level)
1452411b 94{
b881fbe9 95 GSIState *s = opaque;
1452411b 96
b881fbe9
JK
97 DPRINTF("pc: %s GSI %d\n", level ? "raising" : "lowering", n);
98 if (n < ISA_NUM_IRQS) {
99 qemu_set_irq(s->i8259_irq[n], level);
1632dc6a 100 }
b881fbe9 101 qemu_set_irq(s->ioapic_irq[n], level);
2e9947d2 102}
1452411b 103
b41a2cd1 104static void ioport80_write(void *opaque, uint32_t addr, uint32_t data)
80cabfad
FB
105{
106}
107
f929aad6 108/* MSDOS compatibility mode FPU exception support */
d537cf6c 109static qemu_irq ferr_irq;
8e78eb28
IY
110
111void pc_register_ferr_irq(qemu_irq irq)
112{
113 ferr_irq = irq;
114}
115
f929aad6
FB
116/* XXX: add IGNNE support */
117void cpu_set_ferr(CPUX86State *s)
118{
d537cf6c 119 qemu_irq_raise(ferr_irq);
f929aad6
FB
120}
121
122static void ioportF0_write(void *opaque, uint32_t addr, uint32_t data)
123{
d537cf6c 124 qemu_irq_lower(ferr_irq);
f929aad6
FB
125}
126
28ab0e2e 127/* TSC handling */
28ab0e2e
FB
128uint64_t cpu_get_tsc(CPUX86State *env)
129{
4a1418e0 130 return cpu_get_ticks();
28ab0e2e
FB
131}
132
a5954d5c 133/* SMM support */
f885f1ea
IY
134
135static cpu_set_smm_t smm_set;
136static void *smm_arg;
137
138void cpu_smm_register(cpu_set_smm_t callback, void *arg)
139{
140 assert(smm_set == NULL);
141 assert(smm_arg == NULL);
142 smm_set = callback;
143 smm_arg = arg;
144}
145
a5954d5c
FB
146void cpu_smm_update(CPUState *env)
147{
f885f1ea
IY
148 if (smm_set && smm_arg && env == first_cpu)
149 smm_set(!!(env->hflags & HF_SMM_MASK), smm_arg);
a5954d5c
FB
150}
151
152
3de388f6
FB
153/* IRQ handling */
154int cpu_get_pic_interrupt(CPUState *env)
155{
156 int intno;
157
cf6d64bf 158 intno = apic_get_interrupt(env->apic_state);
3de388f6 159 if (intno >= 0) {
3de388f6
FB
160 return intno;
161 }
3de388f6 162 /* read the irq from the PIC */
cf6d64bf 163 if (!apic_accept_pic_intr(env->apic_state)) {
0e21e12b 164 return -1;
cf6d64bf 165 }
0e21e12b 166
3de388f6
FB
167 intno = pic_read_irq(isa_pic);
168 return intno;
169}
170
d537cf6c 171static void pic_irq_request(void *opaque, int irq, int level)
3de388f6 172{
a5b38b51
AJ
173 CPUState *env = first_cpu;
174
471fd342 175 DPRINTF("pic_irqs: %s irq %d\n", level? "raise" : "lower", irq);
d5529471
AJ
176 if (env->apic_state) {
177 while (env) {
cf6d64bf
BS
178 if (apic_accept_pic_intr(env->apic_state)) {
179 apic_deliver_pic_intr(env->apic_state, level);
180 }
d5529471
AJ
181 env = env->next_cpu;
182 }
183 } else {
b614106a
AJ
184 if (level)
185 cpu_interrupt(env, CPU_INTERRUPT_HARD);
186 else
187 cpu_reset_interrupt(env, CPU_INTERRUPT_HARD);
a5b38b51 188 }
3de388f6
FB
189}
190
b0a21b53
FB
191/* PC cmos mappings */
192
80cabfad
FB
193#define REG_EQUIPMENT_BYTE 0x14
194
d288c7ba 195static int cmos_get_fd_drive_type(FDriveType fd0)
777428f2
FB
196{
197 int val;
198
199 switch (fd0) {
d288c7ba 200 case FDRIVE_DRV_144:
777428f2
FB
201 /* 1.44 Mb 3"5 drive */
202 val = 4;
203 break;
d288c7ba 204 case FDRIVE_DRV_288:
777428f2
FB
205 /* 2.88 Mb 3"5 drive */
206 val = 5;
207 break;
d288c7ba 208 case FDRIVE_DRV_120:
777428f2
FB
209 /* 1.2 Mb 5"5 drive */
210 val = 2;
211 break;
d288c7ba 212 case FDRIVE_DRV_NONE:
777428f2
FB
213 default:
214 val = 0;
215 break;
216 }
217 return val;
218}
219
ec2654fb 220static void cmos_init_hd(int type_ofs, int info_ofs, BlockDriverState *hd,
1d914fa0 221 ISADevice *s)
ba6c2377 222{
ba6c2377
FB
223 int cylinders, heads, sectors;
224 bdrv_get_geometry_hint(hd, &cylinders, &heads, &sectors);
225 rtc_set_memory(s, type_ofs, 47);
226 rtc_set_memory(s, info_ofs, cylinders);
227 rtc_set_memory(s, info_ofs + 1, cylinders >> 8);
228 rtc_set_memory(s, info_ofs + 2, heads);
229 rtc_set_memory(s, info_ofs + 3, 0xff);
230 rtc_set_memory(s, info_ofs + 4, 0xff);
231 rtc_set_memory(s, info_ofs + 5, 0xc0 | ((heads > 8) << 3));
232 rtc_set_memory(s, info_ofs + 6, cylinders);
233 rtc_set_memory(s, info_ofs + 7, cylinders >> 8);
234 rtc_set_memory(s, info_ofs + 8, sectors);
235}
236
6ac0e82d
AZ
237/* convert boot_device letter to something recognizable by the bios */
238static int boot_device2nibble(char boot_device)
239{
240 switch(boot_device) {
241 case 'a':
242 case 'b':
243 return 0x01; /* floppy boot */
244 case 'c':
245 return 0x02; /* hard drive boot */
246 case 'd':
247 return 0x03; /* CD-ROM boot */
248 case 'n':
249 return 0x04; /* Network boot */
250 }
251 return 0;
252}
253
1d914fa0 254static int set_boot_dev(ISADevice *s, const char *boot_device, int fd_bootchk)
0ecdffbb
AJ
255{
256#define PC_MAX_BOOT_DEVICES 3
0ecdffbb
AJ
257 int nbds, bds[3] = { 0, };
258 int i;
259
260 nbds = strlen(boot_device);
261 if (nbds > PC_MAX_BOOT_DEVICES) {
1ecda02b 262 error_report("Too many boot devices for PC");
0ecdffbb
AJ
263 return(1);
264 }
265 for (i = 0; i < nbds; i++) {
266 bds[i] = boot_device2nibble(boot_device[i]);
267 if (bds[i] == 0) {
1ecda02b
MA
268 error_report("Invalid boot device for PC: '%c'",
269 boot_device[i]);
0ecdffbb
AJ
270 return(1);
271 }
272 }
273 rtc_set_memory(s, 0x3d, (bds[1] << 4) | bds[0]);
d9346e81 274 rtc_set_memory(s, 0x38, (bds[2] << 4) | (fd_bootchk ? 0x0 : 0x1));
0ecdffbb
AJ
275 return(0);
276}
277
d9346e81
MA
278static int pc_boot_set(void *opaque, const char *boot_device)
279{
280 return set_boot_dev(opaque, boot_device, 0);
281}
282
c0897e0c
MA
283typedef struct pc_cmos_init_late_arg {
284 ISADevice *rtc_state;
285 BusState *idebus0, *idebus1;
286} pc_cmos_init_late_arg;
287
288static void pc_cmos_init_late(void *opaque)
289{
290 pc_cmos_init_late_arg *arg = opaque;
291 ISADevice *s = arg->rtc_state;
292 int val;
293 BlockDriverState *hd_table[4];
294 int i;
295
296 ide_get_bs(hd_table, arg->idebus0);
297 ide_get_bs(hd_table + 2, arg->idebus1);
298
299 rtc_set_memory(s, 0x12, (hd_table[0] ? 0xf0 : 0) | (hd_table[1] ? 0x0f : 0));
300 if (hd_table[0])
301 cmos_init_hd(0x19, 0x1b, hd_table[0], s);
302 if (hd_table[1])
303 cmos_init_hd(0x1a, 0x24, hd_table[1], s);
304
305 val = 0;
306 for (i = 0; i < 4; i++) {
307 if (hd_table[i]) {
308 int cylinders, heads, sectors, translation;
309 /* NOTE: bdrv_get_geometry_hint() returns the physical
310 geometry. It is always such that: 1 <= sects <= 63, 1
311 <= heads <= 16, 1 <= cylinders <= 16383. The BIOS
312 geometry can be different if a translation is done. */
313 translation = bdrv_get_translation_hint(hd_table[i]);
314 if (translation == BIOS_ATA_TRANSLATION_AUTO) {
315 bdrv_get_geometry_hint(hd_table[i], &cylinders, &heads, &sectors);
316 if (cylinders <= 1024 && heads <= 16 && sectors <= 63) {
317 /* No translation. */
318 translation = 0;
319 } else {
320 /* LBA translation. */
321 translation = 1;
322 }
323 } else {
324 translation--;
325 }
326 val |= translation << (i * 2);
327 }
328 }
329 rtc_set_memory(s, 0x39, val);
330
331 qemu_unregister_reset(pc_cmos_init_late, opaque);
332}
333
845773ab 334void pc_cmos_init(ram_addr_t ram_size, ram_addr_t above_4g_mem_size,
c0897e0c 335 const char *boot_device,
34d4260e 336 ISADevice *floppy, BusState *idebus0, BusState *idebus1,
63ffb564 337 ISADevice *s)
80cabfad 338{
63ffb564 339 int val, nb, nb_heads, max_track, last_sect, i;
980bda8b 340 FDriveType fd_type[2] = { FDRIVE_DRV_NONE, FDRIVE_DRV_NONE };
34d4260e 341 BlockDriverState *fd[MAX_FD];
c0897e0c 342 static pc_cmos_init_late_arg arg;
b0a21b53 343
b0a21b53 344 /* various important CMOS locations needed by PC/Bochs bios */
80cabfad
FB
345
346 /* memory size */
333190eb
FB
347 val = 640; /* base memory in K */
348 rtc_set_memory(s, 0x15, val);
349 rtc_set_memory(s, 0x16, val >> 8);
350
80cabfad
FB
351 val = (ram_size / 1024) - 1024;
352 if (val > 65535)
353 val = 65535;
b0a21b53
FB
354 rtc_set_memory(s, 0x17, val);
355 rtc_set_memory(s, 0x18, val >> 8);
356 rtc_set_memory(s, 0x30, val);
357 rtc_set_memory(s, 0x31, val >> 8);
80cabfad 358
00f82b8a
AJ
359 if (above_4g_mem_size) {
360 rtc_set_memory(s, 0x5b, (unsigned int)above_4g_mem_size >> 16);
361 rtc_set_memory(s, 0x5c, (unsigned int)above_4g_mem_size >> 24);
362 rtc_set_memory(s, 0x5d, (uint64_t)above_4g_mem_size >> 32);
363 }
364
9da98861
FB
365 if (ram_size > (16 * 1024 * 1024))
366 val = (ram_size / 65536) - ((16 * 1024 * 1024) / 65536);
367 else
368 val = 0;
80cabfad
FB
369 if (val > 65535)
370 val = 65535;
b0a21b53
FB
371 rtc_set_memory(s, 0x34, val);
372 rtc_set_memory(s, 0x35, val >> 8);
3b46e624 373
298e01b6
AJ
374 /* set the number of CPU */
375 rtc_set_memory(s, 0x5f, smp_cpus - 1);
376
6ac0e82d 377 /* set boot devices, and disable floppy signature check if requested */
d9346e81 378 if (set_boot_dev(s, boot_device, fd_bootchk)) {
28c5af54
JM
379 exit(1);
380 }
80cabfad 381
b41a2cd1 382 /* floppy type */
34d4260e
KW
383 if (floppy) {
384 fdc_get_bs(fd, floppy);
385 for (i = 0; i < 2; i++) {
386 if (fd[i] && bdrv_is_inserted(fd[i])) {
387 bdrv_get_floppy_geometry_hint(fd[i], &nb_heads, &max_track,
388 &last_sect, FDRIVE_DRV_NONE,
389 &fd_type[i]);
34d4260e 390 }
63ffb564
BS
391 }
392 }
393 val = (cmos_get_fd_drive_type(fd_type[0]) << 4) |
394 cmos_get_fd_drive_type(fd_type[1]);
b0a21b53 395 rtc_set_memory(s, 0x10, val);
3b46e624 396
b0a21b53 397 val = 0;
b41a2cd1 398 nb = 0;
63ffb564 399 if (fd_type[0] < FDRIVE_DRV_NONE) {
80cabfad 400 nb++;
d288c7ba 401 }
63ffb564 402 if (fd_type[1] < FDRIVE_DRV_NONE) {
80cabfad 403 nb++;
d288c7ba 404 }
80cabfad
FB
405 switch (nb) {
406 case 0:
407 break;
408 case 1:
b0a21b53 409 val |= 0x01; /* 1 drive, ready for boot */
80cabfad
FB
410 break;
411 case 2:
b0a21b53 412 val |= 0x41; /* 2 drives, ready for boot */
80cabfad
FB
413 break;
414 }
b0a21b53
FB
415 val |= 0x02; /* FPU is there */
416 val |= 0x04; /* PS/2 mouse installed */
417 rtc_set_memory(s, REG_EQUIPMENT_BYTE, val);
418
ba6c2377 419 /* hard drives */
c0897e0c
MA
420 arg.rtc_state = s;
421 arg.idebus0 = idebus0;
422 arg.idebus1 = idebus1;
423 qemu_register_reset(pc_cmos_init_late, &arg);
80cabfad
FB
424}
425
4b78a802
BS
426/* port 92 stuff: could be split off */
427typedef struct Port92State {
428 ISADevice dev;
23af670e 429 MemoryRegion io;
4b78a802
BS
430 uint8_t outport;
431 qemu_irq *a20_out;
432} Port92State;
433
434static void port92_write(void *opaque, uint32_t addr, uint32_t val)
435{
436 Port92State *s = opaque;
437
438 DPRINTF("port92: write 0x%02x\n", val);
439 s->outport = val;
440 qemu_set_irq(*s->a20_out, (val >> 1) & 1);
441 if (val & 1) {
442 qemu_system_reset_request();
443 }
444}
445
446static uint32_t port92_read(void *opaque, uint32_t addr)
447{
448 Port92State *s = opaque;
449 uint32_t ret;
450
451 ret = s->outport;
452 DPRINTF("port92: read 0x%02x\n", ret);
453 return ret;
454}
455
456static void port92_init(ISADevice *dev, qemu_irq *a20_out)
457{
458 Port92State *s = DO_UPCAST(Port92State, dev, dev);
459
460 s->a20_out = a20_out;
461}
462
463static const VMStateDescription vmstate_port92_isa = {
464 .name = "port92",
465 .version_id = 1,
466 .minimum_version_id = 1,
467 .minimum_version_id_old = 1,
468 .fields = (VMStateField []) {
469 VMSTATE_UINT8(outport, Port92State),
470 VMSTATE_END_OF_LIST()
471 }
472};
473
474static void port92_reset(DeviceState *d)
475{
476 Port92State *s = container_of(d, Port92State, dev.qdev);
477
478 s->outport &= ~1;
479}
480
23af670e
RH
481static const MemoryRegionPortio port92_portio[] = {
482 { 0, 1, 1, .read = port92_read, .write = port92_write },
483 PORTIO_END_OF_LIST(),
484};
485
486static const MemoryRegionOps port92_ops = {
487 .old_portio = port92_portio
488};
489
4b78a802
BS
490static int port92_initfn(ISADevice *dev)
491{
492 Port92State *s = DO_UPCAST(Port92State, dev, dev);
493
23af670e
RH
494 memory_region_init_io(&s->io, &port92_ops, s, "port92", 1);
495 isa_register_ioport(dev, &s->io, 0x92);
496
4b78a802
BS
497 s->outport = 0;
498 return 0;
499}
500
8f04ee08
AL
501static void port92_class_initfn(ObjectClass *klass, void *data)
502{
39bffca2 503 DeviceClass *dc = DEVICE_CLASS(klass);
8f04ee08
AL
504 ISADeviceClass *ic = ISA_DEVICE_CLASS(klass);
505 ic->init = port92_initfn;
39bffca2
AL
506 dc->no_user = 1;
507 dc->reset = port92_reset;
508 dc->vmsd = &vmstate_port92_isa;
8f04ee08
AL
509}
510
39bffca2
AL
511static TypeInfo port92_info = {
512 .name = "port92",
513 .parent = TYPE_ISA_DEVICE,
514 .instance_size = sizeof(Port92State),
515 .class_init = port92_class_initfn,
4b78a802
BS
516};
517
83f7d43a 518static void port92_register_types(void)
4b78a802 519{
39bffca2 520 type_register_static(&port92_info);
4b78a802 521}
83f7d43a
AF
522
523type_init(port92_register_types)
4b78a802 524
956a3e6b 525static void handle_a20_line_change(void *opaque, int irq, int level)
59b8ad81 526{
956a3e6b 527 CPUState *cpu = opaque;
e1a23744 528
956a3e6b 529 /* XXX: send to all CPUs ? */
4b78a802 530 /* XXX: add logic to handle multiple A20 line sources */
956a3e6b 531 cpu_x86_set_a20(cpu, level);
e1a23744
FB
532}
533
80cabfad
FB
534/***********************************************************/
535/* Bochs BIOS debug ports */
536
9596ebb7 537static void bochs_bios_write(void *opaque, uint32_t addr, uint32_t val)
80cabfad 538{
a2f659ee
FB
539 static const char shutdown_str[8] = "Shutdown";
540 static int shutdown_index = 0;
3b46e624 541
80cabfad
FB
542 switch(addr) {
543 /* Bochs BIOS messages */
544 case 0x400:
545 case 0x401:
0550f9c1
BK
546 /* used to be panic, now unused */
547 break;
80cabfad
FB
548 case 0x402:
549 case 0x403:
550#ifdef DEBUG_BIOS
551 fprintf(stderr, "%c", val);
552#endif
553 break;
a2f659ee
FB
554 case 0x8900:
555 /* same as Bochs power off */
556 if (val == shutdown_str[shutdown_index]) {
557 shutdown_index++;
558 if (shutdown_index == 8) {
559 shutdown_index = 0;
560 qemu_system_shutdown_request();
561 }
562 } else {
563 shutdown_index = 0;
564 }
565 break;
80cabfad
FB
566
567 /* LGPL'ed VGA BIOS messages */
568 case 0x501:
569 case 0x502:
4333979e 570 exit((val << 1) | 1);
80cabfad
FB
571 case 0x500:
572 case 0x503:
573#ifdef DEBUG_BIOS
574 fprintf(stderr, "%c", val);
575#endif
576 break;
577 }
578}
579
4c5b10b7
JS
580int e820_add_entry(uint64_t address, uint64_t length, uint32_t type)
581{
8ca209ad 582 int index = le32_to_cpu(e820_table.count);
4c5b10b7
JS
583 struct e820_entry *entry;
584
585 if (index >= E820_NR_ENTRIES)
586 return -EBUSY;
8ca209ad 587 entry = &e820_table.entry[index++];
4c5b10b7 588
8ca209ad
AW
589 entry->address = cpu_to_le64(address);
590 entry->length = cpu_to_le64(length);
591 entry->type = cpu_to_le32(type);
4c5b10b7 592
8ca209ad
AW
593 e820_table.count = cpu_to_le32(index);
594 return index;
4c5b10b7
JS
595}
596
bf483392 597static void *bochs_bios_init(void)
80cabfad 598{
3cce6243 599 void *fw_cfg;
b6f6e3d3
AL
600 uint8_t *smbios_table;
601 size_t smbios_len;
11c2fd3e
AL
602 uint64_t *numa_fw_cfg;
603 int i, j;
3cce6243 604
b41a2cd1
FB
605 register_ioport_write(0x400, 1, 2, bochs_bios_write, NULL);
606 register_ioport_write(0x401, 1, 2, bochs_bios_write, NULL);
607 register_ioport_write(0x402, 1, 1, bochs_bios_write, NULL);
608 register_ioport_write(0x403, 1, 1, bochs_bios_write, NULL);
a2f659ee 609 register_ioport_write(0x8900, 1, 1, bochs_bios_write, NULL);
b41a2cd1 610
4333979e 611 register_ioport_write(0x501, 1, 1, bochs_bios_write, NULL);
b41a2cd1
FB
612 register_ioport_write(0x501, 1, 2, bochs_bios_write, NULL);
613 register_ioport_write(0x502, 1, 2, bochs_bios_write, NULL);
614 register_ioport_write(0x500, 1, 1, bochs_bios_write, NULL);
615 register_ioport_write(0x503, 1, 1, bochs_bios_write, NULL);
3cce6243
BS
616
617 fw_cfg = fw_cfg_init(BIOS_CFG_IOPORT, BIOS_CFG_IOPORT + 1, 0, 0);
bf483392 618
3cce6243 619 fw_cfg_add_i32(fw_cfg, FW_CFG_ID, 1);
905fdcb5 620 fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size);
80deece2
BS
621 fw_cfg_add_bytes(fw_cfg, FW_CFG_ACPI_TABLES, (uint8_t *)acpi_tables,
622 acpi_tables_len);
9b5b76d4 623 fw_cfg_add_i32(fw_cfg, FW_CFG_IRQ0_OVERRIDE, kvm_allows_irq0_override());
b6f6e3d3
AL
624
625 smbios_table = smbios_get_table(&smbios_len);
626 if (smbios_table)
627 fw_cfg_add_bytes(fw_cfg, FW_CFG_SMBIOS_ENTRIES,
628 smbios_table, smbios_len);
4c5b10b7
JS
629 fw_cfg_add_bytes(fw_cfg, FW_CFG_E820_TABLE, (uint8_t *)&e820_table,
630 sizeof(struct e820_table));
11c2fd3e 631
40ac17cd
GN
632 fw_cfg_add_bytes(fw_cfg, FW_CFG_HPET, (uint8_t *)&hpet_cfg,
633 sizeof(struct hpet_fw_config));
11c2fd3e
AL
634 /* allocate memory for the NUMA channel: one (64bit) word for the number
635 * of nodes, one word for each VCPU->node and one word for each node to
636 * hold the amount of memory.
637 */
991dfefd 638 numa_fw_cfg = g_malloc0((1 + max_cpus + nb_numa_nodes) * 8);
11c2fd3e 639 numa_fw_cfg[0] = cpu_to_le64(nb_numa_nodes);
991dfefd 640 for (i = 0; i < max_cpus; i++) {
11c2fd3e
AL
641 for (j = 0; j < nb_numa_nodes; j++) {
642 if (node_cpumask[j] & (1 << i)) {
643 numa_fw_cfg[i + 1] = cpu_to_le64(j);
644 break;
645 }
646 }
647 }
648 for (i = 0; i < nb_numa_nodes; i++) {
991dfefd 649 numa_fw_cfg[max_cpus + 1 + i] = cpu_to_le64(node_mem[i]);
11c2fd3e
AL
650 }
651 fw_cfg_add_bytes(fw_cfg, FW_CFG_NUMA, (uint8_t *)numa_fw_cfg,
991dfefd 652 (1 + max_cpus + nb_numa_nodes) * 8);
bf483392
AG
653
654 return fw_cfg;
80cabfad
FB
655}
656
642a4f96
TS
657static long get_file_size(FILE *f)
658{
659 long where, size;
660
661 /* XXX: on Unix systems, using fstat() probably makes more sense */
662
663 where = ftell(f);
664 fseek(f, 0, SEEK_END);
665 size = ftell(f);
666 fseek(f, where, SEEK_SET);
667
668 return size;
669}
670
f16408df 671static void load_linux(void *fw_cfg,
4fc9af53 672 const char *kernel_filename,
642a4f96 673 const char *initrd_filename,
e6ade764 674 const char *kernel_cmdline,
45a50b16 675 target_phys_addr_t max_ram_size)
642a4f96
TS
676{
677 uint16_t protocol;
5cea8590 678 int setup_size, kernel_size, initrd_size = 0, cmdline_size;
642a4f96 679 uint32_t initrd_max;
57a46d05 680 uint8_t header[8192], *setup, *kernel, *initrd_data;
c227f099 681 target_phys_addr_t real_addr, prot_addr, cmdline_addr, initrd_addr = 0;
45a50b16 682 FILE *f;
bf4e5d92 683 char *vmode;
642a4f96
TS
684
685 /* Align to 16 bytes as a paranoia measure */
686 cmdline_size = (strlen(kernel_cmdline)+16) & ~15;
687
688 /* load the kernel header */
689 f = fopen(kernel_filename, "rb");
690 if (!f || !(kernel_size = get_file_size(f)) ||
f16408df
AG
691 fread(header, 1, MIN(ARRAY_SIZE(header), kernel_size), f) !=
692 MIN(ARRAY_SIZE(header), kernel_size)) {
850810d0
JF
693 fprintf(stderr, "qemu: could not load kernel '%s': %s\n",
694 kernel_filename, strerror(errno));
642a4f96
TS
695 exit(1);
696 }
697
698 /* kernel protocol version */
bc4edd79 699#if 0
642a4f96 700 fprintf(stderr, "header magic: %#x\n", ldl_p(header+0x202));
bc4edd79 701#endif
642a4f96
TS
702 if (ldl_p(header+0x202) == 0x53726448)
703 protocol = lduw_p(header+0x206);
f16408df
AG
704 else {
705 /* This looks like a multiboot kernel. If it is, let's stop
706 treating it like a Linux kernel. */
52001445
AL
707 if (load_multiboot(fw_cfg, f, kernel_filename, initrd_filename,
708 kernel_cmdline, kernel_size, header))
82663ee2 709 return;
642a4f96 710 protocol = 0;
f16408df 711 }
642a4f96
TS
712
713 if (protocol < 0x200 || !(header[0x211] & 0x01)) {
714 /* Low kernel */
a37af289
BS
715 real_addr = 0x90000;
716 cmdline_addr = 0x9a000 - cmdline_size;
717 prot_addr = 0x10000;
642a4f96
TS
718 } else if (protocol < 0x202) {
719 /* High but ancient kernel */
a37af289
BS
720 real_addr = 0x90000;
721 cmdline_addr = 0x9a000 - cmdline_size;
722 prot_addr = 0x100000;
642a4f96
TS
723 } else {
724 /* High and recent kernel */
a37af289
BS
725 real_addr = 0x10000;
726 cmdline_addr = 0x20000;
727 prot_addr = 0x100000;
642a4f96
TS
728 }
729
bc4edd79 730#if 0
642a4f96 731 fprintf(stderr,
526ccb7a
AZ
732 "qemu: real_addr = 0x" TARGET_FMT_plx "\n"
733 "qemu: cmdline_addr = 0x" TARGET_FMT_plx "\n"
734 "qemu: prot_addr = 0x" TARGET_FMT_plx "\n",
a37af289
BS
735 real_addr,
736 cmdline_addr,
737 prot_addr);
bc4edd79 738#endif
642a4f96
TS
739
740 /* highest address for loading the initrd */
741 if (protocol >= 0x203)
742 initrd_max = ldl_p(header+0x22c);
743 else
744 initrd_max = 0x37ffffff;
745
e6ade764
GC
746 if (initrd_max >= max_ram_size-ACPI_DATA_SIZE)
747 initrd_max = max_ram_size-ACPI_DATA_SIZE-1;
642a4f96 748
57a46d05
AG
749 fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_ADDR, cmdline_addr);
750 fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_SIZE, strlen(kernel_cmdline)+1);
751 fw_cfg_add_bytes(fw_cfg, FW_CFG_CMDLINE_DATA,
752 (uint8_t*)strdup(kernel_cmdline),
753 strlen(kernel_cmdline)+1);
642a4f96
TS
754
755 if (protocol >= 0x202) {
a37af289 756 stl_p(header+0x228, cmdline_addr);
642a4f96
TS
757 } else {
758 stw_p(header+0x20, 0xA33F);
759 stw_p(header+0x22, cmdline_addr-real_addr);
760 }
761
bf4e5d92
PT
762 /* handle vga= parameter */
763 vmode = strstr(kernel_cmdline, "vga=");
764 if (vmode) {
765 unsigned int video_mode;
766 /* skip "vga=" */
767 vmode += 4;
768 if (!strncmp(vmode, "normal", 6)) {
769 video_mode = 0xffff;
770 } else if (!strncmp(vmode, "ext", 3)) {
771 video_mode = 0xfffe;
772 } else if (!strncmp(vmode, "ask", 3)) {
773 video_mode = 0xfffd;
774 } else {
775 video_mode = strtol(vmode, NULL, 0);
776 }
777 stw_p(header+0x1fa, video_mode);
778 }
779
642a4f96
TS
780 /* loader type */
781 /* High nybble = B reserved for Qemu; low nybble is revision number.
782 If this code is substantially changed, you may want to consider
783 incrementing the revision. */
784 if (protocol >= 0x200)
785 header[0x210] = 0xB0;
786
787 /* heap */
788 if (protocol >= 0x201) {
789 header[0x211] |= 0x80; /* CAN_USE_HEAP */
790 stw_p(header+0x224, cmdline_addr-real_addr-0x200);
791 }
792
793 /* load initrd */
794 if (initrd_filename) {
795 if (protocol < 0x200) {
796 fprintf(stderr, "qemu: linux kernel too old to load a ram disk\n");
797 exit(1);
798 }
799
45a50b16 800 initrd_size = get_image_size(initrd_filename);
d6fa4b77
MK
801 if (initrd_size < 0) {
802 fprintf(stderr, "qemu: error reading initrd %s\n",
803 initrd_filename);
804 exit(1);
805 }
806
45a50b16 807 initrd_addr = (initrd_max-initrd_size) & ~4095;
57a46d05 808
7267c094 809 initrd_data = g_malloc(initrd_size);
57a46d05
AG
810 load_image(initrd_filename, initrd_data);
811
812 fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_ADDR, initrd_addr);
813 fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_SIZE, initrd_size);
814 fw_cfg_add_bytes(fw_cfg, FW_CFG_INITRD_DATA, initrd_data, initrd_size);
642a4f96 815
a37af289 816 stl_p(header+0x218, initrd_addr);
642a4f96
TS
817 stl_p(header+0x21c, initrd_size);
818 }
819
45a50b16 820 /* load kernel and setup */
642a4f96
TS
821 setup_size = header[0x1f1];
822 if (setup_size == 0)
823 setup_size = 4;
642a4f96 824 setup_size = (setup_size+1)*512;
45a50b16 825 kernel_size -= setup_size;
642a4f96 826
7267c094
AL
827 setup = g_malloc(setup_size);
828 kernel = g_malloc(kernel_size);
45a50b16 829 fseek(f, 0, SEEK_SET);
5a41ecc5
KS
830 if (fread(setup, 1, setup_size, f) != setup_size) {
831 fprintf(stderr, "fread() failed\n");
832 exit(1);
833 }
834 if (fread(kernel, 1, kernel_size, f) != kernel_size) {
835 fprintf(stderr, "fread() failed\n");
836 exit(1);
837 }
642a4f96 838 fclose(f);
45a50b16 839 memcpy(setup, header, MIN(sizeof(header), setup_size));
57a46d05
AG
840
841 fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_ADDR, prot_addr);
842 fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size);
843 fw_cfg_add_bytes(fw_cfg, FW_CFG_KERNEL_DATA, kernel, kernel_size);
844
845 fw_cfg_add_i32(fw_cfg, FW_CFG_SETUP_ADDR, real_addr);
846 fw_cfg_add_i32(fw_cfg, FW_CFG_SETUP_SIZE, setup_size);
847 fw_cfg_add_bytes(fw_cfg, FW_CFG_SETUP_DATA, setup, setup_size);
848
2e55e842
GN
849 option_rom[nb_option_roms].name = "linuxboot.bin";
850 option_rom[nb_option_roms].bootindex = 0;
57a46d05 851 nb_option_roms++;
642a4f96
TS
852}
853
b41a2cd1
FB
854#define NE2000_NB_MAX 6
855
675d6f82
BS
856static const int ne2000_io[NE2000_NB_MAX] = { 0x300, 0x320, 0x340, 0x360,
857 0x280, 0x380 };
858static const int ne2000_irq[NE2000_NB_MAX] = { 9, 10, 11, 3, 4, 5 };
b41a2cd1 859
675d6f82
BS
860static const int parallel_io[MAX_PARALLEL_PORTS] = { 0x378, 0x278, 0x3bc };
861static const int parallel_irq[MAX_PARALLEL_PORTS] = { 7, 7, 7 };
6508fe59 862
48a18b3c 863void pc_init_ne2k_isa(ISABus *bus, NICInfo *nd)
a41b2ff2
PB
864{
865 static int nb_ne2k = 0;
866
867 if (nb_ne2k == NE2000_NB_MAX)
868 return;
48a18b3c 869 isa_ne2000_init(bus, ne2000_io[nb_ne2k],
9453c5bc 870 ne2000_irq[nb_ne2k], nd);
a41b2ff2
PB
871 nb_ne2k++;
872}
873
678e12cc
GN
874int cpu_is_bsp(CPUState *env)
875{
6cb2996c
JK
876 /* We hard-wire the BSP to the first CPU. */
877 return env->cpu_index == 0;
678e12cc
GN
878}
879
92a16d7a 880DeviceState *cpu_get_current_apic(void)
0e26b7b8
BS
881{
882 if (cpu_single_env) {
883 return cpu_single_env->apic_state;
884 } else {
885 return NULL;
886 }
887}
888
92a16d7a
BS
889static DeviceState *apic_init(void *env, uint8_t apic_id)
890{
891 DeviceState *dev;
92a16d7a
BS
892 static int apic_mapped;
893
3d4b2649 894 if (kvm_irqchip_in_kernel()) {
680c1c6f
JK
895 dev = qdev_create(NULL, "kvm-apic");
896 } else {
897 dev = qdev_create(NULL, "apic");
898 }
92a16d7a
BS
899 qdev_prop_set_uint8(dev, "id", apic_id);
900 qdev_prop_set_ptr(dev, "cpu_env", env);
901 qdev_init_nofail(dev);
92a16d7a
BS
902
903 /* XXX: mapping more APICs at the same memory location */
904 if (apic_mapped == 0) {
905 /* NOTE: the APIC is directly connected to the CPU - it is not
906 on the global memory bus. */
907 /* XXX: what if the base changes? */
680c1c6f 908 sysbus_mmio_map(sysbus_from_qdev(dev), 0, MSI_ADDR_BASE);
92a16d7a
BS
909 apic_mapped = 1;
910 }
911
680c1c6f 912 /* KVM does not support MSI yet. */
3d4b2649 913 if (!kvm_irqchip_in_kernel()) {
680c1c6f
JK
914 msi_supported = true;
915 }
92a16d7a
BS
916
917 return dev;
918}
919
53b67b30
BS
920/* set CMOS shutdown status register (index 0xF) as S3_resume(0xFE)
921 BIOS will read it and start S3 resume at POST Entry */
845773ab 922void pc_cmos_set_s3_resume(void *opaque, int irq, int level)
53b67b30 923{
1d914fa0 924 ISADevice *s = opaque;
53b67b30
BS
925
926 if (level) {
927 rtc_set_memory(s, 0xF, 0xFE);
928 }
929}
930
845773ab 931void pc_acpi_smi_interrupt(void *opaque, int irq, int level)
53b67b30
BS
932{
933 CPUState *s = opaque;
934
935 if (level) {
936 cpu_interrupt(s, CPU_INTERRUPT_SMI);
937 }
938}
939
427bd8d6 940static void pc_cpu_reset(void *opaque)
0e26b7b8
BS
941{
942 CPUState *env = opaque;
943
944 cpu_reset(env);
427bd8d6 945 env->halted = !cpu_is_bsp(env);
0e26b7b8
BS
946}
947
3a31f36a
JK
948static CPUState *pc_new_cpu(const char *cpu_model)
949{
950 CPUState *env;
951
952 env = cpu_init(cpu_model);
953 if (!env) {
954 fprintf(stderr, "Unable to find x86 CPU definition\n");
955 exit(1);
956 }
957 if ((env->cpuid_features & CPUID_APIC) || smp_cpus > 1) {
0e26b7b8
BS
958 env->apic_state = apic_init(env, env->cpuid_apic_id);
959 }
427bd8d6
JK
960 qemu_register_reset(pc_cpu_reset, env);
961 pc_cpu_reset(env);
3a31f36a
JK
962 return env;
963}
964
845773ab 965void pc_cpus_init(const char *cpu_model)
70166477
IY
966{
967 int i;
968
969 /* init CPUs */
970 if (cpu_model == NULL) {
971#ifdef TARGET_X86_64
972 cpu_model = "qemu64";
973#else
974 cpu_model = "qemu32";
975#endif
976 }
977
978 for(i = 0; i < smp_cpus; i++) {
979 pc_new_cpu(cpu_model);
980 }
981}
982
4aa63af1
AK
983void pc_memory_init(MemoryRegion *system_memory,
984 const char *kernel_filename,
845773ab
IY
985 const char *kernel_cmdline,
986 const char *initrd_filename,
e0e7e67b 987 ram_addr_t below_4g_mem_size,
ae0a5466 988 ram_addr_t above_4g_mem_size,
4463aee6 989 MemoryRegion *rom_memory,
ae0a5466 990 MemoryRegion **ram_memory)
80cabfad 991{
5cea8590 992 char *filename;
642a4f96 993 int ret, linux_boot, i;
00cb2a99
AK
994 MemoryRegion *ram, *bios, *isa_bios, *option_rom_mr;
995 MemoryRegion *ram_below_4g, *ram_above_4g;
45a50b16 996 int bios_size, isa_bios_size;
81a204e4 997 void *fw_cfg;
d592d303 998
80cabfad
FB
999 linux_boot = (kernel_filename != NULL);
1000
00cb2a99 1001 /* Allocate RAM. We allocate it as a single memory region and use
66a0a2cb 1002 * aliases to address portions of it, mostly for backwards compatibility
00cb2a99
AK
1003 * with older qemus that used qemu_ram_alloc().
1004 */
7267c094 1005 ram = g_malloc(sizeof(*ram));
c5705a77 1006 memory_region_init_ram(ram, "pc.ram",
00cb2a99 1007 below_4g_mem_size + above_4g_mem_size);
c5705a77 1008 vmstate_register_ram_global(ram);
ae0a5466 1009 *ram_memory = ram;
7267c094 1010 ram_below_4g = g_malloc(sizeof(*ram_below_4g));
00cb2a99
AK
1011 memory_region_init_alias(ram_below_4g, "ram-below-4g", ram,
1012 0, below_4g_mem_size);
1013 memory_region_add_subregion(system_memory, 0, ram_below_4g);
bbe80adf 1014 if (above_4g_mem_size > 0) {
7267c094 1015 ram_above_4g = g_malloc(sizeof(*ram_above_4g));
00cb2a99
AK
1016 memory_region_init_alias(ram_above_4g, "ram-above-4g", ram,
1017 below_4g_mem_size, above_4g_mem_size);
1018 memory_region_add_subregion(system_memory, 0x100000000ULL,
1019 ram_above_4g);
bbe80adf 1020 }
82b36dc3 1021
970ac5a3 1022 /* BIOS load */
1192dad8
JM
1023 if (bios_name == NULL)
1024 bios_name = BIOS_FILENAME;
5cea8590
PB
1025 filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
1026 if (filename) {
1027 bios_size = get_image_size(filename);
1028 } else {
1029 bios_size = -1;
1030 }
5fafdf24 1031 if (bios_size <= 0 ||
970ac5a3 1032 (bios_size % 65536) != 0) {
7587cf44
FB
1033 goto bios_error;
1034 }
7267c094 1035 bios = g_malloc(sizeof(*bios));
c5705a77
AK
1036 memory_region_init_ram(bios, "pc.bios", bios_size);
1037 vmstate_register_ram_global(bios);
00cb2a99 1038 memory_region_set_readonly(bios, true);
2e55e842 1039 ret = rom_add_file_fixed(bios_name, (uint32_t)(-bios_size), -1);
51edd4e6 1040 if (ret != 0) {
7587cf44 1041 bios_error:
5cea8590 1042 fprintf(stderr, "qemu: could not load PC BIOS '%s'\n", bios_name);
80cabfad
FB
1043 exit(1);
1044 }
5cea8590 1045 if (filename) {
7267c094 1046 g_free(filename);
5cea8590 1047 }
7587cf44
FB
1048 /* map the last 128KB of the BIOS in ISA space */
1049 isa_bios_size = bios_size;
1050 if (isa_bios_size > (128 * 1024))
1051 isa_bios_size = 128 * 1024;
7267c094 1052 isa_bios = g_malloc(sizeof(*isa_bios));
00cb2a99
AK
1053 memory_region_init_alias(isa_bios, "isa-bios", bios,
1054 bios_size - isa_bios_size, isa_bios_size);
4463aee6 1055 memory_region_add_subregion_overlap(rom_memory,
00cb2a99
AK
1056 0x100000 - isa_bios_size,
1057 isa_bios,
1058 1);
1059 memory_region_set_readonly(isa_bios, true);
1060
7267c094 1061 option_rom_mr = g_malloc(sizeof(*option_rom_mr));
c5705a77
AK
1062 memory_region_init_ram(option_rom_mr, "pc.rom", PC_ROM_SIZE);
1063 vmstate_register_ram_global(option_rom_mr);
4463aee6 1064 memory_region_add_subregion_overlap(rom_memory,
00cb2a99
AK
1065 PC_ROM_MIN_VGA,
1066 option_rom_mr,
1067 1);
f753ff16 1068
1d108d97 1069 /* map all the bios at the top of memory */
4463aee6 1070 memory_region_add_subregion(rom_memory,
00cb2a99
AK
1071 (uint32_t)(-bios_size),
1072 bios);
1d108d97 1073
bf483392 1074 fw_cfg = bochs_bios_init();
8832cb80 1075 rom_set_fw(fw_cfg);
1d108d97 1076
f753ff16 1077 if (linux_boot) {
81a204e4 1078 load_linux(fw_cfg, kernel_filename, initrd_filename, kernel_cmdline, below_4g_mem_size);
f753ff16
PB
1079 }
1080
1081 for (i = 0; i < nb_option_roms; i++) {
2e55e842 1082 rom_add_option(option_rom[i].name, option_rom[i].bootindex);
406c8df3 1083 }
3d53f5c3
IY
1084}
1085
845773ab
IY
1086qemu_irq *pc_allocate_cpu_irq(void)
1087{
1088 return qemu_allocate_irqs(pic_irq_request, NULL, 1);
1089}
1090
48a18b3c 1091DeviceState *pc_vga_init(ISABus *isa_bus, PCIBus *pci_bus)
765d7908 1092{
ad6d45fa
AL
1093 DeviceState *dev = NULL;
1094
765d7908
IY
1095 if (cirrus_vga_enabled) {
1096 if (pci_bus) {
ad6d45fa 1097 dev = pci_cirrus_vga_init(pci_bus);
765d7908 1098 } else {
3d402831 1099 dev = &isa_create_simple(isa_bus, "isa-cirrus-vga")->qdev;
765d7908
IY
1100 }
1101 } else if (vmsvga_enabled) {
7ba7e49e 1102 if (pci_bus) {
ad6d45fa 1103 dev = pci_vmsvga_init(pci_bus);
7ba7e49e 1104 } else {
765d7908 1105 fprintf(stderr, "%s: vmware_vga: no PCI bus\n", __FUNCTION__);
7ba7e49e 1106 }
a19cbfb3
GH
1107#ifdef CONFIG_SPICE
1108 } else if (qxl_enabled) {
ad6d45fa
AL
1109 if (pci_bus) {
1110 dev = &pci_create_simple(pci_bus, -1, "qxl-vga")->qdev;
1111 } else {
a19cbfb3 1112 fprintf(stderr, "%s: qxl: no PCI bus\n", __FUNCTION__);
ad6d45fa 1113 }
a19cbfb3 1114#endif
765d7908
IY
1115 } else if (std_vga_enabled) {
1116 if (pci_bus) {
ad6d45fa 1117 dev = pci_vga_init(pci_bus);
765d7908 1118 } else {
48a18b3c 1119 dev = isa_vga_init(isa_bus);
765d7908
IY
1120 }
1121 }
ad6d45fa
AL
1122
1123 return dev;
765d7908
IY
1124}
1125
4556bd8b
BS
1126static void cpu_request_exit(void *opaque, int irq, int level)
1127{
1128 CPUState *env = cpu_single_env;
1129
1130 if (env && level) {
1131 cpu_exit(env);
1132 }
1133}
1134
48a18b3c 1135void pc_basic_device_init(ISABus *isa_bus, qemu_irq *gsi,
1611977c 1136 ISADevice **rtc_state,
34d4260e 1137 ISADevice **floppy,
1611977c 1138 bool no_vmport)
ffe513da
IY
1139{
1140 int i;
1141 DriveInfo *fd[MAX_FD];
7d932dfd 1142 qemu_irq rtc_irq = NULL;
956a3e6b 1143 qemu_irq *a20_line;
64d7e9a4 1144 ISADevice *i8042, *port92, *vmmouse, *pit;
4556bd8b 1145 qemu_irq *cpu_exit_irq;
ffe513da
IY
1146
1147 register_ioport_write(0x80, 1, 1, ioport80_write, NULL);
1148
1149 register_ioport_write(0xf0, 1, 1, ioportF0_write, NULL);
1150
ffe513da 1151 if (!no_hpet) {
dd703b99 1152 DeviceState *hpet = sysbus_try_create_simple("hpet", HPET_BASE, NULL);
822557eb 1153
dd703b99 1154 if (hpet) {
b881fbe9
JK
1155 for (i = 0; i < GSI_NUM_PINS; i++) {
1156 sysbus_connect_irq(sysbus_from_qdev(hpet), i, gsi[i]);
dd703b99
BS
1157 }
1158 rtc_irq = qdev_get_gpio_in(hpet, 0);
822557eb 1159 }
ffe513da 1160 }
48a18b3c 1161 *rtc_state = rtc_init(isa_bus, 2000, rtc_irq);
7d932dfd
JK
1162
1163 qemu_register_boot_set(pc_boot_set, *rtc_state);
1164
319ba9f5 1165 pit = pit_init(isa_bus, 0x40, 0, NULL);
7d932dfd 1166 pcspk_init(pit);
ffe513da
IY
1167
1168 for(i = 0; i < MAX_SERIAL_PORTS; i++) {
1169 if (serial_hds[i]) {
48a18b3c 1170 serial_isa_init(isa_bus, i, serial_hds[i]);
ffe513da
IY
1171 }
1172 }
1173
1174 for(i = 0; i < MAX_PARALLEL_PORTS; i++) {
1175 if (parallel_hds[i]) {
48a18b3c 1176 parallel_init(isa_bus, i, parallel_hds[i]);
ffe513da
IY
1177 }
1178 }
1179
4b78a802 1180 a20_line = qemu_allocate_irqs(handle_a20_line_change, first_cpu, 2);
48a18b3c 1181 i8042 = isa_create_simple(isa_bus, "i8042");
4b78a802 1182 i8042_setup_a20_line(i8042, &a20_line[0]);
1611977c 1183 if (!no_vmport) {
48a18b3c
HP
1184 vmport_init(isa_bus);
1185 vmmouse = isa_try_create(isa_bus, "vmmouse");
1611977c
AP
1186 } else {
1187 vmmouse = NULL;
1188 }
86d86414
BS
1189 if (vmmouse) {
1190 qdev_prop_set_ptr(&vmmouse->qdev, "ps2_mouse", i8042);
43f20196 1191 qdev_init_nofail(&vmmouse->qdev);
86d86414 1192 }
48a18b3c 1193 port92 = isa_create_simple(isa_bus, "port92");
4b78a802 1194 port92_init(port92, &a20_line[1]);
956a3e6b 1195
4556bd8b
BS
1196 cpu_exit_irq = qemu_allocate_irqs(cpu_request_exit, NULL, 1);
1197 DMA_init(0, cpu_exit_irq);
ffe513da
IY
1198
1199 for(i = 0; i < MAX_FD; i++) {
1200 fd[i] = drive_get(IF_FLOPPY, 0, i);
1201 }
48a18b3c 1202 *floppy = fdctrl_init_isa(isa_bus, fd);
ffe513da
IY
1203}
1204
845773ab 1205void pc_pci_device_init(PCIBus *pci_bus)
e3a5cf42
IY
1206{
1207 int max_bus;
1208 int bus;
1209
1210 max_bus = drive_get_max_bus(IF_SCSI);
1211 for (bus = 0; bus <= max_bus; bus++) {
1212 pci_create_simple(pci_bus, -1, "lsi53c895a");
1213 }
1214}