]> git.proxmox.com Git - mirror_qemu.git/blame - hw/pc.c
apic: avoid passing CPUState from CPU code
[mirror_qemu.git] / hw / pc.c
CommitLineData
80cabfad
FB
1/*
2 * QEMU PC System Emulator
5fafdf24 3 *
80cabfad 4 * Copyright (c) 2003-2004 Fabrice Bellard
5fafdf24 5 *
80cabfad
FB
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
87ecb68b
PB
24#include "hw.h"
25#include "pc.h"
aa28b9bf 26#include "apic.h"
87ecb68b
PB
27#include "fdc.h"
28#include "pci.h"
18e08a55 29#include "vmware_vga.h"
376253ec 30#include "monitor.h"
3cce6243 31#include "fw_cfg.h"
16b29ae1 32#include "hpet_emul.h"
b6f6e3d3 33#include "smbios.h"
ca20cf32
BS
34#include "loader.h"
35#include "elf.h"
52001445 36#include "multiboot.h"
1d914fa0 37#include "mc146818rtc.h"
822557eb 38#include "sysbus.h"
666daa68 39#include "sysemu.h"
80cabfad 40
b41a2cd1
FB
41/* output Bochs bios info messages */
42//#define DEBUG_BIOS
43
471fd342
BS
44/* debug PC/ISA interrupts */
45//#define DEBUG_IRQ
46
47#ifdef DEBUG_IRQ
48#define DPRINTF(fmt, ...) \
49 do { printf("CPUIRQ: " fmt , ## __VA_ARGS__); } while (0)
50#else
51#define DPRINTF(fmt, ...)
52#endif
53
80cabfad 54#define BIOS_FILENAME "bios.bin"
80cabfad 55
7fb4fdcf
AZ
56#define PC_MAX_BIOS_SIZE (4 * 1024 * 1024)
57
a80274c3
PB
58/* Leave a chunk of memory at the top of RAM for the BIOS ACPI tables. */
59#define ACPI_DATA_SIZE 0x10000
3cce6243 60#define BIOS_CFG_IOPORT 0x510
8a92ea2f 61#define FW_CFG_ACPI_TABLES (FW_CFG_ARCH_LOCAL + 0)
b6f6e3d3 62#define FW_CFG_SMBIOS_ENTRIES (FW_CFG_ARCH_LOCAL + 1)
6b35e7bf 63#define FW_CFG_IRQ0_OVERRIDE (FW_CFG_ARCH_LOCAL + 2)
4c5b10b7 64#define FW_CFG_E820_TABLE (FW_CFG_ARCH_LOCAL + 3)
40ac17cd 65#define FW_CFG_HPET (FW_CFG_ARCH_LOCAL + 4)
80cabfad 66
4c5b10b7
JS
67#define E820_NR_ENTRIES 16
68
69struct e820_entry {
70 uint64_t address;
71 uint64_t length;
72 uint32_t type;
73};
74
75struct e820_table {
76 uint32_t count;
77 struct e820_entry entry[E820_NR_ENTRIES];
78};
79
80static struct e820_table e820_table;
81
845773ab 82void isa_irq_handler(void *opaque, int n, int level)
1452411b
AK
83{
84 IsaIrqState *isa = (IsaIrqState *)opaque;
85
471fd342 86 DPRINTF("isa_irqs: %s irq %d\n", level? "raise" : "lower", n);
1632dc6a
AK
87 if (n < 16) {
88 qemu_set_irq(isa->i8259[n], level);
89 }
2c8d9340
GH
90 if (isa->ioapic)
91 qemu_set_irq(isa->ioapic[n], level);
1632dc6a 92};
1452411b 93
b41a2cd1 94static void ioport80_write(void *opaque, uint32_t addr, uint32_t data)
80cabfad
FB
95{
96}
97
f929aad6 98/* MSDOS compatibility mode FPU exception support */
d537cf6c 99static qemu_irq ferr_irq;
8e78eb28
IY
100
101void pc_register_ferr_irq(qemu_irq irq)
102{
103 ferr_irq = irq;
104}
105
f929aad6
FB
106/* XXX: add IGNNE support */
107void cpu_set_ferr(CPUX86State *s)
108{
d537cf6c 109 qemu_irq_raise(ferr_irq);
f929aad6
FB
110}
111
112static void ioportF0_write(void *opaque, uint32_t addr, uint32_t data)
113{
d537cf6c 114 qemu_irq_lower(ferr_irq);
f929aad6
FB
115}
116
28ab0e2e 117/* TSC handling */
28ab0e2e
FB
118uint64_t cpu_get_tsc(CPUX86State *env)
119{
4a1418e0 120 return cpu_get_ticks();
28ab0e2e
FB
121}
122
a5954d5c 123/* SMM support */
f885f1ea
IY
124
125static cpu_set_smm_t smm_set;
126static void *smm_arg;
127
128void cpu_smm_register(cpu_set_smm_t callback, void *arg)
129{
130 assert(smm_set == NULL);
131 assert(smm_arg == NULL);
132 smm_set = callback;
133 smm_arg = arg;
134}
135
a5954d5c
FB
136void cpu_smm_update(CPUState *env)
137{
f885f1ea
IY
138 if (smm_set && smm_arg && env == first_cpu)
139 smm_set(!!(env->hflags & HF_SMM_MASK), smm_arg);
a5954d5c
FB
140}
141
142
3de388f6
FB
143/* IRQ handling */
144int cpu_get_pic_interrupt(CPUState *env)
145{
146 int intno;
147
cf6d64bf 148 intno = apic_get_interrupt(env->apic_state);
3de388f6
FB
149 if (intno >= 0) {
150 /* set irq request if a PIC irq is still pending */
151 /* XXX: improve that */
5fafdf24 152 pic_update_irq(isa_pic);
3de388f6
FB
153 return intno;
154 }
3de388f6 155 /* read the irq from the PIC */
cf6d64bf 156 if (!apic_accept_pic_intr(env->apic_state)) {
0e21e12b 157 return -1;
cf6d64bf 158 }
0e21e12b 159
3de388f6
FB
160 intno = pic_read_irq(isa_pic);
161 return intno;
162}
163
d537cf6c 164static void pic_irq_request(void *opaque, int irq, int level)
3de388f6 165{
a5b38b51
AJ
166 CPUState *env = first_cpu;
167
471fd342 168 DPRINTF("pic_irqs: %s irq %d\n", level? "raise" : "lower", irq);
d5529471
AJ
169 if (env->apic_state) {
170 while (env) {
cf6d64bf
BS
171 if (apic_accept_pic_intr(env->apic_state)) {
172 apic_deliver_pic_intr(env->apic_state, level);
173 }
d5529471
AJ
174 env = env->next_cpu;
175 }
176 } else {
b614106a
AJ
177 if (level)
178 cpu_interrupt(env, CPU_INTERRUPT_HARD);
179 else
180 cpu_reset_interrupt(env, CPU_INTERRUPT_HARD);
a5b38b51 181 }
3de388f6
FB
182}
183
b0a21b53
FB
184/* PC cmos mappings */
185
80cabfad
FB
186#define REG_EQUIPMENT_BYTE 0x14
187
777428f2
FB
188static int cmos_get_fd_drive_type(int fd0)
189{
190 int val;
191
192 switch (fd0) {
193 case 0:
194 /* 1.44 Mb 3"5 drive */
195 val = 4;
196 break;
197 case 1:
198 /* 2.88 Mb 3"5 drive */
199 val = 5;
200 break;
201 case 2:
202 /* 1.2 Mb 5"5 drive */
203 val = 2;
204 break;
205 default:
206 val = 0;
207 break;
208 }
209 return val;
210}
211
ec2654fb 212static void cmos_init_hd(int type_ofs, int info_ofs, BlockDriverState *hd,
1d914fa0 213 ISADevice *s)
ba6c2377 214{
ba6c2377
FB
215 int cylinders, heads, sectors;
216 bdrv_get_geometry_hint(hd, &cylinders, &heads, &sectors);
217 rtc_set_memory(s, type_ofs, 47);
218 rtc_set_memory(s, info_ofs, cylinders);
219 rtc_set_memory(s, info_ofs + 1, cylinders >> 8);
220 rtc_set_memory(s, info_ofs + 2, heads);
221 rtc_set_memory(s, info_ofs + 3, 0xff);
222 rtc_set_memory(s, info_ofs + 4, 0xff);
223 rtc_set_memory(s, info_ofs + 5, 0xc0 | ((heads > 8) << 3));
224 rtc_set_memory(s, info_ofs + 6, cylinders);
225 rtc_set_memory(s, info_ofs + 7, cylinders >> 8);
226 rtc_set_memory(s, info_ofs + 8, sectors);
227}
228
6ac0e82d
AZ
229/* convert boot_device letter to something recognizable by the bios */
230static int boot_device2nibble(char boot_device)
231{
232 switch(boot_device) {
233 case 'a':
234 case 'b':
235 return 0x01; /* floppy boot */
236 case 'c':
237 return 0x02; /* hard drive boot */
238 case 'd':
239 return 0x03; /* CD-ROM boot */
240 case 'n':
241 return 0x04; /* Network boot */
242 }
243 return 0;
244}
245
1d914fa0 246static int set_boot_dev(ISADevice *s, const char *boot_device, int fd_bootchk)
0ecdffbb
AJ
247{
248#define PC_MAX_BOOT_DEVICES 3
0ecdffbb
AJ
249 int nbds, bds[3] = { 0, };
250 int i;
251
252 nbds = strlen(boot_device);
253 if (nbds > PC_MAX_BOOT_DEVICES) {
1ecda02b 254 error_report("Too many boot devices for PC");
0ecdffbb
AJ
255 return(1);
256 }
257 for (i = 0; i < nbds; i++) {
258 bds[i] = boot_device2nibble(boot_device[i]);
259 if (bds[i] == 0) {
1ecda02b
MA
260 error_report("Invalid boot device for PC: '%c'",
261 boot_device[i]);
0ecdffbb
AJ
262 return(1);
263 }
264 }
265 rtc_set_memory(s, 0x3d, (bds[1] << 4) | bds[0]);
d9346e81 266 rtc_set_memory(s, 0x38, (bds[2] << 4) | (fd_bootchk ? 0x0 : 0x1));
0ecdffbb
AJ
267 return(0);
268}
269
d9346e81
MA
270static int pc_boot_set(void *opaque, const char *boot_device)
271{
272 return set_boot_dev(opaque, boot_device, 0);
273}
274
ba6c2377 275/* hd_table must contain 4 block drivers */
845773ab
IY
276void pc_cmos_init(ram_addr_t ram_size, ram_addr_t above_4g_mem_size,
277 const char *boot_device, DriveInfo **hd_table,
1d914fa0 278 FDCtrl *floppy_controller, ISADevice *s)
80cabfad 279{
80cabfad 280 int val;
b41a2cd1 281 int fd0, fd1, nb;
ba6c2377 282 int i;
b0a21b53 283
b0a21b53 284 /* various important CMOS locations needed by PC/Bochs bios */
80cabfad
FB
285
286 /* memory size */
333190eb
FB
287 val = 640; /* base memory in K */
288 rtc_set_memory(s, 0x15, val);
289 rtc_set_memory(s, 0x16, val >> 8);
290
80cabfad
FB
291 val = (ram_size / 1024) - 1024;
292 if (val > 65535)
293 val = 65535;
b0a21b53
FB
294 rtc_set_memory(s, 0x17, val);
295 rtc_set_memory(s, 0x18, val >> 8);
296 rtc_set_memory(s, 0x30, val);
297 rtc_set_memory(s, 0x31, val >> 8);
80cabfad 298
00f82b8a
AJ
299 if (above_4g_mem_size) {
300 rtc_set_memory(s, 0x5b, (unsigned int)above_4g_mem_size >> 16);
301 rtc_set_memory(s, 0x5c, (unsigned int)above_4g_mem_size >> 24);
302 rtc_set_memory(s, 0x5d, (uint64_t)above_4g_mem_size >> 32);
303 }
304
9da98861
FB
305 if (ram_size > (16 * 1024 * 1024))
306 val = (ram_size / 65536) - ((16 * 1024 * 1024) / 65536);
307 else
308 val = 0;
80cabfad
FB
309 if (val > 65535)
310 val = 65535;
b0a21b53
FB
311 rtc_set_memory(s, 0x34, val);
312 rtc_set_memory(s, 0x35, val >> 8);
3b46e624 313
298e01b6
AJ
314 /* set the number of CPU */
315 rtc_set_memory(s, 0x5f, smp_cpus - 1);
316
6ac0e82d 317 /* set boot devices, and disable floppy signature check if requested */
d9346e81 318 if (set_boot_dev(s, boot_device, fd_bootchk)) {
28c5af54
JM
319 exit(1);
320 }
80cabfad 321
b41a2cd1
FB
322 /* floppy type */
323
baca51fa
FB
324 fd0 = fdctrl_get_drive_type(floppy_controller, 0);
325 fd1 = fdctrl_get_drive_type(floppy_controller, 1);
80cabfad 326
777428f2 327 val = (cmos_get_fd_drive_type(fd0) << 4) | cmos_get_fd_drive_type(fd1);
b0a21b53 328 rtc_set_memory(s, 0x10, val);
3b46e624 329
b0a21b53 330 val = 0;
b41a2cd1 331 nb = 0;
80cabfad
FB
332 if (fd0 < 3)
333 nb++;
334 if (fd1 < 3)
335 nb++;
336 switch (nb) {
337 case 0:
338 break;
339 case 1:
b0a21b53 340 val |= 0x01; /* 1 drive, ready for boot */
80cabfad
FB
341 break;
342 case 2:
b0a21b53 343 val |= 0x41; /* 2 drives, ready for boot */
80cabfad
FB
344 break;
345 }
b0a21b53
FB
346 val |= 0x02; /* FPU is there */
347 val |= 0x04; /* PS/2 mouse installed */
348 rtc_set_memory(s, REG_EQUIPMENT_BYTE, val);
349
ba6c2377
FB
350 /* hard drives */
351
352 rtc_set_memory(s, 0x12, (hd_table[0] ? 0xf0 : 0) | (hd_table[1] ? 0x0f : 0));
353 if (hd_table[0])
ec2654fb 354 cmos_init_hd(0x19, 0x1b, hd_table[0]->bdrv, s);
5fafdf24 355 if (hd_table[1])
ec2654fb 356 cmos_init_hd(0x1a, 0x24, hd_table[1]->bdrv, s);
ba6c2377
FB
357
358 val = 0;
40b6ecc6 359 for (i = 0; i < 4; i++) {
ba6c2377 360 if (hd_table[i]) {
46d4767d
FB
361 int cylinders, heads, sectors, translation;
362 /* NOTE: bdrv_get_geometry_hint() returns the physical
363 geometry. It is always such that: 1 <= sects <= 63, 1
364 <= heads <= 16, 1 <= cylinders <= 16383. The BIOS
365 geometry can be different if a translation is done. */
f455e98c 366 translation = bdrv_get_translation_hint(hd_table[i]->bdrv);
46d4767d 367 if (translation == BIOS_ATA_TRANSLATION_AUTO) {
f455e98c 368 bdrv_get_geometry_hint(hd_table[i]->bdrv, &cylinders, &heads, &sectors);
46d4767d
FB
369 if (cylinders <= 1024 && heads <= 16 && sectors <= 63) {
370 /* No translation. */
371 translation = 0;
372 } else {
373 /* LBA translation. */
374 translation = 1;
375 }
40b6ecc6 376 } else {
46d4767d 377 translation--;
ba6c2377 378 }
ba6c2377
FB
379 val |= translation << (i * 2);
380 }
40b6ecc6 381 }
ba6c2377 382 rtc_set_memory(s, 0x39, val);
80cabfad
FB
383}
384
956a3e6b 385static void handle_a20_line_change(void *opaque, int irq, int level)
59b8ad81 386{
956a3e6b 387 CPUState *cpu = opaque;
e1a23744 388
956a3e6b
BS
389 /* XXX: send to all CPUs ? */
390 cpu_x86_set_a20(cpu, level);
e1a23744
FB
391}
392
80cabfad
FB
393/***********************************************************/
394/* Bochs BIOS debug ports */
395
9596ebb7 396static void bochs_bios_write(void *opaque, uint32_t addr, uint32_t val)
80cabfad 397{
a2f659ee
FB
398 static const char shutdown_str[8] = "Shutdown";
399 static int shutdown_index = 0;
3b46e624 400
80cabfad
FB
401 switch(addr) {
402 /* Bochs BIOS messages */
403 case 0x400:
404 case 0x401:
405 fprintf(stderr, "BIOS panic at rombios.c, line %d\n", val);
406 exit(1);
407 case 0x402:
408 case 0x403:
409#ifdef DEBUG_BIOS
410 fprintf(stderr, "%c", val);
411#endif
412 break;
a2f659ee
FB
413 case 0x8900:
414 /* same as Bochs power off */
415 if (val == shutdown_str[shutdown_index]) {
416 shutdown_index++;
417 if (shutdown_index == 8) {
418 shutdown_index = 0;
419 qemu_system_shutdown_request();
420 }
421 } else {
422 shutdown_index = 0;
423 }
424 break;
80cabfad
FB
425
426 /* LGPL'ed VGA BIOS messages */
427 case 0x501:
428 case 0x502:
429 fprintf(stderr, "VGA BIOS panic, line %d\n", val);
430 exit(1);
431 case 0x500:
432 case 0x503:
433#ifdef DEBUG_BIOS
434 fprintf(stderr, "%c", val);
435#endif
436 break;
437 }
438}
439
4c5b10b7
JS
440int e820_add_entry(uint64_t address, uint64_t length, uint32_t type)
441{
442 int index = e820_table.count;
443 struct e820_entry *entry;
444
445 if (index >= E820_NR_ENTRIES)
446 return -EBUSY;
447 entry = &e820_table.entry[index];
448
449 entry->address = address;
450 entry->length = length;
451 entry->type = type;
452
453 e820_table.count++;
454 return e820_table.count;
455}
456
bf483392 457static void *bochs_bios_init(void)
80cabfad 458{
3cce6243 459 void *fw_cfg;
b6f6e3d3
AL
460 uint8_t *smbios_table;
461 size_t smbios_len;
11c2fd3e
AL
462 uint64_t *numa_fw_cfg;
463 int i, j;
3cce6243 464
b41a2cd1
FB
465 register_ioport_write(0x400, 1, 2, bochs_bios_write, NULL);
466 register_ioport_write(0x401, 1, 2, bochs_bios_write, NULL);
467 register_ioport_write(0x402, 1, 1, bochs_bios_write, NULL);
468 register_ioport_write(0x403, 1, 1, bochs_bios_write, NULL);
a2f659ee 469 register_ioport_write(0x8900, 1, 1, bochs_bios_write, NULL);
b41a2cd1
FB
470
471 register_ioport_write(0x501, 1, 2, bochs_bios_write, NULL);
472 register_ioport_write(0x502, 1, 2, bochs_bios_write, NULL);
473 register_ioport_write(0x500, 1, 1, bochs_bios_write, NULL);
474 register_ioport_write(0x503, 1, 1, bochs_bios_write, NULL);
3cce6243
BS
475
476 fw_cfg = fw_cfg_init(BIOS_CFG_IOPORT, BIOS_CFG_IOPORT + 1, 0, 0);
bf483392 477
3cce6243 478 fw_cfg_add_i32(fw_cfg, FW_CFG_ID, 1);
905fdcb5 479 fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size);
80deece2
BS
480 fw_cfg_add_bytes(fw_cfg, FW_CFG_ACPI_TABLES, (uint8_t *)acpi_tables,
481 acpi_tables_len);
6b35e7bf 482 fw_cfg_add_bytes(fw_cfg, FW_CFG_IRQ0_OVERRIDE, &irq0override, 1);
b6f6e3d3
AL
483
484 smbios_table = smbios_get_table(&smbios_len);
485 if (smbios_table)
486 fw_cfg_add_bytes(fw_cfg, FW_CFG_SMBIOS_ENTRIES,
487 smbios_table, smbios_len);
4c5b10b7
JS
488 fw_cfg_add_bytes(fw_cfg, FW_CFG_E820_TABLE, (uint8_t *)&e820_table,
489 sizeof(struct e820_table));
11c2fd3e 490
40ac17cd
GN
491 fw_cfg_add_bytes(fw_cfg, FW_CFG_HPET, (uint8_t *)&hpet_cfg,
492 sizeof(struct hpet_fw_config));
11c2fd3e
AL
493 /* allocate memory for the NUMA channel: one (64bit) word for the number
494 * of nodes, one word for each VCPU->node and one word for each node to
495 * hold the amount of memory.
496 */
497 numa_fw_cfg = qemu_mallocz((1 + smp_cpus + nb_numa_nodes) * 8);
498 numa_fw_cfg[0] = cpu_to_le64(nb_numa_nodes);
499 for (i = 0; i < smp_cpus; i++) {
500 for (j = 0; j < nb_numa_nodes; j++) {
501 if (node_cpumask[j] & (1 << i)) {
502 numa_fw_cfg[i + 1] = cpu_to_le64(j);
503 break;
504 }
505 }
506 }
507 for (i = 0; i < nb_numa_nodes; i++) {
508 numa_fw_cfg[smp_cpus + 1 + i] = cpu_to_le64(node_mem[i]);
509 }
510 fw_cfg_add_bytes(fw_cfg, FW_CFG_NUMA, (uint8_t *)numa_fw_cfg,
511 (1 + smp_cpus + nb_numa_nodes) * 8);
bf483392
AG
512
513 return fw_cfg;
80cabfad
FB
514}
515
642a4f96
TS
516static long get_file_size(FILE *f)
517{
518 long where, size;
519
520 /* XXX: on Unix systems, using fstat() probably makes more sense */
521
522 where = ftell(f);
523 fseek(f, 0, SEEK_END);
524 size = ftell(f);
525 fseek(f, where, SEEK_SET);
526
527 return size;
528}
529
f16408df 530static void load_linux(void *fw_cfg,
4fc9af53 531 const char *kernel_filename,
642a4f96 532 const char *initrd_filename,
e6ade764 533 const char *kernel_cmdline,
45a50b16 534 target_phys_addr_t max_ram_size)
642a4f96
TS
535{
536 uint16_t protocol;
5cea8590 537 int setup_size, kernel_size, initrd_size = 0, cmdline_size;
642a4f96 538 uint32_t initrd_max;
57a46d05 539 uint8_t header[8192], *setup, *kernel, *initrd_data;
c227f099 540 target_phys_addr_t real_addr, prot_addr, cmdline_addr, initrd_addr = 0;
45a50b16 541 FILE *f;
bf4e5d92 542 char *vmode;
642a4f96
TS
543
544 /* Align to 16 bytes as a paranoia measure */
545 cmdline_size = (strlen(kernel_cmdline)+16) & ~15;
546
547 /* load the kernel header */
548 f = fopen(kernel_filename, "rb");
549 if (!f || !(kernel_size = get_file_size(f)) ||
f16408df
AG
550 fread(header, 1, MIN(ARRAY_SIZE(header), kernel_size), f) !=
551 MIN(ARRAY_SIZE(header), kernel_size)) {
850810d0
JF
552 fprintf(stderr, "qemu: could not load kernel '%s': %s\n",
553 kernel_filename, strerror(errno));
642a4f96
TS
554 exit(1);
555 }
556
557 /* kernel protocol version */
bc4edd79 558#if 0
642a4f96 559 fprintf(stderr, "header magic: %#x\n", ldl_p(header+0x202));
bc4edd79 560#endif
642a4f96
TS
561 if (ldl_p(header+0x202) == 0x53726448)
562 protocol = lduw_p(header+0x206);
f16408df
AG
563 else {
564 /* This looks like a multiboot kernel. If it is, let's stop
565 treating it like a Linux kernel. */
52001445
AL
566 if (load_multiboot(fw_cfg, f, kernel_filename, initrd_filename,
567 kernel_cmdline, kernel_size, header))
82663ee2 568 return;
642a4f96 569 protocol = 0;
f16408df 570 }
642a4f96
TS
571
572 if (protocol < 0x200 || !(header[0x211] & 0x01)) {
573 /* Low kernel */
a37af289
BS
574 real_addr = 0x90000;
575 cmdline_addr = 0x9a000 - cmdline_size;
576 prot_addr = 0x10000;
642a4f96
TS
577 } else if (protocol < 0x202) {
578 /* High but ancient kernel */
a37af289
BS
579 real_addr = 0x90000;
580 cmdline_addr = 0x9a000 - cmdline_size;
581 prot_addr = 0x100000;
642a4f96
TS
582 } else {
583 /* High and recent kernel */
a37af289
BS
584 real_addr = 0x10000;
585 cmdline_addr = 0x20000;
586 prot_addr = 0x100000;
642a4f96
TS
587 }
588
bc4edd79 589#if 0
642a4f96 590 fprintf(stderr,
526ccb7a
AZ
591 "qemu: real_addr = 0x" TARGET_FMT_plx "\n"
592 "qemu: cmdline_addr = 0x" TARGET_FMT_plx "\n"
593 "qemu: prot_addr = 0x" TARGET_FMT_plx "\n",
a37af289
BS
594 real_addr,
595 cmdline_addr,
596 prot_addr);
bc4edd79 597#endif
642a4f96
TS
598
599 /* highest address for loading the initrd */
600 if (protocol >= 0x203)
601 initrd_max = ldl_p(header+0x22c);
602 else
603 initrd_max = 0x37ffffff;
604
e6ade764
GC
605 if (initrd_max >= max_ram_size-ACPI_DATA_SIZE)
606 initrd_max = max_ram_size-ACPI_DATA_SIZE-1;
642a4f96 607
57a46d05
AG
608 fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_ADDR, cmdline_addr);
609 fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_SIZE, strlen(kernel_cmdline)+1);
610 fw_cfg_add_bytes(fw_cfg, FW_CFG_CMDLINE_DATA,
611 (uint8_t*)strdup(kernel_cmdline),
612 strlen(kernel_cmdline)+1);
642a4f96
TS
613
614 if (protocol >= 0x202) {
a37af289 615 stl_p(header+0x228, cmdline_addr);
642a4f96
TS
616 } else {
617 stw_p(header+0x20, 0xA33F);
618 stw_p(header+0x22, cmdline_addr-real_addr);
619 }
620
bf4e5d92
PT
621 /* handle vga= parameter */
622 vmode = strstr(kernel_cmdline, "vga=");
623 if (vmode) {
624 unsigned int video_mode;
625 /* skip "vga=" */
626 vmode += 4;
627 if (!strncmp(vmode, "normal", 6)) {
628 video_mode = 0xffff;
629 } else if (!strncmp(vmode, "ext", 3)) {
630 video_mode = 0xfffe;
631 } else if (!strncmp(vmode, "ask", 3)) {
632 video_mode = 0xfffd;
633 } else {
634 video_mode = strtol(vmode, NULL, 0);
635 }
636 stw_p(header+0x1fa, video_mode);
637 }
638
642a4f96
TS
639 /* loader type */
640 /* High nybble = B reserved for Qemu; low nybble is revision number.
641 If this code is substantially changed, you may want to consider
642 incrementing the revision. */
643 if (protocol >= 0x200)
644 header[0x210] = 0xB0;
645
646 /* heap */
647 if (protocol >= 0x201) {
648 header[0x211] |= 0x80; /* CAN_USE_HEAP */
649 stw_p(header+0x224, cmdline_addr-real_addr-0x200);
650 }
651
652 /* load initrd */
653 if (initrd_filename) {
654 if (protocol < 0x200) {
655 fprintf(stderr, "qemu: linux kernel too old to load a ram disk\n");
656 exit(1);
657 }
658
45a50b16 659 initrd_size = get_image_size(initrd_filename);
d6fa4b77
MK
660 if (initrd_size < 0) {
661 fprintf(stderr, "qemu: error reading initrd %s\n",
662 initrd_filename);
663 exit(1);
664 }
665
45a50b16 666 initrd_addr = (initrd_max-initrd_size) & ~4095;
57a46d05
AG
667
668 initrd_data = qemu_malloc(initrd_size);
669 load_image(initrd_filename, initrd_data);
670
671 fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_ADDR, initrd_addr);
672 fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_SIZE, initrd_size);
673 fw_cfg_add_bytes(fw_cfg, FW_CFG_INITRD_DATA, initrd_data, initrd_size);
642a4f96 674
a37af289 675 stl_p(header+0x218, initrd_addr);
642a4f96
TS
676 stl_p(header+0x21c, initrd_size);
677 }
678
45a50b16 679 /* load kernel and setup */
642a4f96
TS
680 setup_size = header[0x1f1];
681 if (setup_size == 0)
682 setup_size = 4;
642a4f96 683 setup_size = (setup_size+1)*512;
45a50b16 684 kernel_size -= setup_size;
642a4f96 685
45a50b16
GH
686 setup = qemu_malloc(setup_size);
687 kernel = qemu_malloc(kernel_size);
688 fseek(f, 0, SEEK_SET);
5a41ecc5
KS
689 if (fread(setup, 1, setup_size, f) != setup_size) {
690 fprintf(stderr, "fread() failed\n");
691 exit(1);
692 }
693 if (fread(kernel, 1, kernel_size, f) != kernel_size) {
694 fprintf(stderr, "fread() failed\n");
695 exit(1);
696 }
642a4f96 697 fclose(f);
45a50b16 698 memcpy(setup, header, MIN(sizeof(header), setup_size));
57a46d05
AG
699
700 fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_ADDR, prot_addr);
701 fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size);
702 fw_cfg_add_bytes(fw_cfg, FW_CFG_KERNEL_DATA, kernel, kernel_size);
703
704 fw_cfg_add_i32(fw_cfg, FW_CFG_SETUP_ADDR, real_addr);
705 fw_cfg_add_i32(fw_cfg, FW_CFG_SETUP_SIZE, setup_size);
706 fw_cfg_add_bytes(fw_cfg, FW_CFG_SETUP_DATA, setup, setup_size);
707
708 option_rom[nb_option_roms] = "linuxboot.bin";
709 nb_option_roms++;
642a4f96
TS
710}
711
b41a2cd1
FB
712#define NE2000_NB_MAX 6
713
675d6f82
BS
714static const int ne2000_io[NE2000_NB_MAX] = { 0x300, 0x320, 0x340, 0x360,
715 0x280, 0x380 };
716static const int ne2000_irq[NE2000_NB_MAX] = { 9, 10, 11, 3, 4, 5 };
b41a2cd1 717
675d6f82
BS
718static const int parallel_io[MAX_PARALLEL_PORTS] = { 0x378, 0x278, 0x3bc };
719static const int parallel_irq[MAX_PARALLEL_PORTS] = { 7, 7, 7 };
6508fe59 720
6a36d84e 721#ifdef HAS_AUDIO
845773ab 722void pc_audio_init (PCIBus *pci_bus, qemu_irq *pic)
6a36d84e
FB
723{
724 struct soundhw *c;
6a36d84e 725
3a8bae3e 726 for (c = soundhw; c->name; ++c) {
727 if (c->enabled) {
728 if (c->isa) {
729 c->init.init_isa(pic);
730 } else {
731 if (pci_bus) {
732 c->init.init_pci(pci_bus);
6a36d84e
FB
733 }
734 }
735 }
736 }
737}
738#endif
739
845773ab 740void pc_init_ne2k_isa(NICInfo *nd)
a41b2ff2
PB
741{
742 static int nb_ne2k = 0;
743
744 if (nb_ne2k == NE2000_NB_MAX)
745 return;
3a38d437 746 isa_ne2000_init(ne2000_io[nb_ne2k],
9453c5bc 747 ne2000_irq[nb_ne2k], nd);
a41b2ff2
PB
748 nb_ne2k++;
749}
750
678e12cc
GN
751int cpu_is_bsp(CPUState *env)
752{
6cb2996c
JK
753 /* We hard-wire the BSP to the first CPU. */
754 return env->cpu_index == 0;
678e12cc
GN
755}
756
53b67b30
BS
757/* set CMOS shutdown status register (index 0xF) as S3_resume(0xFE)
758 BIOS will read it and start S3 resume at POST Entry */
845773ab 759void pc_cmos_set_s3_resume(void *opaque, int irq, int level)
53b67b30 760{
1d914fa0 761 ISADevice *s = opaque;
53b67b30
BS
762
763 if (level) {
764 rtc_set_memory(s, 0xF, 0xFE);
765 }
766}
767
845773ab 768void pc_acpi_smi_interrupt(void *opaque, int irq, int level)
53b67b30
BS
769{
770 CPUState *s = opaque;
771
772 if (level) {
773 cpu_interrupt(s, CPU_INTERRUPT_SMI);
774 }
775}
776
3a31f36a
JK
777static CPUState *pc_new_cpu(const char *cpu_model)
778{
779 CPUState *env;
780
781 env = cpu_init(cpu_model);
782 if (!env) {
783 fprintf(stderr, "Unable to find x86 CPU definition\n");
784 exit(1);
785 }
786 if ((env->cpuid_features & CPUID_APIC) || smp_cpus > 1) {
787 env->cpuid_apic_id = env->cpu_index;
788 /* APIC reset callback resets cpu */
789 apic_init(env);
790 } else {
791 qemu_register_reset((QEMUResetHandler*)cpu_reset, env);
792 }
793 return env;
794}
795
845773ab 796void pc_cpus_init(const char *cpu_model)
70166477
IY
797{
798 int i;
799
800 /* init CPUs */
801 if (cpu_model == NULL) {
802#ifdef TARGET_X86_64
803 cpu_model = "qemu64";
804#else
805 cpu_model = "qemu32";
806#endif
807 }
808
809 for(i = 0; i < smp_cpus; i++) {
810 pc_new_cpu(cpu_model);
811 }
812}
813
845773ab
IY
814void pc_memory_init(ram_addr_t ram_size,
815 const char *kernel_filename,
816 const char *kernel_cmdline,
817 const char *initrd_filename,
818 ram_addr_t *below_4g_mem_size_p,
819 ram_addr_t *above_4g_mem_size_p)
80cabfad 820{
5cea8590 821 char *filename;
642a4f96 822 int ret, linux_boot, i;
c227f099
AL
823 ram_addr_t ram_addr, bios_offset, option_rom_offset;
824 ram_addr_t below_4g_mem_size, above_4g_mem_size = 0;
45a50b16 825 int bios_size, isa_bios_size;
81a204e4 826 void *fw_cfg;
d592d303 827
00f82b8a
AJ
828 if (ram_size >= 0xe0000000 ) {
829 above_4g_mem_size = ram_size - 0xe0000000;
830 below_4g_mem_size = 0xe0000000;
831 } else {
832 below_4g_mem_size = ram_size;
833 }
3d53f5c3
IY
834 *above_4g_mem_size_p = above_4g_mem_size;
835 *below_4g_mem_size_p = below_4g_mem_size;
00f82b8a 836
80cabfad
FB
837 linux_boot = (kernel_filename != NULL);
838
839 /* allocate RAM */
60e4c631 840 ram_addr = qemu_ram_alloc(below_4g_mem_size);
82b36dc3 841 cpu_register_physical_memory(0, 0xa0000, ram_addr);
82b36dc3
AL
842 cpu_register_physical_memory(0x100000,
843 below_4g_mem_size - 0x100000,
60e4c631 844 ram_addr + 0x100000);
00f82b8a
AJ
845
846 /* above 4giga memory allocation */
847 if (above_4g_mem_size > 0) {
8a637d44
PB
848#if TARGET_PHYS_ADDR_BITS == 32
849 hw_error("To much RAM for 32-bit physical address");
850#else
82b36dc3
AL
851 ram_addr = qemu_ram_alloc(above_4g_mem_size);
852 cpu_register_physical_memory(0x100000000ULL,
526ccb7a 853 above_4g_mem_size,
82b36dc3 854 ram_addr);
8a637d44 855#endif
00f82b8a 856 }
80cabfad 857
82b36dc3 858
970ac5a3 859 /* BIOS load */
1192dad8
JM
860 if (bios_name == NULL)
861 bios_name = BIOS_FILENAME;
5cea8590
PB
862 filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
863 if (filename) {
864 bios_size = get_image_size(filename);
865 } else {
866 bios_size = -1;
867 }
5fafdf24 868 if (bios_size <= 0 ||
970ac5a3 869 (bios_size % 65536) != 0) {
7587cf44
FB
870 goto bios_error;
871 }
970ac5a3 872 bios_offset = qemu_ram_alloc(bios_size);
51edd4e6
GH
873 ret = rom_add_file_fixed(bios_name, (uint32_t)(-bios_size));
874 if (ret != 0) {
7587cf44 875 bios_error:
5cea8590 876 fprintf(stderr, "qemu: could not load PC BIOS '%s'\n", bios_name);
80cabfad
FB
877 exit(1);
878 }
5cea8590
PB
879 if (filename) {
880 qemu_free(filename);
881 }
7587cf44
FB
882 /* map the last 128KB of the BIOS in ISA space */
883 isa_bios_size = bios_size;
884 if (isa_bios_size > (128 * 1024))
885 isa_bios_size = 128 * 1024;
5fafdf24
TS
886 cpu_register_physical_memory(0x100000 - isa_bios_size,
887 isa_bios_size,
7587cf44 888 (bios_offset + bios_size - isa_bios_size) | IO_MEM_ROM);
9ae02555 889
45a50b16
GH
890 option_rom_offset = qemu_ram_alloc(PC_ROM_SIZE);
891 cpu_register_physical_memory(PC_ROM_MIN_VGA, PC_ROM_SIZE, option_rom_offset);
f753ff16 892
1d108d97
AG
893 /* map all the bios at the top of memory */
894 cpu_register_physical_memory((uint32_t)(-bios_size),
895 bios_size, bios_offset | IO_MEM_ROM);
896
bf483392 897 fw_cfg = bochs_bios_init();
8832cb80 898 rom_set_fw(fw_cfg);
1d108d97 899
f753ff16 900 if (linux_boot) {
81a204e4 901 load_linux(fw_cfg, kernel_filename, initrd_filename, kernel_cmdline, below_4g_mem_size);
f753ff16
PB
902 }
903
904 for (i = 0; i < nb_option_roms; i++) {
45a50b16 905 rom_add_option(option_rom[i]);
406c8df3 906 }
3d53f5c3
IY
907}
908
845773ab
IY
909qemu_irq *pc_allocate_cpu_irq(void)
910{
911 return qemu_allocate_irqs(pic_irq_request, NULL, 1);
912}
913
914void pc_vga_init(PCIBus *pci_bus)
765d7908
IY
915{
916 if (cirrus_vga_enabled) {
917 if (pci_bus) {
918 pci_cirrus_vga_init(pci_bus);
919 } else {
920 isa_cirrus_vga_init();
921 }
922 } else if (vmsvga_enabled) {
923 if (pci_bus)
924 pci_vmsvga_init(pci_bus);
925 else
926 fprintf(stderr, "%s: vmware_vga: no PCI bus\n", __FUNCTION__);
927 } else if (std_vga_enabled) {
928 if (pci_bus) {
929 pci_vga_init(pci_bus, 0, 0);
930 } else {
931 isa_vga_init();
932 }
933 }
934}
935
4556bd8b
BS
936static void cpu_request_exit(void *opaque, int irq, int level)
937{
938 CPUState *env = cpu_single_env;
939
940 if (env && level) {
941 cpu_exit(env);
942 }
943}
944
845773ab
IY
945void pc_basic_device_init(qemu_irq *isa_irq,
946 FDCtrl **floppy_controller,
1d914fa0 947 ISADevice **rtc_state)
ffe513da
IY
948{
949 int i;
950 DriveInfo *fd[MAX_FD];
951 PITState *pit;
7d932dfd 952 qemu_irq rtc_irq = NULL;
956a3e6b
BS
953 qemu_irq *a20_line;
954 ISADevice *i8042;
4556bd8b 955 qemu_irq *cpu_exit_irq;
ffe513da
IY
956
957 register_ioport_write(0x80, 1, 1, ioport80_write, NULL);
958
959 register_ioport_write(0xf0, 1, 1, ioportF0_write, NULL);
960
ffe513da 961 if (!no_hpet) {
822557eb
JK
962 DeviceState *hpet = sysbus_create_simple("hpet", HPET_BASE, NULL);
963
964 for (i = 0; i < 24; i++) {
965 sysbus_connect_irq(sysbus_from_qdev(hpet), i, isa_irq[i]);
966 }
7d932dfd 967 rtc_irq = qdev_get_gpio_in(hpet, 0);
ffe513da 968 }
7d932dfd
JK
969 *rtc_state = rtc_init(2000, rtc_irq);
970
971 qemu_register_boot_set(pc_boot_set, *rtc_state);
972
973 pit = pit_init(0x40, isa_reserve_irq(0));
974 pcspk_init(pit);
ffe513da
IY
975
976 for(i = 0; i < MAX_SERIAL_PORTS; i++) {
977 if (serial_hds[i]) {
978 serial_isa_init(i, serial_hds[i]);
979 }
980 }
981
982 for(i = 0; i < MAX_PARALLEL_PORTS; i++) {
983 if (parallel_hds[i]) {
984 parallel_init(i, parallel_hds[i]);
985 }
986 }
987
956a3e6b
BS
988 a20_line = qemu_allocate_irqs(handle_a20_line_change, first_cpu, 1);
989 i8042 = isa_create_simple("i8042");
990 i8042_setup_a20_line(i8042, a20_line);
991 vmmouse_init(i8042);
992
4556bd8b
BS
993 cpu_exit_irq = qemu_allocate_irqs(cpu_request_exit, NULL, 1);
994 DMA_init(0, cpu_exit_irq);
ffe513da
IY
995
996 for(i = 0; i < MAX_FD; i++) {
997 fd[i] = drive_get(IF_FLOPPY, 0, i);
998 }
999 *floppy_controller = fdctrl_init_isa(fd);
1000}
1001
845773ab 1002void pc_pci_device_init(PCIBus *pci_bus)
e3a5cf42
IY
1003{
1004 int max_bus;
1005 int bus;
1006
1007 max_bus = drive_get_max_bus(IF_SCSI);
1008 for (bus = 0; bus <= max_bus; bus++) {
1009 pci_create_simple(pci_bus, -1, "lsi53c895a");
1010 }
1011}