]> git.proxmox.com Git - mirror_qemu.git/blame - hw/pc.c
Remove dead assignments in various common files, spotted by clang analyzer
[mirror_qemu.git] / hw / pc.c
CommitLineData
80cabfad
FB
1/*
2 * QEMU PC System Emulator
5fafdf24 3 *
80cabfad 4 * Copyright (c) 2003-2004 Fabrice Bellard
5fafdf24 5 *
80cabfad
FB
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
87ecb68b
PB
24#include "hw.h"
25#include "pc.h"
aa28b9bf 26#include "apic.h"
87ecb68b
PB
27#include "fdc.h"
28#include "pci.h"
18e08a55
MT
29#include "vmware_vga.h"
30#include "usb-uhci.h"
31#include "usb-ohci.h"
32#include "prep_pci.h"
33#include "apb_pci.h"
87ecb68b
PB
34#include "block.h"
35#include "sysemu.h"
36#include "audio/audio.h"
37#include "net.h"
38#include "smbus.h"
39#include "boards.h"
376253ec 40#include "monitor.h"
3cce6243 41#include "fw_cfg.h"
16b29ae1 42#include "hpet_emul.h"
9dd986cc 43#include "watchdog.h"
b6f6e3d3 44#include "smbios.h"
ec82026c 45#include "ide.h"
ca20cf32
BS
46#include "loader.h"
47#include "elf.h"
52001445 48#include "multiboot.h"
53b67b30 49#include "kvm.h"
80cabfad 50
b41a2cd1
FB
51/* output Bochs bios info messages */
52//#define DEBUG_BIOS
53
80cabfad 54#define BIOS_FILENAME "bios.bin"
80cabfad 55
7fb4fdcf
AZ
56#define PC_MAX_BIOS_SIZE (4 * 1024 * 1024)
57
a80274c3
PB
58/* Leave a chunk of memory at the top of RAM for the BIOS ACPI tables. */
59#define ACPI_DATA_SIZE 0x10000
3cce6243 60#define BIOS_CFG_IOPORT 0x510
8a92ea2f 61#define FW_CFG_ACPI_TABLES (FW_CFG_ARCH_LOCAL + 0)
b6f6e3d3 62#define FW_CFG_SMBIOS_ENTRIES (FW_CFG_ARCH_LOCAL + 1)
6b35e7bf 63#define FW_CFG_IRQ0_OVERRIDE (FW_CFG_ARCH_LOCAL + 2)
4c5b10b7 64#define FW_CFG_E820_TABLE (FW_CFG_ARCH_LOCAL + 3)
80cabfad 65
e4bcb14c
TS
66#define MAX_IDE_BUS 2
67
5c02c033 68static FDCtrl *floppy_controller;
b0a21b53 69static RTCState *rtc_state;
ec844b96 70static PITState *pit;
0a3bacf3 71static PCII440FXState *i440fx_state;
80cabfad 72
4c5b10b7
JS
73#define E820_NR_ENTRIES 16
74
75struct e820_entry {
76 uint64_t address;
77 uint64_t length;
78 uint32_t type;
79};
80
81struct e820_table {
82 uint32_t count;
83 struct e820_entry entry[E820_NR_ENTRIES];
84};
85
86static struct e820_table e820_table;
87
1452411b
AK
88typedef struct isa_irq_state {
89 qemu_irq *i8259;
1632dc6a 90 qemu_irq *ioapic;
1452411b
AK
91} IsaIrqState;
92
93static void isa_irq_handler(void *opaque, int n, int level)
94{
95 IsaIrqState *isa = (IsaIrqState *)opaque;
96
1632dc6a
AK
97 if (n < 16) {
98 qemu_set_irq(isa->i8259[n], level);
99 }
2c8d9340
GH
100 if (isa->ioapic)
101 qemu_set_irq(isa->ioapic[n], level);
1632dc6a 102};
1452411b 103
b41a2cd1 104static void ioport80_write(void *opaque, uint32_t addr, uint32_t data)
80cabfad
FB
105{
106}
107
f929aad6 108/* MSDOS compatibility mode FPU exception support */
d537cf6c 109static qemu_irq ferr_irq;
f929aad6
FB
110/* XXX: add IGNNE support */
111void cpu_set_ferr(CPUX86State *s)
112{
d537cf6c 113 qemu_irq_raise(ferr_irq);
f929aad6
FB
114}
115
116static void ioportF0_write(void *opaque, uint32_t addr, uint32_t data)
117{
d537cf6c 118 qemu_irq_lower(ferr_irq);
f929aad6
FB
119}
120
28ab0e2e 121/* TSC handling */
28ab0e2e
FB
122uint64_t cpu_get_tsc(CPUX86State *env)
123{
4a1418e0 124 return cpu_get_ticks();
28ab0e2e
FB
125}
126
a5954d5c
FB
127/* SMM support */
128void cpu_smm_update(CPUState *env)
129{
130 if (i440fx_state && env == first_cpu)
131 i440fx_set_smm(i440fx_state, (env->hflags >> HF_SMM_SHIFT) & 1);
132}
133
134
3de388f6
FB
135/* IRQ handling */
136int cpu_get_pic_interrupt(CPUState *env)
137{
138 int intno;
139
3de388f6
FB
140 intno = apic_get_interrupt(env);
141 if (intno >= 0) {
142 /* set irq request if a PIC irq is still pending */
143 /* XXX: improve that */
5fafdf24 144 pic_update_irq(isa_pic);
3de388f6
FB
145 return intno;
146 }
3de388f6 147 /* read the irq from the PIC */
0e21e12b
TS
148 if (!apic_accept_pic_intr(env))
149 return -1;
150
3de388f6
FB
151 intno = pic_read_irq(isa_pic);
152 return intno;
153}
154
d537cf6c 155static void pic_irq_request(void *opaque, int irq, int level)
3de388f6 156{
a5b38b51
AJ
157 CPUState *env = first_cpu;
158
d5529471
AJ
159 if (env->apic_state) {
160 while (env) {
161 if (apic_accept_pic_intr(env))
1a7de94a 162 apic_deliver_pic_intr(env, level);
d5529471
AJ
163 env = env->next_cpu;
164 }
165 } else {
b614106a
AJ
166 if (level)
167 cpu_interrupt(env, CPU_INTERRUPT_HARD);
168 else
169 cpu_reset_interrupt(env, CPU_INTERRUPT_HARD);
a5b38b51 170 }
3de388f6
FB
171}
172
b0a21b53
FB
173/* PC cmos mappings */
174
80cabfad
FB
175#define REG_EQUIPMENT_BYTE 0x14
176
777428f2
FB
177static int cmos_get_fd_drive_type(int fd0)
178{
179 int val;
180
181 switch (fd0) {
182 case 0:
183 /* 1.44 Mb 3"5 drive */
184 val = 4;
185 break;
186 case 1:
187 /* 2.88 Mb 3"5 drive */
188 val = 5;
189 break;
190 case 2:
191 /* 1.2 Mb 5"5 drive */
192 val = 2;
193 break;
194 default:
195 val = 0;
196 break;
197 }
198 return val;
199}
200
5fafdf24 201static void cmos_init_hd(int type_ofs, int info_ofs, BlockDriverState *hd)
ba6c2377
FB
202{
203 RTCState *s = rtc_state;
204 int cylinders, heads, sectors;
205 bdrv_get_geometry_hint(hd, &cylinders, &heads, &sectors);
206 rtc_set_memory(s, type_ofs, 47);
207 rtc_set_memory(s, info_ofs, cylinders);
208 rtc_set_memory(s, info_ofs + 1, cylinders >> 8);
209 rtc_set_memory(s, info_ofs + 2, heads);
210 rtc_set_memory(s, info_ofs + 3, 0xff);
211 rtc_set_memory(s, info_ofs + 4, 0xff);
212 rtc_set_memory(s, info_ofs + 5, 0xc0 | ((heads > 8) << 3));
213 rtc_set_memory(s, info_ofs + 6, cylinders);
214 rtc_set_memory(s, info_ofs + 7, cylinders >> 8);
215 rtc_set_memory(s, info_ofs + 8, sectors);
216}
217
6ac0e82d
AZ
218/* convert boot_device letter to something recognizable by the bios */
219static int boot_device2nibble(char boot_device)
220{
221 switch(boot_device) {
222 case 'a':
223 case 'b':
224 return 0x01; /* floppy boot */
225 case 'c':
226 return 0x02; /* hard drive boot */
227 case 'd':
228 return 0x03; /* CD-ROM boot */
229 case 'n':
230 return 0x04; /* Network boot */
231 }
232 return 0;
233}
234
d9346e81 235static int set_boot_dev(RTCState *s, const char *boot_device, int fd_bootchk)
0ecdffbb
AJ
236{
237#define PC_MAX_BOOT_DEVICES 3
0ecdffbb
AJ
238 int nbds, bds[3] = { 0, };
239 int i;
240
241 nbds = strlen(boot_device);
242 if (nbds > PC_MAX_BOOT_DEVICES) {
1ecda02b 243 error_report("Too many boot devices for PC");
0ecdffbb
AJ
244 return(1);
245 }
246 for (i = 0; i < nbds; i++) {
247 bds[i] = boot_device2nibble(boot_device[i]);
248 if (bds[i] == 0) {
1ecda02b
MA
249 error_report("Invalid boot device for PC: '%c'",
250 boot_device[i]);
0ecdffbb
AJ
251 return(1);
252 }
253 }
254 rtc_set_memory(s, 0x3d, (bds[1] << 4) | bds[0]);
d9346e81 255 rtc_set_memory(s, 0x38, (bds[2] << 4) | (fd_bootchk ? 0x0 : 0x1));
0ecdffbb
AJ
256 return(0);
257}
258
d9346e81
MA
259static int pc_boot_set(void *opaque, const char *boot_device)
260{
261 return set_boot_dev(opaque, boot_device, 0);
262}
263
ba6c2377 264/* hd_table must contain 4 block drivers */
c227f099 265static void cmos_init(ram_addr_t ram_size, ram_addr_t above_4g_mem_size,
f455e98c 266 const char *boot_device, DriveInfo **hd_table)
80cabfad 267{
b0a21b53 268 RTCState *s = rtc_state;
80cabfad 269 int val;
b41a2cd1 270 int fd0, fd1, nb;
ba6c2377 271 int i;
b0a21b53 272
b0a21b53 273 /* various important CMOS locations needed by PC/Bochs bios */
80cabfad
FB
274
275 /* memory size */
333190eb
FB
276 val = 640; /* base memory in K */
277 rtc_set_memory(s, 0x15, val);
278 rtc_set_memory(s, 0x16, val >> 8);
279
80cabfad
FB
280 val = (ram_size / 1024) - 1024;
281 if (val > 65535)
282 val = 65535;
b0a21b53
FB
283 rtc_set_memory(s, 0x17, val);
284 rtc_set_memory(s, 0x18, val >> 8);
285 rtc_set_memory(s, 0x30, val);
286 rtc_set_memory(s, 0x31, val >> 8);
80cabfad 287
00f82b8a
AJ
288 if (above_4g_mem_size) {
289 rtc_set_memory(s, 0x5b, (unsigned int)above_4g_mem_size >> 16);
290 rtc_set_memory(s, 0x5c, (unsigned int)above_4g_mem_size >> 24);
291 rtc_set_memory(s, 0x5d, (uint64_t)above_4g_mem_size >> 32);
292 }
293
9da98861
FB
294 if (ram_size > (16 * 1024 * 1024))
295 val = (ram_size / 65536) - ((16 * 1024 * 1024) / 65536);
296 else
297 val = 0;
80cabfad
FB
298 if (val > 65535)
299 val = 65535;
b0a21b53
FB
300 rtc_set_memory(s, 0x34, val);
301 rtc_set_memory(s, 0x35, val >> 8);
3b46e624 302
298e01b6
AJ
303 /* set the number of CPU */
304 rtc_set_memory(s, 0x5f, smp_cpus - 1);
305
6ac0e82d 306 /* set boot devices, and disable floppy signature check if requested */
d9346e81 307 if (set_boot_dev(s, boot_device, fd_bootchk)) {
28c5af54
JM
308 exit(1);
309 }
80cabfad 310
b41a2cd1
FB
311 /* floppy type */
312
baca51fa
FB
313 fd0 = fdctrl_get_drive_type(floppy_controller, 0);
314 fd1 = fdctrl_get_drive_type(floppy_controller, 1);
80cabfad 315
777428f2 316 val = (cmos_get_fd_drive_type(fd0) << 4) | cmos_get_fd_drive_type(fd1);
b0a21b53 317 rtc_set_memory(s, 0x10, val);
3b46e624 318
b0a21b53 319 val = 0;
b41a2cd1 320 nb = 0;
80cabfad
FB
321 if (fd0 < 3)
322 nb++;
323 if (fd1 < 3)
324 nb++;
325 switch (nb) {
326 case 0:
327 break;
328 case 1:
b0a21b53 329 val |= 0x01; /* 1 drive, ready for boot */
80cabfad
FB
330 break;
331 case 2:
b0a21b53 332 val |= 0x41; /* 2 drives, ready for boot */
80cabfad
FB
333 break;
334 }
b0a21b53
FB
335 val |= 0x02; /* FPU is there */
336 val |= 0x04; /* PS/2 mouse installed */
337 rtc_set_memory(s, REG_EQUIPMENT_BYTE, val);
338
ba6c2377
FB
339 /* hard drives */
340
341 rtc_set_memory(s, 0x12, (hd_table[0] ? 0xf0 : 0) | (hd_table[1] ? 0x0f : 0));
342 if (hd_table[0])
f455e98c 343 cmos_init_hd(0x19, 0x1b, hd_table[0]->bdrv);
5fafdf24 344 if (hd_table[1])
f455e98c 345 cmos_init_hd(0x1a, 0x24, hd_table[1]->bdrv);
ba6c2377
FB
346
347 val = 0;
40b6ecc6 348 for (i = 0; i < 4; i++) {
ba6c2377 349 if (hd_table[i]) {
46d4767d
FB
350 int cylinders, heads, sectors, translation;
351 /* NOTE: bdrv_get_geometry_hint() returns the physical
352 geometry. It is always such that: 1 <= sects <= 63, 1
353 <= heads <= 16, 1 <= cylinders <= 16383. The BIOS
354 geometry can be different if a translation is done. */
f455e98c 355 translation = bdrv_get_translation_hint(hd_table[i]->bdrv);
46d4767d 356 if (translation == BIOS_ATA_TRANSLATION_AUTO) {
f455e98c 357 bdrv_get_geometry_hint(hd_table[i]->bdrv, &cylinders, &heads, &sectors);
46d4767d
FB
358 if (cylinders <= 1024 && heads <= 16 && sectors <= 63) {
359 /* No translation. */
360 translation = 0;
361 } else {
362 /* LBA translation. */
363 translation = 1;
364 }
40b6ecc6 365 } else {
46d4767d 366 translation--;
ba6c2377 367 }
ba6c2377
FB
368 val |= translation << (i * 2);
369 }
40b6ecc6 370 }
ba6c2377 371 rtc_set_memory(s, 0x39, val);
80cabfad
FB
372}
373
59b8ad81
FB
374void ioport_set_a20(int enable)
375{
376 /* XXX: send to all CPUs ? */
377 cpu_x86_set_a20(first_cpu, enable);
378}
379
380int ioport_get_a20(void)
381{
382 return ((first_cpu->a20_mask >> 20) & 1);
383}
384
e1a23744
FB
385static void ioport92_write(void *opaque, uint32_t addr, uint32_t val)
386{
59b8ad81 387 ioport_set_a20((val >> 1) & 1);
e1a23744
FB
388 /* XXX: bit 0 is fast reset */
389}
390
391static uint32_t ioport92_read(void *opaque, uint32_t addr)
392{
59b8ad81 393 return ioport_get_a20() << 1;
e1a23744
FB
394}
395
80cabfad
FB
396/***********************************************************/
397/* Bochs BIOS debug ports */
398
9596ebb7 399static void bochs_bios_write(void *opaque, uint32_t addr, uint32_t val)
80cabfad 400{
a2f659ee
FB
401 static const char shutdown_str[8] = "Shutdown";
402 static int shutdown_index = 0;
3b46e624 403
80cabfad
FB
404 switch(addr) {
405 /* Bochs BIOS messages */
406 case 0x400:
407 case 0x401:
408 fprintf(stderr, "BIOS panic at rombios.c, line %d\n", val);
409 exit(1);
410 case 0x402:
411 case 0x403:
412#ifdef DEBUG_BIOS
413 fprintf(stderr, "%c", val);
414#endif
415 break;
a2f659ee
FB
416 case 0x8900:
417 /* same as Bochs power off */
418 if (val == shutdown_str[shutdown_index]) {
419 shutdown_index++;
420 if (shutdown_index == 8) {
421 shutdown_index = 0;
422 qemu_system_shutdown_request();
423 }
424 } else {
425 shutdown_index = 0;
426 }
427 break;
80cabfad
FB
428
429 /* LGPL'ed VGA BIOS messages */
430 case 0x501:
431 case 0x502:
432 fprintf(stderr, "VGA BIOS panic, line %d\n", val);
433 exit(1);
434 case 0x500:
435 case 0x503:
436#ifdef DEBUG_BIOS
437 fprintf(stderr, "%c", val);
438#endif
439 break;
440 }
441}
442
4c5b10b7
JS
443int e820_add_entry(uint64_t address, uint64_t length, uint32_t type)
444{
445 int index = e820_table.count;
446 struct e820_entry *entry;
447
448 if (index >= E820_NR_ENTRIES)
449 return -EBUSY;
450 entry = &e820_table.entry[index];
451
452 entry->address = address;
453 entry->length = length;
454 entry->type = type;
455
456 e820_table.count++;
457 return e820_table.count;
458}
459
bf483392 460static void *bochs_bios_init(void)
80cabfad 461{
3cce6243 462 void *fw_cfg;
b6f6e3d3
AL
463 uint8_t *smbios_table;
464 size_t smbios_len;
11c2fd3e
AL
465 uint64_t *numa_fw_cfg;
466 int i, j;
3cce6243 467
b41a2cd1
FB
468 register_ioport_write(0x400, 1, 2, bochs_bios_write, NULL);
469 register_ioport_write(0x401, 1, 2, bochs_bios_write, NULL);
470 register_ioport_write(0x402, 1, 1, bochs_bios_write, NULL);
471 register_ioport_write(0x403, 1, 1, bochs_bios_write, NULL);
a2f659ee 472 register_ioport_write(0x8900, 1, 1, bochs_bios_write, NULL);
b41a2cd1
FB
473
474 register_ioport_write(0x501, 1, 2, bochs_bios_write, NULL);
475 register_ioport_write(0x502, 1, 2, bochs_bios_write, NULL);
476 register_ioport_write(0x500, 1, 1, bochs_bios_write, NULL);
477 register_ioport_write(0x503, 1, 1, bochs_bios_write, NULL);
3cce6243
BS
478
479 fw_cfg = fw_cfg_init(BIOS_CFG_IOPORT, BIOS_CFG_IOPORT + 1, 0, 0);
bf483392 480
3cce6243 481 fw_cfg_add_i32(fw_cfg, FW_CFG_ID, 1);
905fdcb5 482 fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size);
80deece2
BS
483 fw_cfg_add_bytes(fw_cfg, FW_CFG_ACPI_TABLES, (uint8_t *)acpi_tables,
484 acpi_tables_len);
6b35e7bf 485 fw_cfg_add_bytes(fw_cfg, FW_CFG_IRQ0_OVERRIDE, &irq0override, 1);
b6f6e3d3
AL
486
487 smbios_table = smbios_get_table(&smbios_len);
488 if (smbios_table)
489 fw_cfg_add_bytes(fw_cfg, FW_CFG_SMBIOS_ENTRIES,
490 smbios_table, smbios_len);
4c5b10b7
JS
491 fw_cfg_add_bytes(fw_cfg, FW_CFG_E820_TABLE, (uint8_t *)&e820_table,
492 sizeof(struct e820_table));
11c2fd3e
AL
493
494 /* allocate memory for the NUMA channel: one (64bit) word for the number
495 * of nodes, one word for each VCPU->node and one word for each node to
496 * hold the amount of memory.
497 */
498 numa_fw_cfg = qemu_mallocz((1 + smp_cpus + nb_numa_nodes) * 8);
499 numa_fw_cfg[0] = cpu_to_le64(nb_numa_nodes);
500 for (i = 0; i < smp_cpus; i++) {
501 for (j = 0; j < nb_numa_nodes; j++) {
502 if (node_cpumask[j] & (1 << i)) {
503 numa_fw_cfg[i + 1] = cpu_to_le64(j);
504 break;
505 }
506 }
507 }
508 for (i = 0; i < nb_numa_nodes; i++) {
509 numa_fw_cfg[smp_cpus + 1 + i] = cpu_to_le64(node_mem[i]);
510 }
511 fw_cfg_add_bytes(fw_cfg, FW_CFG_NUMA, (uint8_t *)numa_fw_cfg,
512 (1 + smp_cpus + nb_numa_nodes) * 8);
bf483392
AG
513
514 return fw_cfg;
80cabfad
FB
515}
516
642a4f96
TS
517static long get_file_size(FILE *f)
518{
519 long where, size;
520
521 /* XXX: on Unix systems, using fstat() probably makes more sense */
522
523 where = ftell(f);
524 fseek(f, 0, SEEK_END);
525 size = ftell(f);
526 fseek(f, where, SEEK_SET);
527
528 return size;
529}
530
f16408df 531static void load_linux(void *fw_cfg,
4fc9af53 532 const char *kernel_filename,
642a4f96 533 const char *initrd_filename,
e6ade764 534 const char *kernel_cmdline,
45a50b16 535 target_phys_addr_t max_ram_size)
642a4f96
TS
536{
537 uint16_t protocol;
5cea8590 538 int setup_size, kernel_size, initrd_size = 0, cmdline_size;
642a4f96 539 uint32_t initrd_max;
57a46d05 540 uint8_t header[8192], *setup, *kernel, *initrd_data;
c227f099 541 target_phys_addr_t real_addr, prot_addr, cmdline_addr, initrd_addr = 0;
45a50b16 542 FILE *f;
bf4e5d92 543 char *vmode;
642a4f96
TS
544
545 /* Align to 16 bytes as a paranoia measure */
546 cmdline_size = (strlen(kernel_cmdline)+16) & ~15;
547
548 /* load the kernel header */
549 f = fopen(kernel_filename, "rb");
550 if (!f || !(kernel_size = get_file_size(f)) ||
f16408df
AG
551 fread(header, 1, MIN(ARRAY_SIZE(header), kernel_size), f) !=
552 MIN(ARRAY_SIZE(header), kernel_size)) {
850810d0
JF
553 fprintf(stderr, "qemu: could not load kernel '%s': %s\n",
554 kernel_filename, strerror(errno));
642a4f96
TS
555 exit(1);
556 }
557
558 /* kernel protocol version */
bc4edd79 559#if 0
642a4f96 560 fprintf(stderr, "header magic: %#x\n", ldl_p(header+0x202));
bc4edd79 561#endif
642a4f96
TS
562 if (ldl_p(header+0x202) == 0x53726448)
563 protocol = lduw_p(header+0x206);
f16408df
AG
564 else {
565 /* This looks like a multiboot kernel. If it is, let's stop
566 treating it like a Linux kernel. */
52001445
AL
567 if (load_multiboot(fw_cfg, f, kernel_filename, initrd_filename,
568 kernel_cmdline, kernel_size, header))
82663ee2 569 return;
642a4f96 570 protocol = 0;
f16408df 571 }
642a4f96
TS
572
573 if (protocol < 0x200 || !(header[0x211] & 0x01)) {
574 /* Low kernel */
a37af289
BS
575 real_addr = 0x90000;
576 cmdline_addr = 0x9a000 - cmdline_size;
577 prot_addr = 0x10000;
642a4f96
TS
578 } else if (protocol < 0x202) {
579 /* High but ancient kernel */
a37af289
BS
580 real_addr = 0x90000;
581 cmdline_addr = 0x9a000 - cmdline_size;
582 prot_addr = 0x100000;
642a4f96
TS
583 } else {
584 /* High and recent kernel */
a37af289
BS
585 real_addr = 0x10000;
586 cmdline_addr = 0x20000;
587 prot_addr = 0x100000;
642a4f96
TS
588 }
589
bc4edd79 590#if 0
642a4f96 591 fprintf(stderr,
526ccb7a
AZ
592 "qemu: real_addr = 0x" TARGET_FMT_plx "\n"
593 "qemu: cmdline_addr = 0x" TARGET_FMT_plx "\n"
594 "qemu: prot_addr = 0x" TARGET_FMT_plx "\n",
a37af289
BS
595 real_addr,
596 cmdline_addr,
597 prot_addr);
bc4edd79 598#endif
642a4f96
TS
599
600 /* highest address for loading the initrd */
601 if (protocol >= 0x203)
602 initrd_max = ldl_p(header+0x22c);
603 else
604 initrd_max = 0x37ffffff;
605
e6ade764
GC
606 if (initrd_max >= max_ram_size-ACPI_DATA_SIZE)
607 initrd_max = max_ram_size-ACPI_DATA_SIZE-1;
642a4f96 608
57a46d05
AG
609 fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_ADDR, cmdline_addr);
610 fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_SIZE, strlen(kernel_cmdline)+1);
611 fw_cfg_add_bytes(fw_cfg, FW_CFG_CMDLINE_DATA,
612 (uint8_t*)strdup(kernel_cmdline),
613 strlen(kernel_cmdline)+1);
642a4f96
TS
614
615 if (protocol >= 0x202) {
a37af289 616 stl_p(header+0x228, cmdline_addr);
642a4f96
TS
617 } else {
618 stw_p(header+0x20, 0xA33F);
619 stw_p(header+0x22, cmdline_addr-real_addr);
620 }
621
bf4e5d92
PT
622 /* handle vga= parameter */
623 vmode = strstr(kernel_cmdline, "vga=");
624 if (vmode) {
625 unsigned int video_mode;
626 /* skip "vga=" */
627 vmode += 4;
628 if (!strncmp(vmode, "normal", 6)) {
629 video_mode = 0xffff;
630 } else if (!strncmp(vmode, "ext", 3)) {
631 video_mode = 0xfffe;
632 } else if (!strncmp(vmode, "ask", 3)) {
633 video_mode = 0xfffd;
634 } else {
635 video_mode = strtol(vmode, NULL, 0);
636 }
637 stw_p(header+0x1fa, video_mode);
638 }
639
642a4f96
TS
640 /* loader type */
641 /* High nybble = B reserved for Qemu; low nybble is revision number.
642 If this code is substantially changed, you may want to consider
643 incrementing the revision. */
644 if (protocol >= 0x200)
645 header[0x210] = 0xB0;
646
647 /* heap */
648 if (protocol >= 0x201) {
649 header[0x211] |= 0x80; /* CAN_USE_HEAP */
650 stw_p(header+0x224, cmdline_addr-real_addr-0x200);
651 }
652
653 /* load initrd */
654 if (initrd_filename) {
655 if (protocol < 0x200) {
656 fprintf(stderr, "qemu: linux kernel too old to load a ram disk\n");
657 exit(1);
658 }
659
45a50b16 660 initrd_size = get_image_size(initrd_filename);
d6fa4b77
MK
661 if (initrd_size < 0) {
662 fprintf(stderr, "qemu: error reading initrd %s\n",
663 initrd_filename);
664 exit(1);
665 }
666
45a50b16 667 initrd_addr = (initrd_max-initrd_size) & ~4095;
57a46d05
AG
668
669 initrd_data = qemu_malloc(initrd_size);
670 load_image(initrd_filename, initrd_data);
671
672 fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_ADDR, initrd_addr);
673 fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_SIZE, initrd_size);
674 fw_cfg_add_bytes(fw_cfg, FW_CFG_INITRD_DATA, initrd_data, initrd_size);
642a4f96 675
a37af289 676 stl_p(header+0x218, initrd_addr);
642a4f96
TS
677 stl_p(header+0x21c, initrd_size);
678 }
679
45a50b16 680 /* load kernel and setup */
642a4f96
TS
681 setup_size = header[0x1f1];
682 if (setup_size == 0)
683 setup_size = 4;
642a4f96 684 setup_size = (setup_size+1)*512;
45a50b16 685 kernel_size -= setup_size;
642a4f96 686
45a50b16
GH
687 setup = qemu_malloc(setup_size);
688 kernel = qemu_malloc(kernel_size);
689 fseek(f, 0, SEEK_SET);
5a41ecc5
KS
690 if (fread(setup, 1, setup_size, f) != setup_size) {
691 fprintf(stderr, "fread() failed\n");
692 exit(1);
693 }
694 if (fread(kernel, 1, kernel_size, f) != kernel_size) {
695 fprintf(stderr, "fread() failed\n");
696 exit(1);
697 }
642a4f96 698 fclose(f);
45a50b16 699 memcpy(setup, header, MIN(sizeof(header), setup_size));
57a46d05
AG
700
701 fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_ADDR, prot_addr);
702 fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size);
703 fw_cfg_add_bytes(fw_cfg, FW_CFG_KERNEL_DATA, kernel, kernel_size);
704
705 fw_cfg_add_i32(fw_cfg, FW_CFG_SETUP_ADDR, real_addr);
706 fw_cfg_add_i32(fw_cfg, FW_CFG_SETUP_SIZE, setup_size);
707 fw_cfg_add_bytes(fw_cfg, FW_CFG_SETUP_DATA, setup, setup_size);
708
709 option_rom[nb_option_roms] = "linuxboot.bin";
710 nb_option_roms++;
642a4f96
TS
711}
712
b41a2cd1
FB
713static const int ide_iobase[2] = { 0x1f0, 0x170 };
714static const int ide_iobase2[2] = { 0x3f6, 0x376 };
715static const int ide_irq[2] = { 14, 15 };
716
717#define NE2000_NB_MAX 6
718
675d6f82
BS
719static const int ne2000_io[NE2000_NB_MAX] = { 0x300, 0x320, 0x340, 0x360,
720 0x280, 0x380 };
721static const int ne2000_irq[NE2000_NB_MAX] = { 9, 10, 11, 3, 4, 5 };
b41a2cd1 722
675d6f82
BS
723static const int parallel_io[MAX_PARALLEL_PORTS] = { 0x378, 0x278, 0x3bc };
724static const int parallel_irq[MAX_PARALLEL_PORTS] = { 7, 7, 7 };
6508fe59 725
6a36d84e 726#ifdef HAS_AUDIO
d537cf6c 727static void audio_init (PCIBus *pci_bus, qemu_irq *pic)
6a36d84e
FB
728{
729 struct soundhw *c;
6a36d84e 730
3a8bae3e 731 for (c = soundhw; c->name; ++c) {
732 if (c->enabled) {
733 if (c->isa) {
734 c->init.init_isa(pic);
735 } else {
736 if (pci_bus) {
737 c->init.init_pci(pci_bus);
6a36d84e
FB
738 }
739 }
740 }
741 }
742}
743#endif
744
3a38d437 745static void pc_init_ne2k_isa(NICInfo *nd)
a41b2ff2
PB
746{
747 static int nb_ne2k = 0;
748
749 if (nb_ne2k == NE2000_NB_MAX)
750 return;
3a38d437 751 isa_ne2000_init(ne2000_io[nb_ne2k],
9453c5bc 752 ne2000_irq[nb_ne2k], nd);
a41b2ff2
PB
753 nb_ne2k++;
754}
755
678e12cc
GN
756int cpu_is_bsp(CPUState *env)
757{
6cb2996c
JK
758 /* We hard-wire the BSP to the first CPU. */
759 return env->cpu_index == 0;
678e12cc
GN
760}
761
53b67b30
BS
762/* set CMOS shutdown status register (index 0xF) as S3_resume(0xFE)
763 BIOS will read it and start S3 resume at POST Entry */
764static void cmos_set_s3_resume(void *opaque, int irq, int level)
765{
766 RTCState *s = opaque;
767
768 if (level) {
769 rtc_set_memory(s, 0xF, 0xFE);
770 }
771}
772
773static void acpi_smi_interrupt(void *opaque, int irq, int level)
774{
775 CPUState *s = opaque;
776
777 if (level) {
778 cpu_interrupt(s, CPU_INTERRUPT_SMI);
779 }
780}
781
3a31f36a
JK
782static CPUState *pc_new_cpu(const char *cpu_model)
783{
784 CPUState *env;
785
786 env = cpu_init(cpu_model);
787 if (!env) {
788 fprintf(stderr, "Unable to find x86 CPU definition\n");
789 exit(1);
790 }
791 if ((env->cpuid_features & CPUID_APIC) || smp_cpus > 1) {
792 env->cpuid_apic_id = env->cpu_index;
793 /* APIC reset callback resets cpu */
794 apic_init(env);
795 } else {
796 qemu_register_reset((QEMUResetHandler*)cpu_reset, env);
797 }
798 return env;
799}
800
80cabfad 801/* PC hardware initialisation */
c227f099 802static void pc_init1(ram_addr_t ram_size,
3023f332 803 const char *boot_device,
e8b2a1c6
MM
804 const char *kernel_filename,
805 const char *kernel_cmdline,
3dbbdc25 806 const char *initrd_filename,
e8b2a1c6 807 const char *cpu_model,
caea79a9 808 int pci_enabled)
80cabfad 809{
5cea8590 810 char *filename;
642a4f96 811 int ret, linux_boot, i;
c227f099
AL
812 ram_addr_t ram_addr, bios_offset, option_rom_offset;
813 ram_addr_t below_4g_mem_size, above_4g_mem_size = 0;
45a50b16 814 int bios_size, isa_bios_size;
46e50e9d 815 PCIBus *pci_bus;
b3999638 816 ISADevice *isa_dev;
5c3ff3a7 817 int piix3_devfn = -1;
59b8ad81 818 CPUState *env;
d537cf6c 819 qemu_irq *cpu_irq;
1452411b 820 qemu_irq *isa_irq;
d537cf6c 821 qemu_irq *i8259;
53b67b30
BS
822 qemu_irq *cmos_s3;
823 qemu_irq *smi_irq;
1452411b 824 IsaIrqState *isa_irq_state;
f455e98c 825 DriveInfo *hd[MAX_IDE_BUS * MAX_IDE_DEVS];
fd8014e1 826 DriveInfo *fd[MAX_FD];
bf483392 827 void *fw_cfg;
d592d303 828
00f82b8a
AJ
829 if (ram_size >= 0xe0000000 ) {
830 above_4g_mem_size = ram_size - 0xe0000000;
831 below_4g_mem_size = 0xe0000000;
832 } else {
833 below_4g_mem_size = ram_size;
834 }
835
80cabfad
FB
836 linux_boot = (kernel_filename != NULL);
837
59b8ad81 838 /* init CPUs */
a049de61
FB
839 if (cpu_model == NULL) {
840#ifdef TARGET_X86_64
841 cpu_model = "qemu64";
842#else
843 cpu_model = "qemu32";
844#endif
845 }
3a31f36a
JK
846
847 for (i = 0; i < smp_cpus; i++) {
848 env = pc_new_cpu(cpu_model);
59b8ad81
FB
849 }
850
26fb5e48
AJ
851 vmport_init();
852
80cabfad 853 /* allocate RAM */
60e4c631 854 ram_addr = qemu_ram_alloc(below_4g_mem_size);
82b36dc3 855 cpu_register_physical_memory(0, 0xa0000, ram_addr);
82b36dc3
AL
856 cpu_register_physical_memory(0x100000,
857 below_4g_mem_size - 0x100000,
60e4c631 858 ram_addr + 0x100000);
00f82b8a
AJ
859
860 /* above 4giga memory allocation */
861 if (above_4g_mem_size > 0) {
8a637d44
PB
862#if TARGET_PHYS_ADDR_BITS == 32
863 hw_error("To much RAM for 32-bit physical address");
864#else
82b36dc3
AL
865 ram_addr = qemu_ram_alloc(above_4g_mem_size);
866 cpu_register_physical_memory(0x100000000ULL,
526ccb7a 867 above_4g_mem_size,
82b36dc3 868 ram_addr);
8a637d44 869#endif
00f82b8a 870 }
80cabfad 871
82b36dc3 872
970ac5a3 873 /* BIOS load */
1192dad8
JM
874 if (bios_name == NULL)
875 bios_name = BIOS_FILENAME;
5cea8590
PB
876 filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
877 if (filename) {
878 bios_size = get_image_size(filename);
879 } else {
880 bios_size = -1;
881 }
5fafdf24 882 if (bios_size <= 0 ||
970ac5a3 883 (bios_size % 65536) != 0) {
7587cf44
FB
884 goto bios_error;
885 }
970ac5a3 886 bios_offset = qemu_ram_alloc(bios_size);
51edd4e6
GH
887 ret = rom_add_file_fixed(bios_name, (uint32_t)(-bios_size));
888 if (ret != 0) {
7587cf44 889 bios_error:
5cea8590 890 fprintf(stderr, "qemu: could not load PC BIOS '%s'\n", bios_name);
80cabfad
FB
891 exit(1);
892 }
5cea8590
PB
893 if (filename) {
894 qemu_free(filename);
895 }
7587cf44
FB
896 /* map the last 128KB of the BIOS in ISA space */
897 isa_bios_size = bios_size;
898 if (isa_bios_size > (128 * 1024))
899 isa_bios_size = 128 * 1024;
5fafdf24
TS
900 cpu_register_physical_memory(0x100000 - isa_bios_size,
901 isa_bios_size,
7587cf44 902 (bios_offset + bios_size - isa_bios_size) | IO_MEM_ROM);
9ae02555 903
45a50b16
GH
904 option_rom_offset = qemu_ram_alloc(PC_ROM_SIZE);
905 cpu_register_physical_memory(PC_ROM_MIN_VGA, PC_ROM_SIZE, option_rom_offset);
f753ff16 906
1d108d97
AG
907 /* map all the bios at the top of memory */
908 cpu_register_physical_memory((uint32_t)(-bios_size),
909 bios_size, bios_offset | IO_MEM_ROM);
910
bf483392 911 fw_cfg = bochs_bios_init();
8832cb80 912 rom_set_fw(fw_cfg);
1d108d97 913
f753ff16 914 if (linux_boot) {
45a50b16 915 load_linux(fw_cfg, kernel_filename, initrd_filename, kernel_cmdline, below_4g_mem_size);
f753ff16
PB
916 }
917
918 for (i = 0; i < nb_option_roms; i++) {
45a50b16 919 rom_add_option(option_rom[i]);
406c8df3
GC
920 }
921
a5b38b51 922 cpu_irq = qemu_allocate_irqs(pic_irq_request, NULL, 1);
d537cf6c 923 i8259 = i8259_init(cpu_irq[0]);
1452411b
AK
924 isa_irq_state = qemu_mallocz(sizeof(*isa_irq_state));
925 isa_irq_state->i8259 = i8259;
1632dc6a 926 isa_irq = qemu_allocate_irqs(isa_irq_handler, isa_irq_state, 24);
d537cf6c 927
69b91039 928 if (pci_enabled) {
85a750ca 929 pci_bus = i440fx_init(&i440fx_state, &piix3_devfn, isa_irq);
46e50e9d
FB
930 } else {
931 pci_bus = NULL;
2091ba23 932 isa_bus_new(NULL);
69b91039 933 }
2091ba23 934 isa_bus_irqs(isa_irq);
69b91039 935
3a38d437
JS
936 ferr_irq = isa_reserve_irq(13);
937
80cabfad 938 /* init basic PC hardware */
b41a2cd1 939 register_ioport_write(0x80, 1, 1, ioport80_write, NULL);
80cabfad 940
f929aad6
FB
941 register_ioport_write(0xf0, 1, 1, ioportF0_write, NULL);
942
1f04275e
FB
943 if (cirrus_vga_enabled) {
944 if (pci_enabled) {
fbe1b595 945 pci_cirrus_vga_init(pci_bus);
1f04275e 946 } else {
fbe1b595 947 isa_cirrus_vga_init();
1f04275e 948 }
d34cab9f
TS
949 } else if (vmsvga_enabled) {
950 if (pci_enabled)
fbe1b595 951 pci_vmsvga_init(pci_bus);
d34cab9f
TS
952 else
953 fprintf(stderr, "%s: vmware_vga: no PCI bus\n", __FUNCTION__);
c2b3b41a 954 } else if (std_vga_enabled) {
89b6b508 955 if (pci_enabled) {
fbe1b595 956 pci_vga_init(pci_bus, 0, 0);
89b6b508 957 } else {
fbe1b595 958 isa_vga_init();
89b6b508 959 }
1f04275e 960 }
80cabfad 961
32e0c826 962 rtc_state = rtc_init(2000);
80cabfad 963
3b4366de
BS
964 qemu_register_boot_set(pc_boot_set, rtc_state);
965
e1a23744
FB
966 register_ioport_read(0x92, 1, 1, ioport92_read, NULL);
967 register_ioport_write(0x92, 1, 1, ioport92_write, NULL);
968
d592d303 969 if (pci_enabled) {
1632dc6a 970 isa_irq_state->ioapic = ioapic_init();
d592d303 971 }
3a38d437 972 pit = pit_init(0x40, isa_reserve_irq(0));
fd06c375 973 pcspk_init(pit);
16b29ae1 974 if (!no_hpet) {
1452411b 975 hpet_init(isa_irq);
16b29ae1 976 }
b41a2cd1 977
8d11df9e
FB
978 for(i = 0; i < MAX_SERIAL_PORTS; i++) {
979 if (serial_hds[i]) {
ac0be998 980 serial_isa_init(i, serial_hds[i]);
8d11df9e
FB
981 }
982 }
b41a2cd1 983
6508fe59
FB
984 for(i = 0; i < MAX_PARALLEL_PORTS; i++) {
985 if (parallel_hds[i]) {
021f0674 986 parallel_init(i, parallel_hds[i]);
6508fe59
FB
987 }
988 }
989
a41b2ff2 990 for(i = 0; i < nb_nics; i++) {
cb457d76
AL
991 NICInfo *nd = &nd_table[i];
992
993 if (!pci_enabled || (nd->model && strcmp(nd->model, "ne2k_isa") == 0))
3a38d437 994 pc_init_ne2k_isa(nd);
cb457d76 995 else
07caea31 996 pci_nic_init_nofail(nd, "e1000", NULL);
a41b2ff2 997 }
b41a2cd1 998
e4bcb14c
TS
999 if (drive_get_max_bus(IF_IDE) >= MAX_IDE_BUS) {
1000 fprintf(stderr, "qemu: too many IDE bus\n");
1001 exit(1);
1002 }
1003
1004 for(i = 0; i < MAX_IDE_BUS * MAX_IDE_DEVS; i++) {
f455e98c 1005 hd[i] = drive_get(IF_IDE, i / MAX_IDE_DEVS, i % MAX_IDE_DEVS);
e4bcb14c
TS
1006 }
1007
a41b2ff2 1008 if (pci_enabled) {
ae027ad3 1009 pci_piix3_ide_init(pci_bus, hd, piix3_devfn + 1);
a41b2ff2 1010 } else {
e4bcb14c 1011 for(i = 0; i < MAX_IDE_BUS; i++) {
dea21e97 1012 isa_ide_init(ide_iobase[i], ide_iobase2[i], ide_irq[i],
e4bcb14c 1013 hd[MAX_IDE_DEVS * i], hd[MAX_IDE_DEVS * i + 1]);
69b91039 1014 }
b41a2cd1 1015 }
69b91039 1016
2e15e23b 1017 isa_dev = isa_create_simple("i8042");
7c29d0c0 1018 DMA_init(0);
6a36d84e 1019#ifdef HAS_AUDIO
1452411b 1020 audio_init(pci_enabled ? pci_bus : NULL, isa_irq);
fb065187 1021#endif
80cabfad 1022
e4bcb14c 1023 for(i = 0; i < MAX_FD; i++) {
fd8014e1 1024 fd[i] = drive_get(IF_FLOPPY, 0, i);
e4bcb14c 1025 }
86c86157 1026 floppy_controller = fdctrl_init_isa(fd);
b41a2cd1 1027
00f82b8a 1028 cmos_init(below_4g_mem_size, above_4g_mem_size, boot_device, hd);
69b91039 1029
bb36d470 1030 if (pci_enabled && usb_enabled) {
afcc3cdf 1031 usb_uhci_piix3_init(pci_bus, piix3_devfn + 2);
bb36d470
FB
1032 }
1033
6515b203 1034 if (pci_enabled && acpi_enabled) {
3fffc223 1035 uint8_t *eeprom_buf = qemu_mallocz(8 * 256); /* XXX: make this persistent */
0ff596d0
PB
1036 i2c_bus *smbus;
1037
53b67b30
BS
1038 cmos_s3 = qemu_allocate_irqs(cmos_set_s3_resume, rtc_state, 1);
1039 smi_irq = qemu_allocate_irqs(acpi_smi_interrupt, first_cpu, 1);
0ff596d0 1040 /* TODO: Populate SPD eeprom data. */
3a38d437 1041 smbus = piix4_pm_init(pci_bus, piix3_devfn + 3, 0xb100,
53b67b30
BS
1042 isa_reserve_irq(9), *cmos_s3, *smi_irq,
1043 kvm_enabled());
3fffc223 1044 for (i = 0; i < 8; i++) {
1ea96673 1045 DeviceState *eeprom;
02e2da45 1046 eeprom = qdev_create((BusState *)smbus, "smbus-eeprom");
5b7f5327 1047 qdev_prop_set_uint8(eeprom, "address", 0x50 + i);
ee6847d1 1048 qdev_prop_set_ptr(eeprom, "data", eeprom_buf + (i * 256));
e23a1b33 1049 qdev_init_nofail(eeprom);
3fffc223 1050 }
3f84865a 1051 piix4_acpi_system_hot_add_init(pci_bus);
6515b203 1052 }
3b46e624 1053
a5954d5c
FB
1054 if (i440fx_state) {
1055 i440fx_init_memory_mappings(i440fx_state);
1056 }
e4bcb14c 1057
7d8406be 1058 if (pci_enabled) {
e4bcb14c 1059 int max_bus;
9be5dafe 1060 int bus;
96d30e48 1061
e4bcb14c 1062 max_bus = drive_get_max_bus(IF_SCSI);
e4bcb14c 1063 for (bus = 0; bus <= max_bus; bus++) {
9be5dafe 1064 pci_create_simple(pci_bus, -1, "lsi53c895a");
e4bcb14c 1065 }
7d8406be 1066 }
80cabfad 1067}
b5ff2d6e 1068
c227f099 1069static void pc_init_pci(ram_addr_t ram_size,
3023f332 1070 const char *boot_device,
5fafdf24 1071 const char *kernel_filename,
3dbbdc25 1072 const char *kernel_cmdline,
94fc95cd
JM
1073 const char *initrd_filename,
1074 const char *cpu_model)
3dbbdc25 1075{
fbe1b595 1076 pc_init1(ram_size, boot_device,
3dbbdc25 1077 kernel_filename, kernel_cmdline,
caea79a9 1078 initrd_filename, cpu_model, 1);
3dbbdc25
FB
1079}
1080
c227f099 1081static void pc_init_isa(ram_addr_t ram_size,
3023f332 1082 const char *boot_device,
5fafdf24 1083 const char *kernel_filename,
3dbbdc25 1084 const char *kernel_cmdline,
94fc95cd
JM
1085 const char *initrd_filename,
1086 const char *cpu_model)
3dbbdc25 1087{
679a37af
GH
1088 if (cpu_model == NULL)
1089 cpu_model = "486";
fbe1b595 1090 pc_init1(ram_size, boot_device,
3dbbdc25 1091 kernel_filename, kernel_cmdline,
caea79a9 1092 initrd_filename, cpu_model, 0);
3dbbdc25
FB
1093}
1094
f80f9ec9 1095static QEMUMachine pc_machine = {
d76fa62d 1096 .name = "pc-0.13",
95747581 1097 .alias = "pc",
a245f2e7
AJ
1098 .desc = "Standard PC",
1099 .init = pc_init_pci,
b2097003 1100 .max_cpus = 255,
0c257437 1101 .is_default = 1,
3dbbdc25
FB
1102};
1103
d76fa62d
AS
1104static QEMUMachine pc_machine_v0_12 = {
1105 .name = "pc-0.12",
1106 .desc = "Standard PC",
1107 .init = pc_init_pci,
1108 .max_cpus = 255,
8bfbde6d
AS
1109 .compat_props = (GlobalProperty[]) {
1110 {
1111 .driver = "virtio-serial-pci",
1112 .property = "max_nr_ports",
1113 .value = stringify(1),
1114 },{
1115 .driver = "virtio-serial-pci",
1116 .property = "vectors",
1117 .value = stringify(0),
1118 },
1119 { /* end of list */ }
1120 }
d76fa62d
AS
1121};
1122
2cae6f5e
GH
1123static QEMUMachine pc_machine_v0_11 = {
1124 .name = "pc-0.11",
1125 .desc = "Standard PC, qemu 0.11",
1126 .init = pc_init_pci,
1127 .max_cpus = 255,
1128 .compat_props = (GlobalProperty[]) {
1129 {
1130 .driver = "virtio-blk-pci",
1131 .property = "vectors",
1132 .value = stringify(0),
8bfbde6d
AS
1133 },{
1134 .driver = "virtio-serial-pci",
1135 .property = "max_nr_ports",
1136 .value = stringify(1),
1137 },{
1138 .driver = "virtio-serial-pci",
1139 .property = "vectors",
1140 .value = stringify(0),
374ef704
GH
1141 },{
1142 .driver = "ide-drive",
1143 .property = "ver",
1144 .value = "0.11",
1145 },{
1146 .driver = "scsi-disk",
1147 .property = "ver",
1148 .value = "0.11",
20a86364
GH
1149 },{
1150 .driver = "PCI",
1151 .property = "rombar",
1152 .value = stringify(0),
2cae6f5e
GH
1153 },
1154 { /* end of list */ }
1155 }
1156};
1157
96cc1810
GH
1158static QEMUMachine pc_machine_v0_10 = {
1159 .name = "pc-0.10",
1160 .desc = "Standard PC, qemu 0.10",
1161 .init = pc_init_pci,
1162 .max_cpus = 255,
458fb679 1163 .compat_props = (GlobalProperty[]) {
ab73ff29
GH
1164 {
1165 .driver = "virtio-blk-pci",
1166 .property = "class",
1167 .value = stringify(PCI_CLASS_STORAGE_OTHER),
d6beee99 1168 },{
98b19252 1169 .driver = "virtio-serial-pci",
d6beee99
GH
1170 .property = "class",
1171 .value = stringify(PCI_CLASS_DISPLAY_OTHER),
8bfbde6d
AS
1172 },{
1173 .driver = "virtio-serial-pci",
1174 .property = "max_nr_ports",
1175 .value = stringify(1),
1176 },{
1177 .driver = "virtio-serial-pci",
1178 .property = "vectors",
1179 .value = stringify(0),
a1e0fea5
GH
1180 },{
1181 .driver = "virtio-net-pci",
1182 .property = "vectors",
1183 .value = stringify(0),
177539e0
GH
1184 },{
1185 .driver = "virtio-blk-pci",
1186 .property = "vectors",
1187 .value = stringify(0),
374ef704
GH
1188 },{
1189 .driver = "ide-drive",
1190 .property = "ver",
1191 .value = "0.10",
1192 },{
1193 .driver = "scsi-disk",
1194 .property = "ver",
1195 .value = "0.10",
20a86364
GH
1196 },{
1197 .driver = "PCI",
1198 .property = "rombar",
1199 .value = stringify(0),
ab73ff29 1200 },
96cc1810
GH
1201 { /* end of list */ }
1202 },
1203};
1204
f80f9ec9 1205static QEMUMachine isapc_machine = {
a245f2e7
AJ
1206 .name = "isapc",
1207 .desc = "ISA-only PC",
1208 .init = pc_init_isa,
b2097003 1209 .max_cpus = 1,
b5ff2d6e 1210};
f80f9ec9
AL
1211
1212static void pc_machine_init(void)
1213{
1214 qemu_register_machine(&pc_machine);
d76fa62d 1215 qemu_register_machine(&pc_machine_v0_12);
2cae6f5e 1216 qemu_register_machine(&pc_machine_v0_11);
96cc1810 1217 qemu_register_machine(&pc_machine_v0_10);
f80f9ec9
AL
1218 qemu_register_machine(&isapc_machine);
1219}
1220
1221machine_init(pc_machine_init);