]> git.proxmox.com Git - mirror_qemu.git/blame - hw/pc.c
qom: optimize qdev_get_canonical_path using a parent link
[mirror_qemu.git] / hw / pc.c
CommitLineData
80cabfad
FB
1/*
2 * QEMU PC System Emulator
5fafdf24 3 *
80cabfad 4 * Copyright (c) 2003-2004 Fabrice Bellard
5fafdf24 5 *
80cabfad
FB
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
87ecb68b
PB
24#include "hw.h"
25#include "pc.h"
aa28b9bf 26#include "apic.h"
87ecb68b 27#include "fdc.h"
c0897e0c 28#include "ide.h"
87ecb68b 29#include "pci.h"
18e08a55 30#include "vmware_vga.h"
376253ec 31#include "monitor.h"
3cce6243 32#include "fw_cfg.h"
16b29ae1 33#include "hpet_emul.h"
b6f6e3d3 34#include "smbios.h"
ca20cf32
BS
35#include "loader.h"
36#include "elf.h"
52001445 37#include "multiboot.h"
1d914fa0 38#include "mc146818rtc.h"
92a16d7a 39#include "msix.h"
822557eb 40#include "sysbus.h"
666daa68 41#include "sysemu.h"
2446333c 42#include "blockdev.h"
a19cbfb3 43#include "ui/qemu-spice.h"
00cb2a99 44#include "memory.h"
be20f9e9 45#include "exec-memory.h"
80cabfad 46
b41a2cd1
FB
47/* output Bochs bios info messages */
48//#define DEBUG_BIOS
49
471fd342
BS
50/* debug PC/ISA interrupts */
51//#define DEBUG_IRQ
52
53#ifdef DEBUG_IRQ
54#define DPRINTF(fmt, ...) \
55 do { printf("CPUIRQ: " fmt , ## __VA_ARGS__); } while (0)
56#else
57#define DPRINTF(fmt, ...)
58#endif
59
80cabfad 60#define BIOS_FILENAME "bios.bin"
80cabfad 61
7fb4fdcf
AZ
62#define PC_MAX_BIOS_SIZE (4 * 1024 * 1024)
63
a80274c3
PB
64/* Leave a chunk of memory at the top of RAM for the BIOS ACPI tables. */
65#define ACPI_DATA_SIZE 0x10000
3cce6243 66#define BIOS_CFG_IOPORT 0x510
8a92ea2f 67#define FW_CFG_ACPI_TABLES (FW_CFG_ARCH_LOCAL + 0)
b6f6e3d3 68#define FW_CFG_SMBIOS_ENTRIES (FW_CFG_ARCH_LOCAL + 1)
6b35e7bf 69#define FW_CFG_IRQ0_OVERRIDE (FW_CFG_ARCH_LOCAL + 2)
4c5b10b7 70#define FW_CFG_E820_TABLE (FW_CFG_ARCH_LOCAL + 3)
40ac17cd 71#define FW_CFG_HPET (FW_CFG_ARCH_LOCAL + 4)
80cabfad 72
92a16d7a
BS
73#define MSI_ADDR_BASE 0xfee00000
74
4c5b10b7
JS
75#define E820_NR_ENTRIES 16
76
77struct e820_entry {
78 uint64_t address;
79 uint64_t length;
80 uint32_t type;
541dc0d4 81} QEMU_PACKED __attribute((__aligned__(4)));
4c5b10b7
JS
82
83struct e820_table {
84 uint32_t count;
85 struct e820_entry entry[E820_NR_ENTRIES];
541dc0d4 86} QEMU_PACKED __attribute((__aligned__(4)));
4c5b10b7
JS
87
88static struct e820_table e820_table;
dd703b99 89struct hpet_fw_config hpet_cfg = {.count = UINT8_MAX};
4c5b10b7 90
b881fbe9 91void gsi_handler(void *opaque, int n, int level)
1452411b 92{
b881fbe9 93 GSIState *s = opaque;
1452411b 94
b881fbe9
JK
95 DPRINTF("pc: %s GSI %d\n", level ? "raising" : "lowering", n);
96 if (n < ISA_NUM_IRQS) {
97 qemu_set_irq(s->i8259_irq[n], level);
1632dc6a 98 }
b881fbe9 99 qemu_set_irq(s->ioapic_irq[n], level);
2e9947d2 100}
1452411b 101
b41a2cd1 102static void ioport80_write(void *opaque, uint32_t addr, uint32_t data)
80cabfad
FB
103{
104}
105
f929aad6 106/* MSDOS compatibility mode FPU exception support */
d537cf6c 107static qemu_irq ferr_irq;
8e78eb28
IY
108
109void pc_register_ferr_irq(qemu_irq irq)
110{
111 ferr_irq = irq;
112}
113
f929aad6
FB
114/* XXX: add IGNNE support */
115void cpu_set_ferr(CPUX86State *s)
116{
d537cf6c 117 qemu_irq_raise(ferr_irq);
f929aad6
FB
118}
119
120static void ioportF0_write(void *opaque, uint32_t addr, uint32_t data)
121{
d537cf6c 122 qemu_irq_lower(ferr_irq);
f929aad6
FB
123}
124
28ab0e2e 125/* TSC handling */
28ab0e2e
FB
126uint64_t cpu_get_tsc(CPUX86State *env)
127{
4a1418e0 128 return cpu_get_ticks();
28ab0e2e
FB
129}
130
a5954d5c 131/* SMM support */
f885f1ea
IY
132
133static cpu_set_smm_t smm_set;
134static void *smm_arg;
135
136void cpu_smm_register(cpu_set_smm_t callback, void *arg)
137{
138 assert(smm_set == NULL);
139 assert(smm_arg == NULL);
140 smm_set = callback;
141 smm_arg = arg;
142}
143
a5954d5c
FB
144void cpu_smm_update(CPUState *env)
145{
f885f1ea
IY
146 if (smm_set && smm_arg && env == first_cpu)
147 smm_set(!!(env->hflags & HF_SMM_MASK), smm_arg);
a5954d5c
FB
148}
149
150
3de388f6
FB
151/* IRQ handling */
152int cpu_get_pic_interrupt(CPUState *env)
153{
154 int intno;
155
cf6d64bf 156 intno = apic_get_interrupt(env->apic_state);
3de388f6 157 if (intno >= 0) {
3de388f6
FB
158 return intno;
159 }
3de388f6 160 /* read the irq from the PIC */
cf6d64bf 161 if (!apic_accept_pic_intr(env->apic_state)) {
0e21e12b 162 return -1;
cf6d64bf 163 }
0e21e12b 164
3de388f6
FB
165 intno = pic_read_irq(isa_pic);
166 return intno;
167}
168
d537cf6c 169static void pic_irq_request(void *opaque, int irq, int level)
3de388f6 170{
a5b38b51
AJ
171 CPUState *env = first_cpu;
172
471fd342 173 DPRINTF("pic_irqs: %s irq %d\n", level? "raise" : "lower", irq);
d5529471
AJ
174 if (env->apic_state) {
175 while (env) {
cf6d64bf
BS
176 if (apic_accept_pic_intr(env->apic_state)) {
177 apic_deliver_pic_intr(env->apic_state, level);
178 }
d5529471
AJ
179 env = env->next_cpu;
180 }
181 } else {
b614106a
AJ
182 if (level)
183 cpu_interrupt(env, CPU_INTERRUPT_HARD);
184 else
185 cpu_reset_interrupt(env, CPU_INTERRUPT_HARD);
a5b38b51 186 }
3de388f6
FB
187}
188
b0a21b53
FB
189/* PC cmos mappings */
190
80cabfad
FB
191#define REG_EQUIPMENT_BYTE 0x14
192
d288c7ba 193static int cmos_get_fd_drive_type(FDriveType fd0)
777428f2
FB
194{
195 int val;
196
197 switch (fd0) {
d288c7ba 198 case FDRIVE_DRV_144:
777428f2
FB
199 /* 1.44 Mb 3"5 drive */
200 val = 4;
201 break;
d288c7ba 202 case FDRIVE_DRV_288:
777428f2
FB
203 /* 2.88 Mb 3"5 drive */
204 val = 5;
205 break;
d288c7ba 206 case FDRIVE_DRV_120:
777428f2
FB
207 /* 1.2 Mb 5"5 drive */
208 val = 2;
209 break;
d288c7ba 210 case FDRIVE_DRV_NONE:
777428f2
FB
211 default:
212 val = 0;
213 break;
214 }
215 return val;
216}
217
ec2654fb 218static void cmos_init_hd(int type_ofs, int info_ofs, BlockDriverState *hd,
1d914fa0 219 ISADevice *s)
ba6c2377 220{
ba6c2377
FB
221 int cylinders, heads, sectors;
222 bdrv_get_geometry_hint(hd, &cylinders, &heads, &sectors);
223 rtc_set_memory(s, type_ofs, 47);
224 rtc_set_memory(s, info_ofs, cylinders);
225 rtc_set_memory(s, info_ofs + 1, cylinders >> 8);
226 rtc_set_memory(s, info_ofs + 2, heads);
227 rtc_set_memory(s, info_ofs + 3, 0xff);
228 rtc_set_memory(s, info_ofs + 4, 0xff);
229 rtc_set_memory(s, info_ofs + 5, 0xc0 | ((heads > 8) << 3));
230 rtc_set_memory(s, info_ofs + 6, cylinders);
231 rtc_set_memory(s, info_ofs + 7, cylinders >> 8);
232 rtc_set_memory(s, info_ofs + 8, sectors);
233}
234
6ac0e82d
AZ
235/* convert boot_device letter to something recognizable by the bios */
236static int boot_device2nibble(char boot_device)
237{
238 switch(boot_device) {
239 case 'a':
240 case 'b':
241 return 0x01; /* floppy boot */
242 case 'c':
243 return 0x02; /* hard drive boot */
244 case 'd':
245 return 0x03; /* CD-ROM boot */
246 case 'n':
247 return 0x04; /* Network boot */
248 }
249 return 0;
250}
251
1d914fa0 252static int set_boot_dev(ISADevice *s, const char *boot_device, int fd_bootchk)
0ecdffbb
AJ
253{
254#define PC_MAX_BOOT_DEVICES 3
0ecdffbb
AJ
255 int nbds, bds[3] = { 0, };
256 int i;
257
258 nbds = strlen(boot_device);
259 if (nbds > PC_MAX_BOOT_DEVICES) {
1ecda02b 260 error_report("Too many boot devices for PC");
0ecdffbb
AJ
261 return(1);
262 }
263 for (i = 0; i < nbds; i++) {
264 bds[i] = boot_device2nibble(boot_device[i]);
265 if (bds[i] == 0) {
1ecda02b
MA
266 error_report("Invalid boot device for PC: '%c'",
267 boot_device[i]);
0ecdffbb
AJ
268 return(1);
269 }
270 }
271 rtc_set_memory(s, 0x3d, (bds[1] << 4) | bds[0]);
d9346e81 272 rtc_set_memory(s, 0x38, (bds[2] << 4) | (fd_bootchk ? 0x0 : 0x1));
0ecdffbb
AJ
273 return(0);
274}
275
d9346e81
MA
276static int pc_boot_set(void *opaque, const char *boot_device)
277{
278 return set_boot_dev(opaque, boot_device, 0);
279}
280
c0897e0c
MA
281typedef struct pc_cmos_init_late_arg {
282 ISADevice *rtc_state;
283 BusState *idebus0, *idebus1;
284} pc_cmos_init_late_arg;
285
286static void pc_cmos_init_late(void *opaque)
287{
288 pc_cmos_init_late_arg *arg = opaque;
289 ISADevice *s = arg->rtc_state;
290 int val;
291 BlockDriverState *hd_table[4];
292 int i;
293
294 ide_get_bs(hd_table, arg->idebus0);
295 ide_get_bs(hd_table + 2, arg->idebus1);
296
297 rtc_set_memory(s, 0x12, (hd_table[0] ? 0xf0 : 0) | (hd_table[1] ? 0x0f : 0));
298 if (hd_table[0])
299 cmos_init_hd(0x19, 0x1b, hd_table[0], s);
300 if (hd_table[1])
301 cmos_init_hd(0x1a, 0x24, hd_table[1], s);
302
303 val = 0;
304 for (i = 0; i < 4; i++) {
305 if (hd_table[i]) {
306 int cylinders, heads, sectors, translation;
307 /* NOTE: bdrv_get_geometry_hint() returns the physical
308 geometry. It is always such that: 1 <= sects <= 63, 1
309 <= heads <= 16, 1 <= cylinders <= 16383. The BIOS
310 geometry can be different if a translation is done. */
311 translation = bdrv_get_translation_hint(hd_table[i]);
312 if (translation == BIOS_ATA_TRANSLATION_AUTO) {
313 bdrv_get_geometry_hint(hd_table[i], &cylinders, &heads, &sectors);
314 if (cylinders <= 1024 && heads <= 16 && sectors <= 63) {
315 /* No translation. */
316 translation = 0;
317 } else {
318 /* LBA translation. */
319 translation = 1;
320 }
321 } else {
322 translation--;
323 }
324 val |= translation << (i * 2);
325 }
326 }
327 rtc_set_memory(s, 0x39, val);
328
329 qemu_unregister_reset(pc_cmos_init_late, opaque);
330}
331
845773ab 332void pc_cmos_init(ram_addr_t ram_size, ram_addr_t above_4g_mem_size,
c0897e0c 333 const char *boot_device,
34d4260e 334 ISADevice *floppy, BusState *idebus0, BusState *idebus1,
63ffb564 335 ISADevice *s)
80cabfad 336{
63ffb564 337 int val, nb, nb_heads, max_track, last_sect, i;
980bda8b 338 FDriveType fd_type[2] = { FDRIVE_DRV_NONE, FDRIVE_DRV_NONE };
34d4260e 339 BlockDriverState *fd[MAX_FD];
c0897e0c 340 static pc_cmos_init_late_arg arg;
b0a21b53 341
b0a21b53 342 /* various important CMOS locations needed by PC/Bochs bios */
80cabfad
FB
343
344 /* memory size */
333190eb
FB
345 val = 640; /* base memory in K */
346 rtc_set_memory(s, 0x15, val);
347 rtc_set_memory(s, 0x16, val >> 8);
348
80cabfad
FB
349 val = (ram_size / 1024) - 1024;
350 if (val > 65535)
351 val = 65535;
b0a21b53
FB
352 rtc_set_memory(s, 0x17, val);
353 rtc_set_memory(s, 0x18, val >> 8);
354 rtc_set_memory(s, 0x30, val);
355 rtc_set_memory(s, 0x31, val >> 8);
80cabfad 356
00f82b8a
AJ
357 if (above_4g_mem_size) {
358 rtc_set_memory(s, 0x5b, (unsigned int)above_4g_mem_size >> 16);
359 rtc_set_memory(s, 0x5c, (unsigned int)above_4g_mem_size >> 24);
360 rtc_set_memory(s, 0x5d, (uint64_t)above_4g_mem_size >> 32);
361 }
362
9da98861
FB
363 if (ram_size > (16 * 1024 * 1024))
364 val = (ram_size / 65536) - ((16 * 1024 * 1024) / 65536);
365 else
366 val = 0;
80cabfad
FB
367 if (val > 65535)
368 val = 65535;
b0a21b53
FB
369 rtc_set_memory(s, 0x34, val);
370 rtc_set_memory(s, 0x35, val >> 8);
3b46e624 371
298e01b6
AJ
372 /* set the number of CPU */
373 rtc_set_memory(s, 0x5f, smp_cpus - 1);
374
6ac0e82d 375 /* set boot devices, and disable floppy signature check if requested */
d9346e81 376 if (set_boot_dev(s, boot_device, fd_bootchk)) {
28c5af54
JM
377 exit(1);
378 }
80cabfad 379
b41a2cd1 380 /* floppy type */
34d4260e
KW
381 if (floppy) {
382 fdc_get_bs(fd, floppy);
383 for (i = 0; i < 2; i++) {
384 if (fd[i] && bdrv_is_inserted(fd[i])) {
385 bdrv_get_floppy_geometry_hint(fd[i], &nb_heads, &max_track,
386 &last_sect, FDRIVE_DRV_NONE,
387 &fd_type[i]);
34d4260e 388 }
63ffb564
BS
389 }
390 }
391 val = (cmos_get_fd_drive_type(fd_type[0]) << 4) |
392 cmos_get_fd_drive_type(fd_type[1]);
b0a21b53 393 rtc_set_memory(s, 0x10, val);
3b46e624 394
b0a21b53 395 val = 0;
b41a2cd1 396 nb = 0;
63ffb564 397 if (fd_type[0] < FDRIVE_DRV_NONE) {
80cabfad 398 nb++;
d288c7ba 399 }
63ffb564 400 if (fd_type[1] < FDRIVE_DRV_NONE) {
80cabfad 401 nb++;
d288c7ba 402 }
80cabfad
FB
403 switch (nb) {
404 case 0:
405 break;
406 case 1:
b0a21b53 407 val |= 0x01; /* 1 drive, ready for boot */
80cabfad
FB
408 break;
409 case 2:
b0a21b53 410 val |= 0x41; /* 2 drives, ready for boot */
80cabfad
FB
411 break;
412 }
b0a21b53
FB
413 val |= 0x02; /* FPU is there */
414 val |= 0x04; /* PS/2 mouse installed */
415 rtc_set_memory(s, REG_EQUIPMENT_BYTE, val);
416
ba6c2377 417 /* hard drives */
c0897e0c
MA
418 arg.rtc_state = s;
419 arg.idebus0 = idebus0;
420 arg.idebus1 = idebus1;
421 qemu_register_reset(pc_cmos_init_late, &arg);
80cabfad
FB
422}
423
4b78a802
BS
424/* port 92 stuff: could be split off */
425typedef struct Port92State {
426 ISADevice dev;
23af670e 427 MemoryRegion io;
4b78a802
BS
428 uint8_t outport;
429 qemu_irq *a20_out;
430} Port92State;
431
432static void port92_write(void *opaque, uint32_t addr, uint32_t val)
433{
434 Port92State *s = opaque;
435
436 DPRINTF("port92: write 0x%02x\n", val);
437 s->outport = val;
438 qemu_set_irq(*s->a20_out, (val >> 1) & 1);
439 if (val & 1) {
440 qemu_system_reset_request();
441 }
442}
443
444static uint32_t port92_read(void *opaque, uint32_t addr)
445{
446 Port92State *s = opaque;
447 uint32_t ret;
448
449 ret = s->outport;
450 DPRINTF("port92: read 0x%02x\n", ret);
451 return ret;
452}
453
454static void port92_init(ISADevice *dev, qemu_irq *a20_out)
455{
456 Port92State *s = DO_UPCAST(Port92State, dev, dev);
457
458 s->a20_out = a20_out;
459}
460
461static const VMStateDescription vmstate_port92_isa = {
462 .name = "port92",
463 .version_id = 1,
464 .minimum_version_id = 1,
465 .minimum_version_id_old = 1,
466 .fields = (VMStateField []) {
467 VMSTATE_UINT8(outport, Port92State),
468 VMSTATE_END_OF_LIST()
469 }
470};
471
472static void port92_reset(DeviceState *d)
473{
474 Port92State *s = container_of(d, Port92State, dev.qdev);
475
476 s->outport &= ~1;
477}
478
23af670e
RH
479static const MemoryRegionPortio port92_portio[] = {
480 { 0, 1, 1, .read = port92_read, .write = port92_write },
481 PORTIO_END_OF_LIST(),
482};
483
484static const MemoryRegionOps port92_ops = {
485 .old_portio = port92_portio
486};
487
4b78a802
BS
488static int port92_initfn(ISADevice *dev)
489{
490 Port92State *s = DO_UPCAST(Port92State, dev, dev);
491
23af670e
RH
492 memory_region_init_io(&s->io, &port92_ops, s, "port92", 1);
493 isa_register_ioport(dev, &s->io, 0x92);
494
4b78a802
BS
495 s->outport = 0;
496 return 0;
497}
498
499static ISADeviceInfo port92_info = {
500 .qdev.name = "port92",
501 .qdev.size = sizeof(Port92State),
502 .qdev.vmsd = &vmstate_port92_isa,
503 .qdev.no_user = 1,
504 .qdev.reset = port92_reset,
505 .init = port92_initfn,
506};
507
508static void port92_register(void)
509{
510 isa_qdev_register(&port92_info);
511}
512device_init(port92_register)
513
956a3e6b 514static void handle_a20_line_change(void *opaque, int irq, int level)
59b8ad81 515{
956a3e6b 516 CPUState *cpu = opaque;
e1a23744 517
956a3e6b 518 /* XXX: send to all CPUs ? */
4b78a802 519 /* XXX: add logic to handle multiple A20 line sources */
956a3e6b 520 cpu_x86_set_a20(cpu, level);
e1a23744
FB
521}
522
80cabfad
FB
523/***********************************************************/
524/* Bochs BIOS debug ports */
525
9596ebb7 526static void bochs_bios_write(void *opaque, uint32_t addr, uint32_t val)
80cabfad 527{
a2f659ee
FB
528 static const char shutdown_str[8] = "Shutdown";
529 static int shutdown_index = 0;
3b46e624 530
80cabfad
FB
531 switch(addr) {
532 /* Bochs BIOS messages */
533 case 0x400:
534 case 0x401:
0550f9c1
BK
535 /* used to be panic, now unused */
536 break;
80cabfad
FB
537 case 0x402:
538 case 0x403:
539#ifdef DEBUG_BIOS
540 fprintf(stderr, "%c", val);
541#endif
542 break;
a2f659ee
FB
543 case 0x8900:
544 /* same as Bochs power off */
545 if (val == shutdown_str[shutdown_index]) {
546 shutdown_index++;
547 if (shutdown_index == 8) {
548 shutdown_index = 0;
549 qemu_system_shutdown_request();
550 }
551 } else {
552 shutdown_index = 0;
553 }
554 break;
80cabfad
FB
555
556 /* LGPL'ed VGA BIOS messages */
557 case 0x501:
558 case 0x502:
4333979e 559 exit((val << 1) | 1);
80cabfad
FB
560 case 0x500:
561 case 0x503:
562#ifdef DEBUG_BIOS
563 fprintf(stderr, "%c", val);
564#endif
565 break;
566 }
567}
568
4c5b10b7
JS
569int e820_add_entry(uint64_t address, uint64_t length, uint32_t type)
570{
8ca209ad 571 int index = le32_to_cpu(e820_table.count);
4c5b10b7
JS
572 struct e820_entry *entry;
573
574 if (index >= E820_NR_ENTRIES)
575 return -EBUSY;
8ca209ad 576 entry = &e820_table.entry[index++];
4c5b10b7 577
8ca209ad
AW
578 entry->address = cpu_to_le64(address);
579 entry->length = cpu_to_le64(length);
580 entry->type = cpu_to_le32(type);
4c5b10b7 581
8ca209ad
AW
582 e820_table.count = cpu_to_le32(index);
583 return index;
4c5b10b7
JS
584}
585
bf483392 586static void *bochs_bios_init(void)
80cabfad 587{
3cce6243 588 void *fw_cfg;
b6f6e3d3
AL
589 uint8_t *smbios_table;
590 size_t smbios_len;
11c2fd3e
AL
591 uint64_t *numa_fw_cfg;
592 int i, j;
3cce6243 593
b41a2cd1
FB
594 register_ioport_write(0x400, 1, 2, bochs_bios_write, NULL);
595 register_ioport_write(0x401, 1, 2, bochs_bios_write, NULL);
596 register_ioport_write(0x402, 1, 1, bochs_bios_write, NULL);
597 register_ioport_write(0x403, 1, 1, bochs_bios_write, NULL);
a2f659ee 598 register_ioport_write(0x8900, 1, 1, bochs_bios_write, NULL);
b41a2cd1 599
4333979e 600 register_ioport_write(0x501, 1, 1, bochs_bios_write, NULL);
b41a2cd1
FB
601 register_ioport_write(0x501, 1, 2, bochs_bios_write, NULL);
602 register_ioport_write(0x502, 1, 2, bochs_bios_write, NULL);
603 register_ioport_write(0x500, 1, 1, bochs_bios_write, NULL);
604 register_ioport_write(0x503, 1, 1, bochs_bios_write, NULL);
3cce6243
BS
605
606 fw_cfg = fw_cfg_init(BIOS_CFG_IOPORT, BIOS_CFG_IOPORT + 1, 0, 0);
bf483392 607
3cce6243 608 fw_cfg_add_i32(fw_cfg, FW_CFG_ID, 1);
905fdcb5 609 fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size);
80deece2
BS
610 fw_cfg_add_bytes(fw_cfg, FW_CFG_ACPI_TABLES, (uint8_t *)acpi_tables,
611 acpi_tables_len);
6b35e7bf 612 fw_cfg_add_bytes(fw_cfg, FW_CFG_IRQ0_OVERRIDE, &irq0override, 1);
b6f6e3d3
AL
613
614 smbios_table = smbios_get_table(&smbios_len);
615 if (smbios_table)
616 fw_cfg_add_bytes(fw_cfg, FW_CFG_SMBIOS_ENTRIES,
617 smbios_table, smbios_len);
4c5b10b7
JS
618 fw_cfg_add_bytes(fw_cfg, FW_CFG_E820_TABLE, (uint8_t *)&e820_table,
619 sizeof(struct e820_table));
11c2fd3e 620
40ac17cd
GN
621 fw_cfg_add_bytes(fw_cfg, FW_CFG_HPET, (uint8_t *)&hpet_cfg,
622 sizeof(struct hpet_fw_config));
11c2fd3e
AL
623 /* allocate memory for the NUMA channel: one (64bit) word for the number
624 * of nodes, one word for each VCPU->node and one word for each node to
625 * hold the amount of memory.
626 */
7267c094 627 numa_fw_cfg = g_malloc0((1 + smp_cpus + nb_numa_nodes) * 8);
11c2fd3e
AL
628 numa_fw_cfg[0] = cpu_to_le64(nb_numa_nodes);
629 for (i = 0; i < smp_cpus; i++) {
630 for (j = 0; j < nb_numa_nodes; j++) {
631 if (node_cpumask[j] & (1 << i)) {
632 numa_fw_cfg[i + 1] = cpu_to_le64(j);
633 break;
634 }
635 }
636 }
637 for (i = 0; i < nb_numa_nodes; i++) {
638 numa_fw_cfg[smp_cpus + 1 + i] = cpu_to_le64(node_mem[i]);
639 }
640 fw_cfg_add_bytes(fw_cfg, FW_CFG_NUMA, (uint8_t *)numa_fw_cfg,
641 (1 + smp_cpus + nb_numa_nodes) * 8);
bf483392
AG
642
643 return fw_cfg;
80cabfad
FB
644}
645
642a4f96
TS
646static long get_file_size(FILE *f)
647{
648 long where, size;
649
650 /* XXX: on Unix systems, using fstat() probably makes more sense */
651
652 where = ftell(f);
653 fseek(f, 0, SEEK_END);
654 size = ftell(f);
655 fseek(f, where, SEEK_SET);
656
657 return size;
658}
659
f16408df 660static void load_linux(void *fw_cfg,
4fc9af53 661 const char *kernel_filename,
642a4f96 662 const char *initrd_filename,
e6ade764 663 const char *kernel_cmdline,
45a50b16 664 target_phys_addr_t max_ram_size)
642a4f96
TS
665{
666 uint16_t protocol;
5cea8590 667 int setup_size, kernel_size, initrd_size = 0, cmdline_size;
642a4f96 668 uint32_t initrd_max;
57a46d05 669 uint8_t header[8192], *setup, *kernel, *initrd_data;
c227f099 670 target_phys_addr_t real_addr, prot_addr, cmdline_addr, initrd_addr = 0;
45a50b16 671 FILE *f;
bf4e5d92 672 char *vmode;
642a4f96
TS
673
674 /* Align to 16 bytes as a paranoia measure */
675 cmdline_size = (strlen(kernel_cmdline)+16) & ~15;
676
677 /* load the kernel header */
678 f = fopen(kernel_filename, "rb");
679 if (!f || !(kernel_size = get_file_size(f)) ||
f16408df
AG
680 fread(header, 1, MIN(ARRAY_SIZE(header), kernel_size), f) !=
681 MIN(ARRAY_SIZE(header), kernel_size)) {
850810d0
JF
682 fprintf(stderr, "qemu: could not load kernel '%s': %s\n",
683 kernel_filename, strerror(errno));
642a4f96
TS
684 exit(1);
685 }
686
687 /* kernel protocol version */
bc4edd79 688#if 0
642a4f96 689 fprintf(stderr, "header magic: %#x\n", ldl_p(header+0x202));
bc4edd79 690#endif
642a4f96
TS
691 if (ldl_p(header+0x202) == 0x53726448)
692 protocol = lduw_p(header+0x206);
f16408df
AG
693 else {
694 /* This looks like a multiboot kernel. If it is, let's stop
695 treating it like a Linux kernel. */
52001445
AL
696 if (load_multiboot(fw_cfg, f, kernel_filename, initrd_filename,
697 kernel_cmdline, kernel_size, header))
82663ee2 698 return;
642a4f96 699 protocol = 0;
f16408df 700 }
642a4f96
TS
701
702 if (protocol < 0x200 || !(header[0x211] & 0x01)) {
703 /* Low kernel */
a37af289
BS
704 real_addr = 0x90000;
705 cmdline_addr = 0x9a000 - cmdline_size;
706 prot_addr = 0x10000;
642a4f96
TS
707 } else if (protocol < 0x202) {
708 /* High but ancient kernel */
a37af289
BS
709 real_addr = 0x90000;
710 cmdline_addr = 0x9a000 - cmdline_size;
711 prot_addr = 0x100000;
642a4f96
TS
712 } else {
713 /* High and recent kernel */
a37af289
BS
714 real_addr = 0x10000;
715 cmdline_addr = 0x20000;
716 prot_addr = 0x100000;
642a4f96
TS
717 }
718
bc4edd79 719#if 0
642a4f96 720 fprintf(stderr,
526ccb7a
AZ
721 "qemu: real_addr = 0x" TARGET_FMT_plx "\n"
722 "qemu: cmdline_addr = 0x" TARGET_FMT_plx "\n"
723 "qemu: prot_addr = 0x" TARGET_FMT_plx "\n",
a37af289
BS
724 real_addr,
725 cmdline_addr,
726 prot_addr);
bc4edd79 727#endif
642a4f96
TS
728
729 /* highest address for loading the initrd */
730 if (protocol >= 0x203)
731 initrd_max = ldl_p(header+0x22c);
732 else
733 initrd_max = 0x37ffffff;
734
e6ade764
GC
735 if (initrd_max >= max_ram_size-ACPI_DATA_SIZE)
736 initrd_max = max_ram_size-ACPI_DATA_SIZE-1;
642a4f96 737
57a46d05
AG
738 fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_ADDR, cmdline_addr);
739 fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_SIZE, strlen(kernel_cmdline)+1);
740 fw_cfg_add_bytes(fw_cfg, FW_CFG_CMDLINE_DATA,
741 (uint8_t*)strdup(kernel_cmdline),
742 strlen(kernel_cmdline)+1);
642a4f96
TS
743
744 if (protocol >= 0x202) {
a37af289 745 stl_p(header+0x228, cmdline_addr);
642a4f96
TS
746 } else {
747 stw_p(header+0x20, 0xA33F);
748 stw_p(header+0x22, cmdline_addr-real_addr);
749 }
750
bf4e5d92
PT
751 /* handle vga= parameter */
752 vmode = strstr(kernel_cmdline, "vga=");
753 if (vmode) {
754 unsigned int video_mode;
755 /* skip "vga=" */
756 vmode += 4;
757 if (!strncmp(vmode, "normal", 6)) {
758 video_mode = 0xffff;
759 } else if (!strncmp(vmode, "ext", 3)) {
760 video_mode = 0xfffe;
761 } else if (!strncmp(vmode, "ask", 3)) {
762 video_mode = 0xfffd;
763 } else {
764 video_mode = strtol(vmode, NULL, 0);
765 }
766 stw_p(header+0x1fa, video_mode);
767 }
768
642a4f96
TS
769 /* loader type */
770 /* High nybble = B reserved for Qemu; low nybble is revision number.
771 If this code is substantially changed, you may want to consider
772 incrementing the revision. */
773 if (protocol >= 0x200)
774 header[0x210] = 0xB0;
775
776 /* heap */
777 if (protocol >= 0x201) {
778 header[0x211] |= 0x80; /* CAN_USE_HEAP */
779 stw_p(header+0x224, cmdline_addr-real_addr-0x200);
780 }
781
782 /* load initrd */
783 if (initrd_filename) {
784 if (protocol < 0x200) {
785 fprintf(stderr, "qemu: linux kernel too old to load a ram disk\n");
786 exit(1);
787 }
788
45a50b16 789 initrd_size = get_image_size(initrd_filename);
d6fa4b77
MK
790 if (initrd_size < 0) {
791 fprintf(stderr, "qemu: error reading initrd %s\n",
792 initrd_filename);
793 exit(1);
794 }
795
45a50b16 796 initrd_addr = (initrd_max-initrd_size) & ~4095;
57a46d05 797
7267c094 798 initrd_data = g_malloc(initrd_size);
57a46d05
AG
799 load_image(initrd_filename, initrd_data);
800
801 fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_ADDR, initrd_addr);
802 fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_SIZE, initrd_size);
803 fw_cfg_add_bytes(fw_cfg, FW_CFG_INITRD_DATA, initrd_data, initrd_size);
642a4f96 804
a37af289 805 stl_p(header+0x218, initrd_addr);
642a4f96
TS
806 stl_p(header+0x21c, initrd_size);
807 }
808
45a50b16 809 /* load kernel and setup */
642a4f96
TS
810 setup_size = header[0x1f1];
811 if (setup_size == 0)
812 setup_size = 4;
642a4f96 813 setup_size = (setup_size+1)*512;
45a50b16 814 kernel_size -= setup_size;
642a4f96 815
7267c094
AL
816 setup = g_malloc(setup_size);
817 kernel = g_malloc(kernel_size);
45a50b16 818 fseek(f, 0, SEEK_SET);
5a41ecc5
KS
819 if (fread(setup, 1, setup_size, f) != setup_size) {
820 fprintf(stderr, "fread() failed\n");
821 exit(1);
822 }
823 if (fread(kernel, 1, kernel_size, f) != kernel_size) {
824 fprintf(stderr, "fread() failed\n");
825 exit(1);
826 }
642a4f96 827 fclose(f);
45a50b16 828 memcpy(setup, header, MIN(sizeof(header), setup_size));
57a46d05
AG
829
830 fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_ADDR, prot_addr);
831 fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size);
832 fw_cfg_add_bytes(fw_cfg, FW_CFG_KERNEL_DATA, kernel, kernel_size);
833
834 fw_cfg_add_i32(fw_cfg, FW_CFG_SETUP_ADDR, real_addr);
835 fw_cfg_add_i32(fw_cfg, FW_CFG_SETUP_SIZE, setup_size);
836 fw_cfg_add_bytes(fw_cfg, FW_CFG_SETUP_DATA, setup, setup_size);
837
2e55e842
GN
838 option_rom[nb_option_roms].name = "linuxboot.bin";
839 option_rom[nb_option_roms].bootindex = 0;
57a46d05 840 nb_option_roms++;
642a4f96
TS
841}
842
b41a2cd1
FB
843#define NE2000_NB_MAX 6
844
675d6f82
BS
845static const int ne2000_io[NE2000_NB_MAX] = { 0x300, 0x320, 0x340, 0x360,
846 0x280, 0x380 };
847static const int ne2000_irq[NE2000_NB_MAX] = { 9, 10, 11, 3, 4, 5 };
b41a2cd1 848
675d6f82
BS
849static const int parallel_io[MAX_PARALLEL_PORTS] = { 0x378, 0x278, 0x3bc };
850static const int parallel_irq[MAX_PARALLEL_PORTS] = { 7, 7, 7 };
6508fe59 851
845773ab 852void pc_init_ne2k_isa(NICInfo *nd)
a41b2ff2
PB
853{
854 static int nb_ne2k = 0;
855
856 if (nb_ne2k == NE2000_NB_MAX)
857 return;
3a38d437 858 isa_ne2000_init(ne2000_io[nb_ne2k],
9453c5bc 859 ne2000_irq[nb_ne2k], nd);
a41b2ff2
PB
860 nb_ne2k++;
861}
862
678e12cc
GN
863int cpu_is_bsp(CPUState *env)
864{
6cb2996c
JK
865 /* We hard-wire the BSP to the first CPU. */
866 return env->cpu_index == 0;
678e12cc
GN
867}
868
92a16d7a 869DeviceState *cpu_get_current_apic(void)
0e26b7b8
BS
870{
871 if (cpu_single_env) {
872 return cpu_single_env->apic_state;
873 } else {
874 return NULL;
875 }
876}
877
92a16d7a
BS
878static DeviceState *apic_init(void *env, uint8_t apic_id)
879{
880 DeviceState *dev;
881 SysBusDevice *d;
882 static int apic_mapped;
883
884 dev = qdev_create(NULL, "apic");
885 qdev_prop_set_uint8(dev, "id", apic_id);
886 qdev_prop_set_ptr(dev, "cpu_env", env);
887 qdev_init_nofail(dev);
888 d = sysbus_from_qdev(dev);
889
890 /* XXX: mapping more APICs at the same memory location */
891 if (apic_mapped == 0) {
892 /* NOTE: the APIC is directly connected to the CPU - it is not
893 on the global memory bus. */
894 /* XXX: what if the base changes? */
895 sysbus_mmio_map(d, 0, MSI_ADDR_BASE);
896 apic_mapped = 1;
897 }
898
899 msix_supported = 1;
900
901 return dev;
902}
903
53b67b30
BS
904/* set CMOS shutdown status register (index 0xF) as S3_resume(0xFE)
905 BIOS will read it and start S3 resume at POST Entry */
845773ab 906void pc_cmos_set_s3_resume(void *opaque, int irq, int level)
53b67b30 907{
1d914fa0 908 ISADevice *s = opaque;
53b67b30
BS
909
910 if (level) {
911 rtc_set_memory(s, 0xF, 0xFE);
912 }
913}
914
845773ab 915void pc_acpi_smi_interrupt(void *opaque, int irq, int level)
53b67b30
BS
916{
917 CPUState *s = opaque;
918
919 if (level) {
920 cpu_interrupt(s, CPU_INTERRUPT_SMI);
921 }
922}
923
427bd8d6 924static void pc_cpu_reset(void *opaque)
0e26b7b8
BS
925{
926 CPUState *env = opaque;
927
928 cpu_reset(env);
427bd8d6 929 env->halted = !cpu_is_bsp(env);
0e26b7b8
BS
930}
931
3a31f36a
JK
932static CPUState *pc_new_cpu(const char *cpu_model)
933{
934 CPUState *env;
935
936 env = cpu_init(cpu_model);
937 if (!env) {
938 fprintf(stderr, "Unable to find x86 CPU definition\n");
939 exit(1);
940 }
941 if ((env->cpuid_features & CPUID_APIC) || smp_cpus > 1) {
0e26b7b8
BS
942 env->apic_state = apic_init(env, env->cpuid_apic_id);
943 }
427bd8d6
JK
944 qemu_register_reset(pc_cpu_reset, env);
945 pc_cpu_reset(env);
3a31f36a
JK
946 return env;
947}
948
845773ab 949void pc_cpus_init(const char *cpu_model)
70166477
IY
950{
951 int i;
952
953 /* init CPUs */
954 if (cpu_model == NULL) {
955#ifdef TARGET_X86_64
956 cpu_model = "qemu64";
957#else
958 cpu_model = "qemu32";
959#endif
960 }
961
962 for(i = 0; i < smp_cpus; i++) {
963 pc_new_cpu(cpu_model);
964 }
965}
966
4aa63af1
AK
967void pc_memory_init(MemoryRegion *system_memory,
968 const char *kernel_filename,
845773ab
IY
969 const char *kernel_cmdline,
970 const char *initrd_filename,
e0e7e67b 971 ram_addr_t below_4g_mem_size,
ae0a5466 972 ram_addr_t above_4g_mem_size,
4463aee6 973 MemoryRegion *rom_memory,
ae0a5466 974 MemoryRegion **ram_memory)
80cabfad 975{
5cea8590 976 char *filename;
642a4f96 977 int ret, linux_boot, i;
00cb2a99
AK
978 MemoryRegion *ram, *bios, *isa_bios, *option_rom_mr;
979 MemoryRegion *ram_below_4g, *ram_above_4g;
45a50b16 980 int bios_size, isa_bios_size;
81a204e4 981 void *fw_cfg;
d592d303 982
80cabfad
FB
983 linux_boot = (kernel_filename != NULL);
984
00cb2a99 985 /* Allocate RAM. We allocate it as a single memory region and use
66a0a2cb 986 * aliases to address portions of it, mostly for backwards compatibility
00cb2a99
AK
987 * with older qemus that used qemu_ram_alloc().
988 */
7267c094 989 ram = g_malloc(sizeof(*ram));
00cb2a99
AK
990 memory_region_init_ram(ram, NULL, "pc.ram",
991 below_4g_mem_size + above_4g_mem_size);
ae0a5466 992 *ram_memory = ram;
7267c094 993 ram_below_4g = g_malloc(sizeof(*ram_below_4g));
00cb2a99
AK
994 memory_region_init_alias(ram_below_4g, "ram-below-4g", ram,
995 0, below_4g_mem_size);
996 memory_region_add_subregion(system_memory, 0, ram_below_4g);
bbe80adf 997 if (above_4g_mem_size > 0) {
7267c094 998 ram_above_4g = g_malloc(sizeof(*ram_above_4g));
00cb2a99
AK
999 memory_region_init_alias(ram_above_4g, "ram-above-4g", ram,
1000 below_4g_mem_size, above_4g_mem_size);
1001 memory_region_add_subregion(system_memory, 0x100000000ULL,
1002 ram_above_4g);
bbe80adf 1003 }
82b36dc3 1004
970ac5a3 1005 /* BIOS load */
1192dad8
JM
1006 if (bios_name == NULL)
1007 bios_name = BIOS_FILENAME;
5cea8590
PB
1008 filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
1009 if (filename) {
1010 bios_size = get_image_size(filename);
1011 } else {
1012 bios_size = -1;
1013 }
5fafdf24 1014 if (bios_size <= 0 ||
970ac5a3 1015 (bios_size % 65536) != 0) {
7587cf44
FB
1016 goto bios_error;
1017 }
7267c094 1018 bios = g_malloc(sizeof(*bios));
00cb2a99
AK
1019 memory_region_init_ram(bios, NULL, "pc.bios", bios_size);
1020 memory_region_set_readonly(bios, true);
2e55e842 1021 ret = rom_add_file_fixed(bios_name, (uint32_t)(-bios_size), -1);
51edd4e6 1022 if (ret != 0) {
7587cf44 1023 bios_error:
5cea8590 1024 fprintf(stderr, "qemu: could not load PC BIOS '%s'\n", bios_name);
80cabfad
FB
1025 exit(1);
1026 }
5cea8590 1027 if (filename) {
7267c094 1028 g_free(filename);
5cea8590 1029 }
7587cf44
FB
1030 /* map the last 128KB of the BIOS in ISA space */
1031 isa_bios_size = bios_size;
1032 if (isa_bios_size > (128 * 1024))
1033 isa_bios_size = 128 * 1024;
7267c094 1034 isa_bios = g_malloc(sizeof(*isa_bios));
00cb2a99
AK
1035 memory_region_init_alias(isa_bios, "isa-bios", bios,
1036 bios_size - isa_bios_size, isa_bios_size);
4463aee6 1037 memory_region_add_subregion_overlap(rom_memory,
00cb2a99
AK
1038 0x100000 - isa_bios_size,
1039 isa_bios,
1040 1);
1041 memory_region_set_readonly(isa_bios, true);
1042
7267c094 1043 option_rom_mr = g_malloc(sizeof(*option_rom_mr));
00cb2a99 1044 memory_region_init_ram(option_rom_mr, NULL, "pc.rom", PC_ROM_SIZE);
4463aee6 1045 memory_region_add_subregion_overlap(rom_memory,
00cb2a99
AK
1046 PC_ROM_MIN_VGA,
1047 option_rom_mr,
1048 1);
f753ff16 1049
1d108d97 1050 /* map all the bios at the top of memory */
4463aee6 1051 memory_region_add_subregion(rom_memory,
00cb2a99
AK
1052 (uint32_t)(-bios_size),
1053 bios);
1d108d97 1054
bf483392 1055 fw_cfg = bochs_bios_init();
8832cb80 1056 rom_set_fw(fw_cfg);
1d108d97 1057
f753ff16 1058 if (linux_boot) {
81a204e4 1059 load_linux(fw_cfg, kernel_filename, initrd_filename, kernel_cmdline, below_4g_mem_size);
f753ff16
PB
1060 }
1061
1062 for (i = 0; i < nb_option_roms; i++) {
2e55e842 1063 rom_add_option(option_rom[i].name, option_rom[i].bootindex);
406c8df3 1064 }
3d53f5c3
IY
1065}
1066
845773ab
IY
1067qemu_irq *pc_allocate_cpu_irq(void)
1068{
1069 return qemu_allocate_irqs(pic_irq_request, NULL, 1);
1070}
1071
1072void pc_vga_init(PCIBus *pci_bus)
765d7908
IY
1073{
1074 if (cirrus_vga_enabled) {
1075 if (pci_bus) {
1076 pci_cirrus_vga_init(pci_bus);
1077 } else {
be20f9e9 1078 isa_cirrus_vga_init(get_system_memory());
765d7908
IY
1079 }
1080 } else if (vmsvga_enabled) {
7ba7e49e
BS
1081 if (pci_bus) {
1082 if (!pci_vmsvga_init(pci_bus)) {
1083 fprintf(stderr, "Warning: vmware_vga not available,"
1084 " using standard VGA instead\n");
1085 pci_vga_init(pci_bus);
1086 }
1087 } else {
765d7908 1088 fprintf(stderr, "%s: vmware_vga: no PCI bus\n", __FUNCTION__);
7ba7e49e 1089 }
a19cbfb3
GH
1090#ifdef CONFIG_SPICE
1091 } else if (qxl_enabled) {
1092 if (pci_bus)
1093 pci_create_simple(pci_bus, -1, "qxl-vga");
1094 else
1095 fprintf(stderr, "%s: qxl: no PCI bus\n", __FUNCTION__);
1096#endif
765d7908
IY
1097 } else if (std_vga_enabled) {
1098 if (pci_bus) {
78895427 1099 pci_vga_init(pci_bus);
765d7908
IY
1100 } else {
1101 isa_vga_init();
1102 }
1103 }
1104}
1105
4556bd8b
BS
1106static void cpu_request_exit(void *opaque, int irq, int level)
1107{
1108 CPUState *env = cpu_single_env;
1109
1110 if (env && level) {
1111 cpu_exit(env);
1112 }
1113}
1114
b881fbe9 1115void pc_basic_device_init(qemu_irq *gsi,
1611977c 1116 ISADevice **rtc_state,
34d4260e 1117 ISADevice **floppy,
1611977c 1118 bool no_vmport)
ffe513da
IY
1119{
1120 int i;
1121 DriveInfo *fd[MAX_FD];
7d932dfd 1122 qemu_irq rtc_irq = NULL;
956a3e6b 1123 qemu_irq *a20_line;
64d7e9a4 1124 ISADevice *i8042, *port92, *vmmouse, *pit;
4556bd8b 1125 qemu_irq *cpu_exit_irq;
ffe513da
IY
1126
1127 register_ioport_write(0x80, 1, 1, ioport80_write, NULL);
1128
1129 register_ioport_write(0xf0, 1, 1, ioportF0_write, NULL);
1130
ffe513da 1131 if (!no_hpet) {
dd703b99 1132 DeviceState *hpet = sysbus_try_create_simple("hpet", HPET_BASE, NULL);
822557eb 1133
dd703b99 1134 if (hpet) {
b881fbe9
JK
1135 for (i = 0; i < GSI_NUM_PINS; i++) {
1136 sysbus_connect_irq(sysbus_from_qdev(hpet), i, gsi[i]);
dd703b99
BS
1137 }
1138 rtc_irq = qdev_get_gpio_in(hpet, 0);
822557eb 1139 }
ffe513da 1140 }
7d932dfd
JK
1141 *rtc_state = rtc_init(2000, rtc_irq);
1142
1143 qemu_register_boot_set(pc_boot_set, *rtc_state);
1144
64d7e9a4 1145 pit = pit_init(0x40, 0);
7d932dfd 1146 pcspk_init(pit);
ffe513da
IY
1147
1148 for(i = 0; i < MAX_SERIAL_PORTS; i++) {
1149 if (serial_hds[i]) {
1150 serial_isa_init(i, serial_hds[i]);
1151 }
1152 }
1153
1154 for(i = 0; i < MAX_PARALLEL_PORTS; i++) {
1155 if (parallel_hds[i]) {
1156 parallel_init(i, parallel_hds[i]);
1157 }
1158 }
1159
4b78a802 1160 a20_line = qemu_allocate_irqs(handle_a20_line_change, first_cpu, 2);
956a3e6b 1161 i8042 = isa_create_simple("i8042");
4b78a802 1162 i8042_setup_a20_line(i8042, &a20_line[0]);
1611977c
AP
1163 if (!no_vmport) {
1164 vmport_init();
1165 vmmouse = isa_try_create("vmmouse");
1166 } else {
1167 vmmouse = NULL;
1168 }
86d86414
BS
1169 if (vmmouse) {
1170 qdev_prop_set_ptr(&vmmouse->qdev, "ps2_mouse", i8042);
43f20196 1171 qdev_init_nofail(&vmmouse->qdev);
86d86414 1172 }
4b78a802
BS
1173 port92 = isa_create_simple("port92");
1174 port92_init(port92, &a20_line[1]);
956a3e6b 1175
4556bd8b
BS
1176 cpu_exit_irq = qemu_allocate_irqs(cpu_request_exit, NULL, 1);
1177 DMA_init(0, cpu_exit_irq);
ffe513da
IY
1178
1179 for(i = 0; i < MAX_FD; i++) {
1180 fd[i] = drive_get(IF_FLOPPY, 0, i);
1181 }
34d4260e 1182 *floppy = fdctrl_init_isa(fd);
ffe513da
IY
1183}
1184
845773ab 1185void pc_pci_device_init(PCIBus *pci_bus)
e3a5cf42
IY
1186{
1187 int max_bus;
1188 int bus;
1189
1190 max_bus = drive_get_max_bus(IF_SCSI);
1191 for (bus = 0; bus <= max_bus; bus++) {
1192 pci_create_simple(pci_bus, -1, "lsi53c895a");
1193 }
1194}