]> git.proxmox.com Git - mirror_qemu.git/blame - hw/pc.c
Replace Qemu by QEMU in w32 installation path (prefix)
[mirror_qemu.git] / hw / pc.c
CommitLineData
80cabfad
FB
1/*
2 * QEMU PC System Emulator
5fafdf24 3 *
80cabfad 4 * Copyright (c) 2003-2004 Fabrice Bellard
5fafdf24 5 *
80cabfad
FB
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
87ecb68b
PB
24#include "hw.h"
25#include "pc.h"
aa28b9bf 26#include "apic.h"
87ecb68b 27#include "fdc.h"
c0897e0c 28#include "ide.h"
87ecb68b 29#include "pci.h"
18e08a55 30#include "vmware_vga.h"
376253ec 31#include "monitor.h"
3cce6243 32#include "fw_cfg.h"
16b29ae1 33#include "hpet_emul.h"
b6f6e3d3 34#include "smbios.h"
ca20cf32
BS
35#include "loader.h"
36#include "elf.h"
52001445 37#include "multiboot.h"
1d914fa0 38#include "mc146818rtc.h"
b1277b03 39#include "i8254.h"
302fe51b 40#include "pcspk.h"
60ba3cc2 41#include "msi.h"
822557eb 42#include "sysbus.h"
666daa68 43#include "sysemu.h"
9b5b76d4 44#include "kvm.h"
2446333c 45#include "blockdev.h"
a19cbfb3 46#include "ui/qemu-spice.h"
00cb2a99 47#include "memory.h"
be20f9e9 48#include "exec-memory.h"
80cabfad 49
b41a2cd1
FB
50/* output Bochs bios info messages */
51//#define DEBUG_BIOS
52
471fd342
BS
53/* debug PC/ISA interrupts */
54//#define DEBUG_IRQ
55
56#ifdef DEBUG_IRQ
57#define DPRINTF(fmt, ...) \
58 do { printf("CPUIRQ: " fmt , ## __VA_ARGS__); } while (0)
59#else
60#define DPRINTF(fmt, ...)
61#endif
62
a80274c3
PB
63/* Leave a chunk of memory at the top of RAM for the BIOS ACPI tables. */
64#define ACPI_DATA_SIZE 0x10000
3cce6243 65#define BIOS_CFG_IOPORT 0x510
8a92ea2f 66#define FW_CFG_ACPI_TABLES (FW_CFG_ARCH_LOCAL + 0)
b6f6e3d3 67#define FW_CFG_SMBIOS_ENTRIES (FW_CFG_ARCH_LOCAL + 1)
6b35e7bf 68#define FW_CFG_IRQ0_OVERRIDE (FW_CFG_ARCH_LOCAL + 2)
4c5b10b7 69#define FW_CFG_E820_TABLE (FW_CFG_ARCH_LOCAL + 3)
40ac17cd 70#define FW_CFG_HPET (FW_CFG_ARCH_LOCAL + 4)
80cabfad 71
92a16d7a
BS
72#define MSI_ADDR_BASE 0xfee00000
73
4c5b10b7
JS
74#define E820_NR_ENTRIES 16
75
76struct e820_entry {
77 uint64_t address;
78 uint64_t length;
79 uint32_t type;
541dc0d4 80} QEMU_PACKED __attribute((__aligned__(4)));
4c5b10b7
JS
81
82struct e820_table {
83 uint32_t count;
84 struct e820_entry entry[E820_NR_ENTRIES];
541dc0d4 85} QEMU_PACKED __attribute((__aligned__(4)));
4c5b10b7
JS
86
87static struct e820_table e820_table;
dd703b99 88struct hpet_fw_config hpet_cfg = {.count = UINT8_MAX};
4c5b10b7 89
b881fbe9 90void gsi_handler(void *opaque, int n, int level)
1452411b 91{
b881fbe9 92 GSIState *s = opaque;
1452411b 93
b881fbe9
JK
94 DPRINTF("pc: %s GSI %d\n", level ? "raising" : "lowering", n);
95 if (n < ISA_NUM_IRQS) {
96 qemu_set_irq(s->i8259_irq[n], level);
1632dc6a 97 }
b881fbe9 98 qemu_set_irq(s->ioapic_irq[n], level);
2e9947d2 99}
1452411b 100
b41a2cd1 101static void ioport80_write(void *opaque, uint32_t addr, uint32_t data)
80cabfad
FB
102{
103}
104
f929aad6 105/* MSDOS compatibility mode FPU exception support */
d537cf6c 106static qemu_irq ferr_irq;
8e78eb28
IY
107
108void pc_register_ferr_irq(qemu_irq irq)
109{
110 ferr_irq = irq;
111}
112
f929aad6
FB
113/* XXX: add IGNNE support */
114void cpu_set_ferr(CPUX86State *s)
115{
d537cf6c 116 qemu_irq_raise(ferr_irq);
f929aad6
FB
117}
118
119static void ioportF0_write(void *opaque, uint32_t addr, uint32_t data)
120{
d537cf6c 121 qemu_irq_lower(ferr_irq);
f929aad6
FB
122}
123
28ab0e2e 124/* TSC handling */
28ab0e2e
FB
125uint64_t cpu_get_tsc(CPUX86State *env)
126{
4a1418e0 127 return cpu_get_ticks();
28ab0e2e
FB
128}
129
a5954d5c 130/* SMM support */
f885f1ea
IY
131
132static cpu_set_smm_t smm_set;
133static void *smm_arg;
134
135void cpu_smm_register(cpu_set_smm_t callback, void *arg)
136{
137 assert(smm_set == NULL);
138 assert(smm_arg == NULL);
139 smm_set = callback;
140 smm_arg = arg;
141}
142
4a8fa5dc 143void cpu_smm_update(CPUX86State *env)
a5954d5c 144{
f885f1ea
IY
145 if (smm_set && smm_arg && env == first_cpu)
146 smm_set(!!(env->hflags & HF_SMM_MASK), smm_arg);
a5954d5c
FB
147}
148
149
3de388f6 150/* IRQ handling */
4a8fa5dc 151int cpu_get_pic_interrupt(CPUX86State *env)
3de388f6
FB
152{
153 int intno;
154
cf6d64bf 155 intno = apic_get_interrupt(env->apic_state);
3de388f6 156 if (intno >= 0) {
3de388f6
FB
157 return intno;
158 }
3de388f6 159 /* read the irq from the PIC */
cf6d64bf 160 if (!apic_accept_pic_intr(env->apic_state)) {
0e21e12b 161 return -1;
cf6d64bf 162 }
0e21e12b 163
3de388f6
FB
164 intno = pic_read_irq(isa_pic);
165 return intno;
166}
167
d537cf6c 168static void pic_irq_request(void *opaque, int irq, int level)
3de388f6 169{
4a8fa5dc 170 CPUX86State *env = first_cpu;
a5b38b51 171
471fd342 172 DPRINTF("pic_irqs: %s irq %d\n", level? "raise" : "lower", irq);
d5529471
AJ
173 if (env->apic_state) {
174 while (env) {
cf6d64bf
BS
175 if (apic_accept_pic_intr(env->apic_state)) {
176 apic_deliver_pic_intr(env->apic_state, level);
177 }
d5529471
AJ
178 env = env->next_cpu;
179 }
180 } else {
b614106a
AJ
181 if (level)
182 cpu_interrupt(env, CPU_INTERRUPT_HARD);
183 else
184 cpu_reset_interrupt(env, CPU_INTERRUPT_HARD);
a5b38b51 185 }
3de388f6
FB
186}
187
b0a21b53
FB
188/* PC cmos mappings */
189
80cabfad
FB
190#define REG_EQUIPMENT_BYTE 0x14
191
d288c7ba 192static int cmos_get_fd_drive_type(FDriveType fd0)
777428f2
FB
193{
194 int val;
195
196 switch (fd0) {
d288c7ba 197 case FDRIVE_DRV_144:
777428f2
FB
198 /* 1.44 Mb 3"5 drive */
199 val = 4;
200 break;
d288c7ba 201 case FDRIVE_DRV_288:
777428f2
FB
202 /* 2.88 Mb 3"5 drive */
203 val = 5;
204 break;
d288c7ba 205 case FDRIVE_DRV_120:
777428f2
FB
206 /* 1.2 Mb 5"5 drive */
207 val = 2;
208 break;
d288c7ba 209 case FDRIVE_DRV_NONE:
777428f2
FB
210 default:
211 val = 0;
212 break;
213 }
214 return val;
215}
216
ec2654fb 217static void cmos_init_hd(int type_ofs, int info_ofs, BlockDriverState *hd,
1d914fa0 218 ISADevice *s)
ba6c2377 219{
ba6c2377
FB
220 int cylinders, heads, sectors;
221 bdrv_get_geometry_hint(hd, &cylinders, &heads, &sectors);
222 rtc_set_memory(s, type_ofs, 47);
223 rtc_set_memory(s, info_ofs, cylinders);
224 rtc_set_memory(s, info_ofs + 1, cylinders >> 8);
225 rtc_set_memory(s, info_ofs + 2, heads);
226 rtc_set_memory(s, info_ofs + 3, 0xff);
227 rtc_set_memory(s, info_ofs + 4, 0xff);
228 rtc_set_memory(s, info_ofs + 5, 0xc0 | ((heads > 8) << 3));
229 rtc_set_memory(s, info_ofs + 6, cylinders);
230 rtc_set_memory(s, info_ofs + 7, cylinders >> 8);
231 rtc_set_memory(s, info_ofs + 8, sectors);
232}
233
6ac0e82d
AZ
234/* convert boot_device letter to something recognizable by the bios */
235static int boot_device2nibble(char boot_device)
236{
237 switch(boot_device) {
238 case 'a':
239 case 'b':
240 return 0x01; /* floppy boot */
241 case 'c':
242 return 0x02; /* hard drive boot */
243 case 'd':
244 return 0x03; /* CD-ROM boot */
245 case 'n':
246 return 0x04; /* Network boot */
247 }
248 return 0;
249}
250
1d914fa0 251static int set_boot_dev(ISADevice *s, const char *boot_device, int fd_bootchk)
0ecdffbb
AJ
252{
253#define PC_MAX_BOOT_DEVICES 3
0ecdffbb
AJ
254 int nbds, bds[3] = { 0, };
255 int i;
256
257 nbds = strlen(boot_device);
258 if (nbds > PC_MAX_BOOT_DEVICES) {
1ecda02b 259 error_report("Too many boot devices for PC");
0ecdffbb
AJ
260 return(1);
261 }
262 for (i = 0; i < nbds; i++) {
263 bds[i] = boot_device2nibble(boot_device[i]);
264 if (bds[i] == 0) {
1ecda02b
MA
265 error_report("Invalid boot device for PC: '%c'",
266 boot_device[i]);
0ecdffbb
AJ
267 return(1);
268 }
269 }
270 rtc_set_memory(s, 0x3d, (bds[1] << 4) | bds[0]);
d9346e81 271 rtc_set_memory(s, 0x38, (bds[2] << 4) | (fd_bootchk ? 0x0 : 0x1));
0ecdffbb
AJ
272 return(0);
273}
274
d9346e81
MA
275static int pc_boot_set(void *opaque, const char *boot_device)
276{
277 return set_boot_dev(opaque, boot_device, 0);
278}
279
c0897e0c
MA
280typedef struct pc_cmos_init_late_arg {
281 ISADevice *rtc_state;
282 BusState *idebus0, *idebus1;
283} pc_cmos_init_late_arg;
284
285static void pc_cmos_init_late(void *opaque)
286{
287 pc_cmos_init_late_arg *arg = opaque;
288 ISADevice *s = arg->rtc_state;
289 int val;
290 BlockDriverState *hd_table[4];
291 int i;
292
293 ide_get_bs(hd_table, arg->idebus0);
294 ide_get_bs(hd_table + 2, arg->idebus1);
295
296 rtc_set_memory(s, 0x12, (hd_table[0] ? 0xf0 : 0) | (hd_table[1] ? 0x0f : 0));
297 if (hd_table[0])
298 cmos_init_hd(0x19, 0x1b, hd_table[0], s);
299 if (hd_table[1])
300 cmos_init_hd(0x1a, 0x24, hd_table[1], s);
301
302 val = 0;
303 for (i = 0; i < 4; i++) {
304 if (hd_table[i]) {
305 int cylinders, heads, sectors, translation;
306 /* NOTE: bdrv_get_geometry_hint() returns the physical
307 geometry. It is always such that: 1 <= sects <= 63, 1
308 <= heads <= 16, 1 <= cylinders <= 16383. The BIOS
309 geometry can be different if a translation is done. */
310 translation = bdrv_get_translation_hint(hd_table[i]);
311 if (translation == BIOS_ATA_TRANSLATION_AUTO) {
312 bdrv_get_geometry_hint(hd_table[i], &cylinders, &heads, &sectors);
313 if (cylinders <= 1024 && heads <= 16 && sectors <= 63) {
314 /* No translation. */
315 translation = 0;
316 } else {
317 /* LBA translation. */
318 translation = 1;
319 }
320 } else {
321 translation--;
322 }
323 val |= translation << (i * 2);
324 }
325 }
326 rtc_set_memory(s, 0x39, val);
327
328 qemu_unregister_reset(pc_cmos_init_late, opaque);
329}
330
845773ab 331void pc_cmos_init(ram_addr_t ram_size, ram_addr_t above_4g_mem_size,
c0897e0c 332 const char *boot_device,
34d4260e 333 ISADevice *floppy, BusState *idebus0, BusState *idebus1,
63ffb564 334 ISADevice *s)
80cabfad 335{
63ffb564 336 int val, nb, nb_heads, max_track, last_sect, i;
980bda8b 337 FDriveType fd_type[2] = { FDRIVE_DRV_NONE, FDRIVE_DRV_NONE };
f8d3d128 338 FDriveRate rate;
34d4260e 339 BlockDriverState *fd[MAX_FD];
c0897e0c 340 static pc_cmos_init_late_arg arg;
b0a21b53 341
b0a21b53 342 /* various important CMOS locations needed by PC/Bochs bios */
80cabfad
FB
343
344 /* memory size */
333190eb
FB
345 val = 640; /* base memory in K */
346 rtc_set_memory(s, 0x15, val);
347 rtc_set_memory(s, 0x16, val >> 8);
348
80cabfad
FB
349 val = (ram_size / 1024) - 1024;
350 if (val > 65535)
351 val = 65535;
b0a21b53
FB
352 rtc_set_memory(s, 0x17, val);
353 rtc_set_memory(s, 0x18, val >> 8);
354 rtc_set_memory(s, 0x30, val);
355 rtc_set_memory(s, 0x31, val >> 8);
80cabfad 356
00f82b8a
AJ
357 if (above_4g_mem_size) {
358 rtc_set_memory(s, 0x5b, (unsigned int)above_4g_mem_size >> 16);
359 rtc_set_memory(s, 0x5c, (unsigned int)above_4g_mem_size >> 24);
360 rtc_set_memory(s, 0x5d, (uint64_t)above_4g_mem_size >> 32);
361 }
362
9da98861
FB
363 if (ram_size > (16 * 1024 * 1024))
364 val = (ram_size / 65536) - ((16 * 1024 * 1024) / 65536);
365 else
366 val = 0;
80cabfad
FB
367 if (val > 65535)
368 val = 65535;
b0a21b53
FB
369 rtc_set_memory(s, 0x34, val);
370 rtc_set_memory(s, 0x35, val >> 8);
3b46e624 371
298e01b6
AJ
372 /* set the number of CPU */
373 rtc_set_memory(s, 0x5f, smp_cpus - 1);
374
6ac0e82d 375 /* set boot devices, and disable floppy signature check if requested */
d9346e81 376 if (set_boot_dev(s, boot_device, fd_bootchk)) {
28c5af54
JM
377 exit(1);
378 }
80cabfad 379
b41a2cd1 380 /* floppy type */
34d4260e
KW
381 if (floppy) {
382 fdc_get_bs(fd, floppy);
383 for (i = 0; i < 2; i++) {
384 if (fd[i] && bdrv_is_inserted(fd[i])) {
385 bdrv_get_floppy_geometry_hint(fd[i], &nb_heads, &max_track,
386 &last_sect, FDRIVE_DRV_NONE,
f8d3d128 387 &fd_type[i], &rate);
34d4260e 388 }
63ffb564
BS
389 }
390 }
391 val = (cmos_get_fd_drive_type(fd_type[0]) << 4) |
392 cmos_get_fd_drive_type(fd_type[1]);
b0a21b53 393 rtc_set_memory(s, 0x10, val);
3b46e624 394
b0a21b53 395 val = 0;
b41a2cd1 396 nb = 0;
63ffb564 397 if (fd_type[0] < FDRIVE_DRV_NONE) {
80cabfad 398 nb++;
d288c7ba 399 }
63ffb564 400 if (fd_type[1] < FDRIVE_DRV_NONE) {
80cabfad 401 nb++;
d288c7ba 402 }
80cabfad
FB
403 switch (nb) {
404 case 0:
405 break;
406 case 1:
b0a21b53 407 val |= 0x01; /* 1 drive, ready for boot */
80cabfad
FB
408 break;
409 case 2:
b0a21b53 410 val |= 0x41; /* 2 drives, ready for boot */
80cabfad
FB
411 break;
412 }
b0a21b53
FB
413 val |= 0x02; /* FPU is there */
414 val |= 0x04; /* PS/2 mouse installed */
415 rtc_set_memory(s, REG_EQUIPMENT_BYTE, val);
416
ba6c2377 417 /* hard drives */
c0897e0c
MA
418 arg.rtc_state = s;
419 arg.idebus0 = idebus0;
420 arg.idebus1 = idebus1;
421 qemu_register_reset(pc_cmos_init_late, &arg);
80cabfad
FB
422}
423
4b78a802
BS
424/* port 92 stuff: could be split off */
425typedef struct Port92State {
426 ISADevice dev;
23af670e 427 MemoryRegion io;
4b78a802
BS
428 uint8_t outport;
429 qemu_irq *a20_out;
430} Port92State;
431
432static void port92_write(void *opaque, uint32_t addr, uint32_t val)
433{
434 Port92State *s = opaque;
435
436 DPRINTF("port92: write 0x%02x\n", val);
437 s->outport = val;
438 qemu_set_irq(*s->a20_out, (val >> 1) & 1);
439 if (val & 1) {
440 qemu_system_reset_request();
441 }
442}
443
444static uint32_t port92_read(void *opaque, uint32_t addr)
445{
446 Port92State *s = opaque;
447 uint32_t ret;
448
449 ret = s->outport;
450 DPRINTF("port92: read 0x%02x\n", ret);
451 return ret;
452}
453
454static void port92_init(ISADevice *dev, qemu_irq *a20_out)
455{
456 Port92State *s = DO_UPCAST(Port92State, dev, dev);
457
458 s->a20_out = a20_out;
459}
460
461static const VMStateDescription vmstate_port92_isa = {
462 .name = "port92",
463 .version_id = 1,
464 .minimum_version_id = 1,
465 .minimum_version_id_old = 1,
466 .fields = (VMStateField []) {
467 VMSTATE_UINT8(outport, Port92State),
468 VMSTATE_END_OF_LIST()
469 }
470};
471
472static void port92_reset(DeviceState *d)
473{
474 Port92State *s = container_of(d, Port92State, dev.qdev);
475
476 s->outport &= ~1;
477}
478
23af670e
RH
479static const MemoryRegionPortio port92_portio[] = {
480 { 0, 1, 1, .read = port92_read, .write = port92_write },
481 PORTIO_END_OF_LIST(),
482};
483
484static const MemoryRegionOps port92_ops = {
485 .old_portio = port92_portio
486};
487
4b78a802
BS
488static int port92_initfn(ISADevice *dev)
489{
490 Port92State *s = DO_UPCAST(Port92State, dev, dev);
491
23af670e
RH
492 memory_region_init_io(&s->io, &port92_ops, s, "port92", 1);
493 isa_register_ioport(dev, &s->io, 0x92);
494
4b78a802
BS
495 s->outport = 0;
496 return 0;
497}
498
8f04ee08
AL
499static void port92_class_initfn(ObjectClass *klass, void *data)
500{
39bffca2 501 DeviceClass *dc = DEVICE_CLASS(klass);
8f04ee08
AL
502 ISADeviceClass *ic = ISA_DEVICE_CLASS(klass);
503 ic->init = port92_initfn;
39bffca2
AL
504 dc->no_user = 1;
505 dc->reset = port92_reset;
506 dc->vmsd = &vmstate_port92_isa;
8f04ee08
AL
507}
508
39bffca2
AL
509static TypeInfo port92_info = {
510 .name = "port92",
511 .parent = TYPE_ISA_DEVICE,
512 .instance_size = sizeof(Port92State),
513 .class_init = port92_class_initfn,
4b78a802
BS
514};
515
83f7d43a 516static void port92_register_types(void)
4b78a802 517{
39bffca2 518 type_register_static(&port92_info);
4b78a802 519}
83f7d43a
AF
520
521type_init(port92_register_types)
4b78a802 522
956a3e6b 523static void handle_a20_line_change(void *opaque, int irq, int level)
59b8ad81 524{
4a8fa5dc 525 CPUX86State *cpu = opaque;
e1a23744 526
956a3e6b 527 /* XXX: send to all CPUs ? */
4b78a802 528 /* XXX: add logic to handle multiple A20 line sources */
956a3e6b 529 cpu_x86_set_a20(cpu, level);
e1a23744
FB
530}
531
80cabfad
FB
532/***********************************************************/
533/* Bochs BIOS debug ports */
534
9596ebb7 535static void bochs_bios_write(void *opaque, uint32_t addr, uint32_t val)
80cabfad 536{
a2f659ee
FB
537 static const char shutdown_str[8] = "Shutdown";
538 static int shutdown_index = 0;
3b46e624 539
80cabfad
FB
540 switch(addr) {
541 /* Bochs BIOS messages */
542 case 0x400:
543 case 0x401:
0550f9c1
BK
544 /* used to be panic, now unused */
545 break;
80cabfad
FB
546 case 0x402:
547 case 0x403:
548#ifdef DEBUG_BIOS
549 fprintf(stderr, "%c", val);
550#endif
551 break;
a2f659ee
FB
552 case 0x8900:
553 /* same as Bochs power off */
554 if (val == shutdown_str[shutdown_index]) {
555 shutdown_index++;
556 if (shutdown_index == 8) {
557 shutdown_index = 0;
558 qemu_system_shutdown_request();
559 }
560 } else {
561 shutdown_index = 0;
562 }
563 break;
80cabfad
FB
564
565 /* LGPL'ed VGA BIOS messages */
566 case 0x501:
567 case 0x502:
4333979e 568 exit((val << 1) | 1);
80cabfad
FB
569 case 0x500:
570 case 0x503:
571#ifdef DEBUG_BIOS
572 fprintf(stderr, "%c", val);
573#endif
574 break;
575 }
576}
577
4c5b10b7
JS
578int e820_add_entry(uint64_t address, uint64_t length, uint32_t type)
579{
8ca209ad 580 int index = le32_to_cpu(e820_table.count);
4c5b10b7
JS
581 struct e820_entry *entry;
582
583 if (index >= E820_NR_ENTRIES)
584 return -EBUSY;
8ca209ad 585 entry = &e820_table.entry[index++];
4c5b10b7 586
8ca209ad
AW
587 entry->address = cpu_to_le64(address);
588 entry->length = cpu_to_le64(length);
589 entry->type = cpu_to_le32(type);
4c5b10b7 590
8ca209ad
AW
591 e820_table.count = cpu_to_le32(index);
592 return index;
4c5b10b7
JS
593}
594
bf483392 595static void *bochs_bios_init(void)
80cabfad 596{
3cce6243 597 void *fw_cfg;
b6f6e3d3
AL
598 uint8_t *smbios_table;
599 size_t smbios_len;
11c2fd3e
AL
600 uint64_t *numa_fw_cfg;
601 int i, j;
3cce6243 602
b41a2cd1
FB
603 register_ioport_write(0x400, 1, 2, bochs_bios_write, NULL);
604 register_ioport_write(0x401, 1, 2, bochs_bios_write, NULL);
605 register_ioport_write(0x402, 1, 1, bochs_bios_write, NULL);
606 register_ioport_write(0x403, 1, 1, bochs_bios_write, NULL);
a2f659ee 607 register_ioport_write(0x8900, 1, 1, bochs_bios_write, NULL);
b41a2cd1 608
4333979e 609 register_ioport_write(0x501, 1, 1, bochs_bios_write, NULL);
b41a2cd1
FB
610 register_ioport_write(0x501, 1, 2, bochs_bios_write, NULL);
611 register_ioport_write(0x502, 1, 2, bochs_bios_write, NULL);
612 register_ioport_write(0x500, 1, 1, bochs_bios_write, NULL);
613 register_ioport_write(0x503, 1, 1, bochs_bios_write, NULL);
3cce6243
BS
614
615 fw_cfg = fw_cfg_init(BIOS_CFG_IOPORT, BIOS_CFG_IOPORT + 1, 0, 0);
bf483392 616
3cce6243 617 fw_cfg_add_i32(fw_cfg, FW_CFG_ID, 1);
905fdcb5 618 fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size);
80deece2
BS
619 fw_cfg_add_bytes(fw_cfg, FW_CFG_ACPI_TABLES, (uint8_t *)acpi_tables,
620 acpi_tables_len);
9b5b76d4 621 fw_cfg_add_i32(fw_cfg, FW_CFG_IRQ0_OVERRIDE, kvm_allows_irq0_override());
b6f6e3d3
AL
622
623 smbios_table = smbios_get_table(&smbios_len);
624 if (smbios_table)
625 fw_cfg_add_bytes(fw_cfg, FW_CFG_SMBIOS_ENTRIES,
626 smbios_table, smbios_len);
4c5b10b7
JS
627 fw_cfg_add_bytes(fw_cfg, FW_CFG_E820_TABLE, (uint8_t *)&e820_table,
628 sizeof(struct e820_table));
11c2fd3e 629
40ac17cd
GN
630 fw_cfg_add_bytes(fw_cfg, FW_CFG_HPET, (uint8_t *)&hpet_cfg,
631 sizeof(struct hpet_fw_config));
11c2fd3e
AL
632 /* allocate memory for the NUMA channel: one (64bit) word for the number
633 * of nodes, one word for each VCPU->node and one word for each node to
634 * hold the amount of memory.
635 */
991dfefd 636 numa_fw_cfg = g_malloc0((1 + max_cpus + nb_numa_nodes) * 8);
11c2fd3e 637 numa_fw_cfg[0] = cpu_to_le64(nb_numa_nodes);
991dfefd 638 for (i = 0; i < max_cpus; i++) {
11c2fd3e
AL
639 for (j = 0; j < nb_numa_nodes; j++) {
640 if (node_cpumask[j] & (1 << i)) {
641 numa_fw_cfg[i + 1] = cpu_to_le64(j);
642 break;
643 }
644 }
645 }
646 for (i = 0; i < nb_numa_nodes; i++) {
991dfefd 647 numa_fw_cfg[max_cpus + 1 + i] = cpu_to_le64(node_mem[i]);
11c2fd3e
AL
648 }
649 fw_cfg_add_bytes(fw_cfg, FW_CFG_NUMA, (uint8_t *)numa_fw_cfg,
991dfefd 650 (1 + max_cpus + nb_numa_nodes) * 8);
bf483392
AG
651
652 return fw_cfg;
80cabfad
FB
653}
654
642a4f96
TS
655static long get_file_size(FILE *f)
656{
657 long where, size;
658
659 /* XXX: on Unix systems, using fstat() probably makes more sense */
660
661 where = ftell(f);
662 fseek(f, 0, SEEK_END);
663 size = ftell(f);
664 fseek(f, where, SEEK_SET);
665
666 return size;
667}
668
f16408df 669static void load_linux(void *fw_cfg,
4fc9af53 670 const char *kernel_filename,
642a4f96 671 const char *initrd_filename,
e6ade764 672 const char *kernel_cmdline,
45a50b16 673 target_phys_addr_t max_ram_size)
642a4f96
TS
674{
675 uint16_t protocol;
5cea8590 676 int setup_size, kernel_size, initrd_size = 0, cmdline_size;
642a4f96 677 uint32_t initrd_max;
57a46d05 678 uint8_t header[8192], *setup, *kernel, *initrd_data;
c227f099 679 target_phys_addr_t real_addr, prot_addr, cmdline_addr, initrd_addr = 0;
45a50b16 680 FILE *f;
bf4e5d92 681 char *vmode;
642a4f96
TS
682
683 /* Align to 16 bytes as a paranoia measure */
684 cmdline_size = (strlen(kernel_cmdline)+16) & ~15;
685
686 /* load the kernel header */
687 f = fopen(kernel_filename, "rb");
688 if (!f || !(kernel_size = get_file_size(f)) ||
f16408df
AG
689 fread(header, 1, MIN(ARRAY_SIZE(header), kernel_size), f) !=
690 MIN(ARRAY_SIZE(header), kernel_size)) {
850810d0
JF
691 fprintf(stderr, "qemu: could not load kernel '%s': %s\n",
692 kernel_filename, strerror(errno));
642a4f96
TS
693 exit(1);
694 }
695
696 /* kernel protocol version */
bc4edd79 697#if 0
642a4f96 698 fprintf(stderr, "header magic: %#x\n", ldl_p(header+0x202));
bc4edd79 699#endif
642a4f96
TS
700 if (ldl_p(header+0x202) == 0x53726448)
701 protocol = lduw_p(header+0x206);
f16408df
AG
702 else {
703 /* This looks like a multiboot kernel. If it is, let's stop
704 treating it like a Linux kernel. */
52001445
AL
705 if (load_multiboot(fw_cfg, f, kernel_filename, initrd_filename,
706 kernel_cmdline, kernel_size, header))
82663ee2 707 return;
642a4f96 708 protocol = 0;
f16408df 709 }
642a4f96
TS
710
711 if (protocol < 0x200 || !(header[0x211] & 0x01)) {
712 /* Low kernel */
a37af289
BS
713 real_addr = 0x90000;
714 cmdline_addr = 0x9a000 - cmdline_size;
715 prot_addr = 0x10000;
642a4f96
TS
716 } else if (protocol < 0x202) {
717 /* High but ancient kernel */
a37af289
BS
718 real_addr = 0x90000;
719 cmdline_addr = 0x9a000 - cmdline_size;
720 prot_addr = 0x100000;
642a4f96
TS
721 } else {
722 /* High and recent kernel */
a37af289
BS
723 real_addr = 0x10000;
724 cmdline_addr = 0x20000;
725 prot_addr = 0x100000;
642a4f96
TS
726 }
727
bc4edd79 728#if 0
642a4f96 729 fprintf(stderr,
526ccb7a
AZ
730 "qemu: real_addr = 0x" TARGET_FMT_plx "\n"
731 "qemu: cmdline_addr = 0x" TARGET_FMT_plx "\n"
732 "qemu: prot_addr = 0x" TARGET_FMT_plx "\n",
a37af289
BS
733 real_addr,
734 cmdline_addr,
735 prot_addr);
bc4edd79 736#endif
642a4f96
TS
737
738 /* highest address for loading the initrd */
739 if (protocol >= 0x203)
740 initrd_max = ldl_p(header+0x22c);
741 else
742 initrd_max = 0x37ffffff;
743
e6ade764
GC
744 if (initrd_max >= max_ram_size-ACPI_DATA_SIZE)
745 initrd_max = max_ram_size-ACPI_DATA_SIZE-1;
642a4f96 746
57a46d05
AG
747 fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_ADDR, cmdline_addr);
748 fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_SIZE, strlen(kernel_cmdline)+1);
749 fw_cfg_add_bytes(fw_cfg, FW_CFG_CMDLINE_DATA,
750 (uint8_t*)strdup(kernel_cmdline),
751 strlen(kernel_cmdline)+1);
642a4f96
TS
752
753 if (protocol >= 0x202) {
a37af289 754 stl_p(header+0x228, cmdline_addr);
642a4f96
TS
755 } else {
756 stw_p(header+0x20, 0xA33F);
757 stw_p(header+0x22, cmdline_addr-real_addr);
758 }
759
bf4e5d92
PT
760 /* handle vga= parameter */
761 vmode = strstr(kernel_cmdline, "vga=");
762 if (vmode) {
763 unsigned int video_mode;
764 /* skip "vga=" */
765 vmode += 4;
766 if (!strncmp(vmode, "normal", 6)) {
767 video_mode = 0xffff;
768 } else if (!strncmp(vmode, "ext", 3)) {
769 video_mode = 0xfffe;
770 } else if (!strncmp(vmode, "ask", 3)) {
771 video_mode = 0xfffd;
772 } else {
773 video_mode = strtol(vmode, NULL, 0);
774 }
775 stw_p(header+0x1fa, video_mode);
776 }
777
642a4f96
TS
778 /* loader type */
779 /* High nybble = B reserved for Qemu; low nybble is revision number.
780 If this code is substantially changed, you may want to consider
781 incrementing the revision. */
782 if (protocol >= 0x200)
783 header[0x210] = 0xB0;
784
785 /* heap */
786 if (protocol >= 0x201) {
787 header[0x211] |= 0x80; /* CAN_USE_HEAP */
788 stw_p(header+0x224, cmdline_addr-real_addr-0x200);
789 }
790
791 /* load initrd */
792 if (initrd_filename) {
793 if (protocol < 0x200) {
794 fprintf(stderr, "qemu: linux kernel too old to load a ram disk\n");
795 exit(1);
796 }
797
45a50b16 798 initrd_size = get_image_size(initrd_filename);
d6fa4b77
MK
799 if (initrd_size < 0) {
800 fprintf(stderr, "qemu: error reading initrd %s\n",
801 initrd_filename);
802 exit(1);
803 }
804
45a50b16 805 initrd_addr = (initrd_max-initrd_size) & ~4095;
57a46d05 806
7267c094 807 initrd_data = g_malloc(initrd_size);
57a46d05
AG
808 load_image(initrd_filename, initrd_data);
809
810 fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_ADDR, initrd_addr);
811 fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_SIZE, initrd_size);
812 fw_cfg_add_bytes(fw_cfg, FW_CFG_INITRD_DATA, initrd_data, initrd_size);
642a4f96 813
a37af289 814 stl_p(header+0x218, initrd_addr);
642a4f96
TS
815 stl_p(header+0x21c, initrd_size);
816 }
817
45a50b16 818 /* load kernel and setup */
642a4f96
TS
819 setup_size = header[0x1f1];
820 if (setup_size == 0)
821 setup_size = 4;
642a4f96 822 setup_size = (setup_size+1)*512;
45a50b16 823 kernel_size -= setup_size;
642a4f96 824
7267c094
AL
825 setup = g_malloc(setup_size);
826 kernel = g_malloc(kernel_size);
45a50b16 827 fseek(f, 0, SEEK_SET);
5a41ecc5
KS
828 if (fread(setup, 1, setup_size, f) != setup_size) {
829 fprintf(stderr, "fread() failed\n");
830 exit(1);
831 }
832 if (fread(kernel, 1, kernel_size, f) != kernel_size) {
833 fprintf(stderr, "fread() failed\n");
834 exit(1);
835 }
642a4f96 836 fclose(f);
45a50b16 837 memcpy(setup, header, MIN(sizeof(header), setup_size));
57a46d05
AG
838
839 fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_ADDR, prot_addr);
840 fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size);
841 fw_cfg_add_bytes(fw_cfg, FW_CFG_KERNEL_DATA, kernel, kernel_size);
842
843 fw_cfg_add_i32(fw_cfg, FW_CFG_SETUP_ADDR, real_addr);
844 fw_cfg_add_i32(fw_cfg, FW_CFG_SETUP_SIZE, setup_size);
845 fw_cfg_add_bytes(fw_cfg, FW_CFG_SETUP_DATA, setup, setup_size);
846
2e55e842
GN
847 option_rom[nb_option_roms].name = "linuxboot.bin";
848 option_rom[nb_option_roms].bootindex = 0;
57a46d05 849 nb_option_roms++;
642a4f96
TS
850}
851
b41a2cd1
FB
852#define NE2000_NB_MAX 6
853
675d6f82
BS
854static const int ne2000_io[NE2000_NB_MAX] = { 0x300, 0x320, 0x340, 0x360,
855 0x280, 0x380 };
856static const int ne2000_irq[NE2000_NB_MAX] = { 9, 10, 11, 3, 4, 5 };
b41a2cd1 857
675d6f82
BS
858static const int parallel_io[MAX_PARALLEL_PORTS] = { 0x378, 0x278, 0x3bc };
859static const int parallel_irq[MAX_PARALLEL_PORTS] = { 7, 7, 7 };
6508fe59 860
48a18b3c 861void pc_init_ne2k_isa(ISABus *bus, NICInfo *nd)
a41b2ff2
PB
862{
863 static int nb_ne2k = 0;
864
865 if (nb_ne2k == NE2000_NB_MAX)
866 return;
48a18b3c 867 isa_ne2000_init(bus, ne2000_io[nb_ne2k],
9453c5bc 868 ne2000_irq[nb_ne2k], nd);
a41b2ff2
PB
869 nb_ne2k++;
870}
871
4a8fa5dc 872int cpu_is_bsp(CPUX86State *env)
678e12cc 873{
6cb2996c
JK
874 /* We hard-wire the BSP to the first CPU. */
875 return env->cpu_index == 0;
678e12cc
GN
876}
877
92a16d7a 878DeviceState *cpu_get_current_apic(void)
0e26b7b8
BS
879{
880 if (cpu_single_env) {
881 return cpu_single_env->apic_state;
882 } else {
883 return NULL;
884 }
885}
886
92a16d7a
BS
887static DeviceState *apic_init(void *env, uint8_t apic_id)
888{
889 DeviceState *dev;
92a16d7a
BS
890 static int apic_mapped;
891
3d4b2649 892 if (kvm_irqchip_in_kernel()) {
680c1c6f
JK
893 dev = qdev_create(NULL, "kvm-apic");
894 } else {
895 dev = qdev_create(NULL, "apic");
896 }
92a16d7a
BS
897 qdev_prop_set_uint8(dev, "id", apic_id);
898 qdev_prop_set_ptr(dev, "cpu_env", env);
899 qdev_init_nofail(dev);
92a16d7a
BS
900
901 /* XXX: mapping more APICs at the same memory location */
902 if (apic_mapped == 0) {
903 /* NOTE: the APIC is directly connected to the CPU - it is not
904 on the global memory bus. */
905 /* XXX: what if the base changes? */
680c1c6f 906 sysbus_mmio_map(sysbus_from_qdev(dev), 0, MSI_ADDR_BASE);
92a16d7a
BS
907 apic_mapped = 1;
908 }
909
680c1c6f 910 /* KVM does not support MSI yet. */
3d4b2649 911 if (!kvm_irqchip_in_kernel()) {
680c1c6f
JK
912 msi_supported = true;
913 }
92a16d7a
BS
914
915 return dev;
916}
917
845773ab 918void pc_acpi_smi_interrupt(void *opaque, int irq, int level)
53b67b30 919{
4a8fa5dc 920 CPUX86State *s = opaque;
53b67b30
BS
921
922 if (level) {
923 cpu_interrupt(s, CPU_INTERRUPT_SMI);
924 }
925}
926
427bd8d6 927static void pc_cpu_reset(void *opaque)
0e26b7b8 928{
4a8fa5dc 929 CPUX86State *env = opaque;
0e26b7b8 930
1bba0dc9 931 cpu_state_reset(env);
427bd8d6 932 env->halted = !cpu_is_bsp(env);
0e26b7b8
BS
933}
934
4a8fa5dc 935static CPUX86State *pc_new_cpu(const char *cpu_model)
3a31f36a 936{
4a8fa5dc 937 CPUX86State *env;
3a31f36a
JK
938
939 env = cpu_init(cpu_model);
940 if (!env) {
941 fprintf(stderr, "Unable to find x86 CPU definition\n");
942 exit(1);
943 }
944 if ((env->cpuid_features & CPUID_APIC) || smp_cpus > 1) {
0e26b7b8
BS
945 env->apic_state = apic_init(env, env->cpuid_apic_id);
946 }
427bd8d6
JK
947 qemu_register_reset(pc_cpu_reset, env);
948 pc_cpu_reset(env);
3a31f36a
JK
949 return env;
950}
951
845773ab 952void pc_cpus_init(const char *cpu_model)
70166477
IY
953{
954 int i;
955
956 /* init CPUs */
957 if (cpu_model == NULL) {
958#ifdef TARGET_X86_64
959 cpu_model = "qemu64";
960#else
961 cpu_model = "qemu32";
962#endif
963 }
964
965 for(i = 0; i < smp_cpus; i++) {
966 pc_new_cpu(cpu_model);
967 }
968}
969
4aa63af1
AK
970void pc_memory_init(MemoryRegion *system_memory,
971 const char *kernel_filename,
845773ab
IY
972 const char *kernel_cmdline,
973 const char *initrd_filename,
e0e7e67b 974 ram_addr_t below_4g_mem_size,
ae0a5466 975 ram_addr_t above_4g_mem_size,
4463aee6 976 MemoryRegion *rom_memory,
ae0a5466 977 MemoryRegion **ram_memory)
80cabfad 978{
cbc5b5f3
JJ
979 int linux_boot, i;
980 MemoryRegion *ram, *option_rom_mr;
00cb2a99 981 MemoryRegion *ram_below_4g, *ram_above_4g;
81a204e4 982 void *fw_cfg;
d592d303 983
80cabfad
FB
984 linux_boot = (kernel_filename != NULL);
985
00cb2a99 986 /* Allocate RAM. We allocate it as a single memory region and use
66a0a2cb 987 * aliases to address portions of it, mostly for backwards compatibility
00cb2a99
AK
988 * with older qemus that used qemu_ram_alloc().
989 */
7267c094 990 ram = g_malloc(sizeof(*ram));
c5705a77 991 memory_region_init_ram(ram, "pc.ram",
00cb2a99 992 below_4g_mem_size + above_4g_mem_size);
c5705a77 993 vmstate_register_ram_global(ram);
ae0a5466 994 *ram_memory = ram;
7267c094 995 ram_below_4g = g_malloc(sizeof(*ram_below_4g));
00cb2a99
AK
996 memory_region_init_alias(ram_below_4g, "ram-below-4g", ram,
997 0, below_4g_mem_size);
998 memory_region_add_subregion(system_memory, 0, ram_below_4g);
bbe80adf 999 if (above_4g_mem_size > 0) {
7267c094 1000 ram_above_4g = g_malloc(sizeof(*ram_above_4g));
00cb2a99
AK
1001 memory_region_init_alias(ram_above_4g, "ram-above-4g", ram,
1002 below_4g_mem_size, above_4g_mem_size);
1003 memory_region_add_subregion(system_memory, 0x100000000ULL,
1004 ram_above_4g);
bbe80adf 1005 }
82b36dc3 1006
cbc5b5f3
JJ
1007
1008 /* Initialize PC system firmware */
1009 pc_system_firmware_init(rom_memory);
00cb2a99 1010
7267c094 1011 option_rom_mr = g_malloc(sizeof(*option_rom_mr));
c5705a77
AK
1012 memory_region_init_ram(option_rom_mr, "pc.rom", PC_ROM_SIZE);
1013 vmstate_register_ram_global(option_rom_mr);
4463aee6 1014 memory_region_add_subregion_overlap(rom_memory,
00cb2a99
AK
1015 PC_ROM_MIN_VGA,
1016 option_rom_mr,
1017 1);
f753ff16 1018
bf483392 1019 fw_cfg = bochs_bios_init();
8832cb80 1020 rom_set_fw(fw_cfg);
1d108d97 1021
f753ff16 1022 if (linux_boot) {
81a204e4 1023 load_linux(fw_cfg, kernel_filename, initrd_filename, kernel_cmdline, below_4g_mem_size);
f753ff16
PB
1024 }
1025
1026 for (i = 0; i < nb_option_roms; i++) {
2e55e842 1027 rom_add_option(option_rom[i].name, option_rom[i].bootindex);
406c8df3 1028 }
3d53f5c3
IY
1029}
1030
845773ab
IY
1031qemu_irq *pc_allocate_cpu_irq(void)
1032{
1033 return qemu_allocate_irqs(pic_irq_request, NULL, 1);
1034}
1035
48a18b3c 1036DeviceState *pc_vga_init(ISABus *isa_bus, PCIBus *pci_bus)
765d7908 1037{
ad6d45fa
AL
1038 DeviceState *dev = NULL;
1039
765d7908
IY
1040 if (cirrus_vga_enabled) {
1041 if (pci_bus) {
ad6d45fa 1042 dev = pci_cirrus_vga_init(pci_bus);
765d7908 1043 } else {
3d402831 1044 dev = &isa_create_simple(isa_bus, "isa-cirrus-vga")->qdev;
765d7908
IY
1045 }
1046 } else if (vmsvga_enabled) {
7ba7e49e 1047 if (pci_bus) {
ad6d45fa 1048 dev = pci_vmsvga_init(pci_bus);
7ba7e49e 1049 } else {
765d7908 1050 fprintf(stderr, "%s: vmware_vga: no PCI bus\n", __FUNCTION__);
7ba7e49e 1051 }
a19cbfb3
GH
1052#ifdef CONFIG_SPICE
1053 } else if (qxl_enabled) {
ad6d45fa
AL
1054 if (pci_bus) {
1055 dev = &pci_create_simple(pci_bus, -1, "qxl-vga")->qdev;
1056 } else {
a19cbfb3 1057 fprintf(stderr, "%s: qxl: no PCI bus\n", __FUNCTION__);
ad6d45fa 1058 }
a19cbfb3 1059#endif
765d7908
IY
1060 } else if (std_vga_enabled) {
1061 if (pci_bus) {
ad6d45fa 1062 dev = pci_vga_init(pci_bus);
765d7908 1063 } else {
48a18b3c 1064 dev = isa_vga_init(isa_bus);
765d7908
IY
1065 }
1066 }
ad6d45fa
AL
1067
1068 return dev;
765d7908
IY
1069}
1070
4556bd8b
BS
1071static void cpu_request_exit(void *opaque, int irq, int level)
1072{
4a8fa5dc 1073 CPUX86State *env = cpu_single_env;
4556bd8b
BS
1074
1075 if (env && level) {
1076 cpu_exit(env);
1077 }
1078}
1079
48a18b3c 1080void pc_basic_device_init(ISABus *isa_bus, qemu_irq *gsi,
1611977c 1081 ISADevice **rtc_state,
34d4260e 1082 ISADevice **floppy,
1611977c 1083 bool no_vmport)
ffe513da
IY
1084{
1085 int i;
1086 DriveInfo *fd[MAX_FD];
ce967e2f
JK
1087 DeviceState *hpet = NULL;
1088 int pit_isa_irq = 0;
1089 qemu_irq pit_alt_irq = NULL;
7d932dfd 1090 qemu_irq rtc_irq = NULL;
956a3e6b 1091 qemu_irq *a20_line;
64d7e9a4 1092 ISADevice *i8042, *port92, *vmmouse, *pit;
4556bd8b 1093 qemu_irq *cpu_exit_irq;
ffe513da
IY
1094
1095 register_ioport_write(0x80, 1, 1, ioport80_write, NULL);
1096
1097 register_ioport_write(0xf0, 1, 1, ioportF0_write, NULL);
1098
5d17c0d2
JK
1099 /*
1100 * Check if an HPET shall be created.
1101 *
1102 * Without KVM_CAP_PIT_STATE2, we cannot switch off the in-kernel PIT
1103 * when the HPET wants to take over. Thus we have to disable the latter.
1104 */
1105 if (!no_hpet && (!kvm_irqchip_in_kernel() || kvm_has_pit_state2())) {
ce967e2f 1106 hpet = sysbus_try_create_simple("hpet", HPET_BASE, NULL);
822557eb 1107
dd703b99 1108 if (hpet) {
b881fbe9
JK
1109 for (i = 0; i < GSI_NUM_PINS; i++) {
1110 sysbus_connect_irq(sysbus_from_qdev(hpet), i, gsi[i]);
dd703b99 1111 }
ce967e2f
JK
1112 pit_isa_irq = -1;
1113 pit_alt_irq = qdev_get_gpio_in(hpet, HPET_LEGACY_PIT_INT);
1114 rtc_irq = qdev_get_gpio_in(hpet, HPET_LEGACY_RTC_INT);
822557eb 1115 }
ffe513da 1116 }
48a18b3c 1117 *rtc_state = rtc_init(isa_bus, 2000, rtc_irq);
7d932dfd
JK
1118
1119 qemu_register_boot_set(pc_boot_set, *rtc_state);
1120
5d17c0d2
JK
1121 if (kvm_irqchip_in_kernel()) {
1122 pit = kvm_pit_init(isa_bus, 0x40);
1123 } else {
1124 pit = pit_init(isa_bus, 0x40, pit_isa_irq, pit_alt_irq);
1125 }
ce967e2f
JK
1126 if (hpet) {
1127 /* connect PIT to output control line of the HPET */
1128 qdev_connect_gpio_out(hpet, 0, qdev_get_gpio_in(&pit->qdev, 0));
1129 }
302fe51b 1130 pcspk_init(isa_bus, pit);
ffe513da
IY
1131
1132 for(i = 0; i < MAX_SERIAL_PORTS; i++) {
1133 if (serial_hds[i]) {
48a18b3c 1134 serial_isa_init(isa_bus, i, serial_hds[i]);
ffe513da
IY
1135 }
1136 }
1137
1138 for(i = 0; i < MAX_PARALLEL_PORTS; i++) {
1139 if (parallel_hds[i]) {
48a18b3c 1140 parallel_init(isa_bus, i, parallel_hds[i]);
ffe513da
IY
1141 }
1142 }
1143
4b78a802 1144 a20_line = qemu_allocate_irqs(handle_a20_line_change, first_cpu, 2);
48a18b3c 1145 i8042 = isa_create_simple(isa_bus, "i8042");
4b78a802 1146 i8042_setup_a20_line(i8042, &a20_line[0]);
1611977c 1147 if (!no_vmport) {
48a18b3c
HP
1148 vmport_init(isa_bus);
1149 vmmouse = isa_try_create(isa_bus, "vmmouse");
1611977c
AP
1150 } else {
1151 vmmouse = NULL;
1152 }
86d86414
BS
1153 if (vmmouse) {
1154 qdev_prop_set_ptr(&vmmouse->qdev, "ps2_mouse", i8042);
43f20196 1155 qdev_init_nofail(&vmmouse->qdev);
86d86414 1156 }
48a18b3c 1157 port92 = isa_create_simple(isa_bus, "port92");
4b78a802 1158 port92_init(port92, &a20_line[1]);
956a3e6b 1159
4556bd8b
BS
1160 cpu_exit_irq = qemu_allocate_irqs(cpu_request_exit, NULL, 1);
1161 DMA_init(0, cpu_exit_irq);
ffe513da
IY
1162
1163 for(i = 0; i < MAX_FD; i++) {
1164 fd[i] = drive_get(IF_FLOPPY, 0, i);
1165 }
48a18b3c 1166 *floppy = fdctrl_init_isa(isa_bus, fd);
ffe513da
IY
1167}
1168
845773ab 1169void pc_pci_device_init(PCIBus *pci_bus)
e3a5cf42
IY
1170{
1171 int max_bus;
1172 int bus;
1173
1174 max_bus = drive_get_max_bus(IF_SCSI);
1175 for (bus = 0; bus <= max_bus; bus++) {
1176 pci_create_simple(pci_bus, -1, "lsi53c895a");
1177 }
1178}