]> git.proxmox.com Git - mirror_qemu.git/blame - hw/pc.c
ide save/restore pio/atapi cmd transfer fields and io buffer
[mirror_qemu.git] / hw / pc.c
CommitLineData
80cabfad
FB
1/*
2 * QEMU PC System Emulator
5fafdf24 3 *
80cabfad 4 * Copyright (c) 2003-2004 Fabrice Bellard
5fafdf24 5 *
80cabfad
FB
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
87ecb68b
PB
24#include "hw.h"
25#include "pc.h"
26#include "fdc.h"
27#include "pci.h"
18e08a55
MT
28#include "vmware_vga.h"
29#include "usb-uhci.h"
30#include "usb-ohci.h"
31#include "prep_pci.h"
32#include "apb_pci.h"
87ecb68b
PB
33#include "block.h"
34#include "sysemu.h"
35#include "audio/audio.h"
36#include "net.h"
37#include "smbus.h"
38#include "boards.h"
376253ec 39#include "monitor.h"
3cce6243 40#include "fw_cfg.h"
16b29ae1 41#include "hpet_emul.h"
9dd986cc 42#include "watchdog.h"
b6f6e3d3 43#include "smbios.h"
ec82026c 44#include "ide.h"
ca20cf32
BS
45#include "loader.h"
46#include "elf.h"
52001445 47#include "multiboot.h"
80cabfad 48
b41a2cd1
FB
49/* output Bochs bios info messages */
50//#define DEBUG_BIOS
51
80cabfad 52#define BIOS_FILENAME "bios.bin"
80cabfad 53
7fb4fdcf
AZ
54#define PC_MAX_BIOS_SIZE (4 * 1024 * 1024)
55
a80274c3
PB
56/* Leave a chunk of memory at the top of RAM for the BIOS ACPI tables. */
57#define ACPI_DATA_SIZE 0x10000
3cce6243 58#define BIOS_CFG_IOPORT 0x510
8a92ea2f 59#define FW_CFG_ACPI_TABLES (FW_CFG_ARCH_LOCAL + 0)
b6f6e3d3 60#define FW_CFG_SMBIOS_ENTRIES (FW_CFG_ARCH_LOCAL + 1)
6b35e7bf 61#define FW_CFG_IRQ0_OVERRIDE (FW_CFG_ARCH_LOCAL + 2)
80cabfad 62
e4bcb14c
TS
63#define MAX_IDE_BUS 2
64
5c02c033 65static FDCtrl *floppy_controller;
b0a21b53 66static RTCState *rtc_state;
ec844b96 67static PITState *pit;
0a3bacf3 68static PCII440FXState *i440fx_state;
80cabfad 69
1452411b
AK
70typedef struct isa_irq_state {
71 qemu_irq *i8259;
1632dc6a 72 qemu_irq *ioapic;
1452411b
AK
73} IsaIrqState;
74
75static void isa_irq_handler(void *opaque, int n, int level)
76{
77 IsaIrqState *isa = (IsaIrqState *)opaque;
78
1632dc6a
AK
79 if (n < 16) {
80 qemu_set_irq(isa->i8259[n], level);
81 }
2c8d9340
GH
82 if (isa->ioapic)
83 qemu_set_irq(isa->ioapic[n], level);
1632dc6a 84};
1452411b 85
b41a2cd1 86static void ioport80_write(void *opaque, uint32_t addr, uint32_t data)
80cabfad
FB
87{
88}
89
f929aad6 90/* MSDOS compatibility mode FPU exception support */
d537cf6c 91static qemu_irq ferr_irq;
f929aad6
FB
92/* XXX: add IGNNE support */
93void cpu_set_ferr(CPUX86State *s)
94{
d537cf6c 95 qemu_irq_raise(ferr_irq);
f929aad6
FB
96}
97
98static void ioportF0_write(void *opaque, uint32_t addr, uint32_t data)
99{
d537cf6c 100 qemu_irq_lower(ferr_irq);
f929aad6
FB
101}
102
28ab0e2e 103/* TSC handling */
28ab0e2e
FB
104uint64_t cpu_get_tsc(CPUX86State *env)
105{
4a1418e0 106 return cpu_get_ticks();
28ab0e2e
FB
107}
108
a5954d5c
FB
109/* SMM support */
110void cpu_smm_update(CPUState *env)
111{
112 if (i440fx_state && env == first_cpu)
113 i440fx_set_smm(i440fx_state, (env->hflags >> HF_SMM_SHIFT) & 1);
114}
115
116
3de388f6
FB
117/* IRQ handling */
118int cpu_get_pic_interrupt(CPUState *env)
119{
120 int intno;
121
3de388f6
FB
122 intno = apic_get_interrupt(env);
123 if (intno >= 0) {
124 /* set irq request if a PIC irq is still pending */
125 /* XXX: improve that */
5fafdf24 126 pic_update_irq(isa_pic);
3de388f6
FB
127 return intno;
128 }
3de388f6 129 /* read the irq from the PIC */
0e21e12b
TS
130 if (!apic_accept_pic_intr(env))
131 return -1;
132
3de388f6
FB
133 intno = pic_read_irq(isa_pic);
134 return intno;
135}
136
d537cf6c 137static void pic_irq_request(void *opaque, int irq, int level)
3de388f6 138{
a5b38b51
AJ
139 CPUState *env = first_cpu;
140
d5529471
AJ
141 if (env->apic_state) {
142 while (env) {
143 if (apic_accept_pic_intr(env))
1a7de94a 144 apic_deliver_pic_intr(env, level);
d5529471
AJ
145 env = env->next_cpu;
146 }
147 } else {
b614106a
AJ
148 if (level)
149 cpu_interrupt(env, CPU_INTERRUPT_HARD);
150 else
151 cpu_reset_interrupt(env, CPU_INTERRUPT_HARD);
a5b38b51 152 }
3de388f6
FB
153}
154
b0a21b53
FB
155/* PC cmos mappings */
156
80cabfad
FB
157#define REG_EQUIPMENT_BYTE 0x14
158
777428f2
FB
159static int cmos_get_fd_drive_type(int fd0)
160{
161 int val;
162
163 switch (fd0) {
164 case 0:
165 /* 1.44 Mb 3"5 drive */
166 val = 4;
167 break;
168 case 1:
169 /* 2.88 Mb 3"5 drive */
170 val = 5;
171 break;
172 case 2:
173 /* 1.2 Mb 5"5 drive */
174 val = 2;
175 break;
176 default:
177 val = 0;
178 break;
179 }
180 return val;
181}
182
5fafdf24 183static void cmos_init_hd(int type_ofs, int info_ofs, BlockDriverState *hd)
ba6c2377
FB
184{
185 RTCState *s = rtc_state;
186 int cylinders, heads, sectors;
187 bdrv_get_geometry_hint(hd, &cylinders, &heads, &sectors);
188 rtc_set_memory(s, type_ofs, 47);
189 rtc_set_memory(s, info_ofs, cylinders);
190 rtc_set_memory(s, info_ofs + 1, cylinders >> 8);
191 rtc_set_memory(s, info_ofs + 2, heads);
192 rtc_set_memory(s, info_ofs + 3, 0xff);
193 rtc_set_memory(s, info_ofs + 4, 0xff);
194 rtc_set_memory(s, info_ofs + 5, 0xc0 | ((heads > 8) << 3));
195 rtc_set_memory(s, info_ofs + 6, cylinders);
196 rtc_set_memory(s, info_ofs + 7, cylinders >> 8);
197 rtc_set_memory(s, info_ofs + 8, sectors);
198}
199
6ac0e82d
AZ
200/* convert boot_device letter to something recognizable by the bios */
201static int boot_device2nibble(char boot_device)
202{
203 switch(boot_device) {
204 case 'a':
205 case 'b':
206 return 0x01; /* floppy boot */
207 case 'c':
208 return 0x02; /* hard drive boot */
209 case 'd':
210 return 0x03; /* CD-ROM boot */
211 case 'n':
212 return 0x04; /* Network boot */
213 }
214 return 0;
215}
216
0ecdffbb
AJ
217/* copy/pasted from cmos_init, should be made a general function
218 and used there as well */
3b4366de 219static int pc_boot_set(void *opaque, const char *boot_device)
0ecdffbb 220{
376253ec 221 Monitor *mon = cur_mon;
0ecdffbb 222#define PC_MAX_BOOT_DEVICES 3
3b4366de 223 RTCState *s = (RTCState *)opaque;
0ecdffbb
AJ
224 int nbds, bds[3] = { 0, };
225 int i;
226
227 nbds = strlen(boot_device);
228 if (nbds > PC_MAX_BOOT_DEVICES) {
376253ec 229 monitor_printf(mon, "Too many boot devices for PC\n");
0ecdffbb
AJ
230 return(1);
231 }
232 for (i = 0; i < nbds; i++) {
233 bds[i] = boot_device2nibble(boot_device[i]);
234 if (bds[i] == 0) {
376253ec
AL
235 monitor_printf(mon, "Invalid boot device for PC: '%c'\n",
236 boot_device[i]);
0ecdffbb
AJ
237 return(1);
238 }
239 }
240 rtc_set_memory(s, 0x3d, (bds[1] << 4) | bds[0]);
241 rtc_set_memory(s, 0x38, (bds[2] << 4));
242 return(0);
243}
244
ba6c2377 245/* hd_table must contain 4 block drivers */
c227f099 246static void cmos_init(ram_addr_t ram_size, ram_addr_t above_4g_mem_size,
f455e98c 247 const char *boot_device, DriveInfo **hd_table)
80cabfad 248{
b0a21b53 249 RTCState *s = rtc_state;
28c5af54 250 int nbds, bds[3] = { 0, };
80cabfad 251 int val;
b41a2cd1 252 int fd0, fd1, nb;
ba6c2377 253 int i;
b0a21b53 254
b0a21b53 255 /* various important CMOS locations needed by PC/Bochs bios */
80cabfad
FB
256
257 /* memory size */
333190eb
FB
258 val = 640; /* base memory in K */
259 rtc_set_memory(s, 0x15, val);
260 rtc_set_memory(s, 0x16, val >> 8);
261
80cabfad
FB
262 val = (ram_size / 1024) - 1024;
263 if (val > 65535)
264 val = 65535;
b0a21b53
FB
265 rtc_set_memory(s, 0x17, val);
266 rtc_set_memory(s, 0x18, val >> 8);
267 rtc_set_memory(s, 0x30, val);
268 rtc_set_memory(s, 0x31, val >> 8);
80cabfad 269
00f82b8a
AJ
270 if (above_4g_mem_size) {
271 rtc_set_memory(s, 0x5b, (unsigned int)above_4g_mem_size >> 16);
272 rtc_set_memory(s, 0x5c, (unsigned int)above_4g_mem_size >> 24);
273 rtc_set_memory(s, 0x5d, (uint64_t)above_4g_mem_size >> 32);
274 }
275
9da98861
FB
276 if (ram_size > (16 * 1024 * 1024))
277 val = (ram_size / 65536) - ((16 * 1024 * 1024) / 65536);
278 else
279 val = 0;
80cabfad
FB
280 if (val > 65535)
281 val = 65535;
b0a21b53
FB
282 rtc_set_memory(s, 0x34, val);
283 rtc_set_memory(s, 0x35, val >> 8);
3b46e624 284
298e01b6
AJ
285 /* set the number of CPU */
286 rtc_set_memory(s, 0x5f, smp_cpus - 1);
287
6ac0e82d 288 /* set boot devices, and disable floppy signature check if requested */
28c5af54
JM
289#define PC_MAX_BOOT_DEVICES 3
290 nbds = strlen(boot_device);
291 if (nbds > PC_MAX_BOOT_DEVICES) {
292 fprintf(stderr, "Too many boot devices for PC\n");
293 exit(1);
294 }
295 for (i = 0; i < nbds; i++) {
296 bds[i] = boot_device2nibble(boot_device[i]);
297 if (bds[i] == 0) {
298 fprintf(stderr, "Invalid boot device for PC: '%c'\n",
299 boot_device[i]);
300 exit(1);
301 }
302 }
303 rtc_set_memory(s, 0x3d, (bds[1] << 4) | bds[0]);
304 rtc_set_memory(s, 0x38, (bds[2] << 4) | (fd_bootchk ? 0x0 : 0x1));
80cabfad 305
b41a2cd1
FB
306 /* floppy type */
307
baca51fa
FB
308 fd0 = fdctrl_get_drive_type(floppy_controller, 0);
309 fd1 = fdctrl_get_drive_type(floppy_controller, 1);
80cabfad 310
777428f2 311 val = (cmos_get_fd_drive_type(fd0) << 4) | cmos_get_fd_drive_type(fd1);
b0a21b53 312 rtc_set_memory(s, 0x10, val);
3b46e624 313
b0a21b53 314 val = 0;
b41a2cd1 315 nb = 0;
80cabfad
FB
316 if (fd0 < 3)
317 nb++;
318 if (fd1 < 3)
319 nb++;
320 switch (nb) {
321 case 0:
322 break;
323 case 1:
b0a21b53 324 val |= 0x01; /* 1 drive, ready for boot */
80cabfad
FB
325 break;
326 case 2:
b0a21b53 327 val |= 0x41; /* 2 drives, ready for boot */
80cabfad
FB
328 break;
329 }
b0a21b53
FB
330 val |= 0x02; /* FPU is there */
331 val |= 0x04; /* PS/2 mouse installed */
332 rtc_set_memory(s, REG_EQUIPMENT_BYTE, val);
333
ba6c2377
FB
334 /* hard drives */
335
336 rtc_set_memory(s, 0x12, (hd_table[0] ? 0xf0 : 0) | (hd_table[1] ? 0x0f : 0));
337 if (hd_table[0])
f455e98c 338 cmos_init_hd(0x19, 0x1b, hd_table[0]->bdrv);
5fafdf24 339 if (hd_table[1])
f455e98c 340 cmos_init_hd(0x1a, 0x24, hd_table[1]->bdrv);
ba6c2377
FB
341
342 val = 0;
40b6ecc6 343 for (i = 0; i < 4; i++) {
ba6c2377 344 if (hd_table[i]) {
46d4767d
FB
345 int cylinders, heads, sectors, translation;
346 /* NOTE: bdrv_get_geometry_hint() returns the physical
347 geometry. It is always such that: 1 <= sects <= 63, 1
348 <= heads <= 16, 1 <= cylinders <= 16383. The BIOS
349 geometry can be different if a translation is done. */
f455e98c 350 translation = bdrv_get_translation_hint(hd_table[i]->bdrv);
46d4767d 351 if (translation == BIOS_ATA_TRANSLATION_AUTO) {
f455e98c 352 bdrv_get_geometry_hint(hd_table[i]->bdrv, &cylinders, &heads, &sectors);
46d4767d
FB
353 if (cylinders <= 1024 && heads <= 16 && sectors <= 63) {
354 /* No translation. */
355 translation = 0;
356 } else {
357 /* LBA translation. */
358 translation = 1;
359 }
40b6ecc6 360 } else {
46d4767d 361 translation--;
ba6c2377 362 }
ba6c2377
FB
363 val |= translation << (i * 2);
364 }
40b6ecc6 365 }
ba6c2377 366 rtc_set_memory(s, 0x39, val);
80cabfad
FB
367}
368
59b8ad81
FB
369void ioport_set_a20(int enable)
370{
371 /* XXX: send to all CPUs ? */
372 cpu_x86_set_a20(first_cpu, enable);
373}
374
375int ioport_get_a20(void)
376{
377 return ((first_cpu->a20_mask >> 20) & 1);
378}
379
e1a23744
FB
380static void ioport92_write(void *opaque, uint32_t addr, uint32_t val)
381{
59b8ad81 382 ioport_set_a20((val >> 1) & 1);
e1a23744
FB
383 /* XXX: bit 0 is fast reset */
384}
385
386static uint32_t ioport92_read(void *opaque, uint32_t addr)
387{
59b8ad81 388 return ioport_get_a20() << 1;
e1a23744
FB
389}
390
80cabfad
FB
391/***********************************************************/
392/* Bochs BIOS debug ports */
393
9596ebb7 394static void bochs_bios_write(void *opaque, uint32_t addr, uint32_t val)
80cabfad 395{
a2f659ee
FB
396 static const char shutdown_str[8] = "Shutdown";
397 static int shutdown_index = 0;
3b46e624 398
80cabfad
FB
399 switch(addr) {
400 /* Bochs BIOS messages */
401 case 0x400:
402 case 0x401:
403 fprintf(stderr, "BIOS panic at rombios.c, line %d\n", val);
404 exit(1);
405 case 0x402:
406 case 0x403:
407#ifdef DEBUG_BIOS
408 fprintf(stderr, "%c", val);
409#endif
410 break;
a2f659ee
FB
411 case 0x8900:
412 /* same as Bochs power off */
413 if (val == shutdown_str[shutdown_index]) {
414 shutdown_index++;
415 if (shutdown_index == 8) {
416 shutdown_index = 0;
417 qemu_system_shutdown_request();
418 }
419 } else {
420 shutdown_index = 0;
421 }
422 break;
80cabfad
FB
423
424 /* LGPL'ed VGA BIOS messages */
425 case 0x501:
426 case 0x502:
427 fprintf(stderr, "VGA BIOS panic, line %d\n", val);
428 exit(1);
429 case 0x500:
430 case 0x503:
431#ifdef DEBUG_BIOS
432 fprintf(stderr, "%c", val);
433#endif
434 break;
435 }
436}
437
bf483392 438static void *bochs_bios_init(void)
80cabfad 439{
3cce6243 440 void *fw_cfg;
b6f6e3d3
AL
441 uint8_t *smbios_table;
442 size_t smbios_len;
11c2fd3e
AL
443 uint64_t *numa_fw_cfg;
444 int i, j;
3cce6243 445
b41a2cd1
FB
446 register_ioport_write(0x400, 1, 2, bochs_bios_write, NULL);
447 register_ioport_write(0x401, 1, 2, bochs_bios_write, NULL);
448 register_ioport_write(0x402, 1, 1, bochs_bios_write, NULL);
449 register_ioport_write(0x403, 1, 1, bochs_bios_write, NULL);
a2f659ee 450 register_ioport_write(0x8900, 1, 1, bochs_bios_write, NULL);
b41a2cd1
FB
451
452 register_ioport_write(0x501, 1, 2, bochs_bios_write, NULL);
453 register_ioport_write(0x502, 1, 2, bochs_bios_write, NULL);
454 register_ioport_write(0x500, 1, 1, bochs_bios_write, NULL);
455 register_ioport_write(0x503, 1, 1, bochs_bios_write, NULL);
3cce6243
BS
456
457 fw_cfg = fw_cfg_init(BIOS_CFG_IOPORT, BIOS_CFG_IOPORT + 1, 0, 0);
bf483392 458
3cce6243 459 fw_cfg_add_i32(fw_cfg, FW_CFG_ID, 1);
905fdcb5 460 fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size);
80deece2
BS
461 fw_cfg_add_bytes(fw_cfg, FW_CFG_ACPI_TABLES, (uint8_t *)acpi_tables,
462 acpi_tables_len);
6b35e7bf 463 fw_cfg_add_bytes(fw_cfg, FW_CFG_IRQ0_OVERRIDE, &irq0override, 1);
b6f6e3d3
AL
464
465 smbios_table = smbios_get_table(&smbios_len);
466 if (smbios_table)
467 fw_cfg_add_bytes(fw_cfg, FW_CFG_SMBIOS_ENTRIES,
468 smbios_table, smbios_len);
11c2fd3e
AL
469
470 /* allocate memory for the NUMA channel: one (64bit) word for the number
471 * of nodes, one word for each VCPU->node and one word for each node to
472 * hold the amount of memory.
473 */
474 numa_fw_cfg = qemu_mallocz((1 + smp_cpus + nb_numa_nodes) * 8);
475 numa_fw_cfg[0] = cpu_to_le64(nb_numa_nodes);
476 for (i = 0; i < smp_cpus; i++) {
477 for (j = 0; j < nb_numa_nodes; j++) {
478 if (node_cpumask[j] & (1 << i)) {
479 numa_fw_cfg[i + 1] = cpu_to_le64(j);
480 break;
481 }
482 }
483 }
484 for (i = 0; i < nb_numa_nodes; i++) {
485 numa_fw_cfg[smp_cpus + 1 + i] = cpu_to_le64(node_mem[i]);
486 }
487 fw_cfg_add_bytes(fw_cfg, FW_CFG_NUMA, (uint8_t *)numa_fw_cfg,
488 (1 + smp_cpus + nb_numa_nodes) * 8);
bf483392
AG
489
490 return fw_cfg;
80cabfad
FB
491}
492
642a4f96
TS
493static long get_file_size(FILE *f)
494{
495 long where, size;
496
497 /* XXX: on Unix systems, using fstat() probably makes more sense */
498
499 where = ftell(f);
500 fseek(f, 0, SEEK_END);
501 size = ftell(f);
502 fseek(f, where, SEEK_SET);
503
504 return size;
505}
506
f16408df 507static void load_linux(void *fw_cfg,
4fc9af53 508 const char *kernel_filename,
642a4f96 509 const char *initrd_filename,
e6ade764 510 const char *kernel_cmdline,
45a50b16 511 target_phys_addr_t max_ram_size)
642a4f96
TS
512{
513 uint16_t protocol;
5cea8590 514 int setup_size, kernel_size, initrd_size = 0, cmdline_size;
642a4f96 515 uint32_t initrd_max;
57a46d05 516 uint8_t header[8192], *setup, *kernel, *initrd_data;
c227f099 517 target_phys_addr_t real_addr, prot_addr, cmdline_addr, initrd_addr = 0;
45a50b16 518 FILE *f;
bf4e5d92 519 char *vmode;
642a4f96
TS
520
521 /* Align to 16 bytes as a paranoia measure */
522 cmdline_size = (strlen(kernel_cmdline)+16) & ~15;
523
524 /* load the kernel header */
525 f = fopen(kernel_filename, "rb");
526 if (!f || !(kernel_size = get_file_size(f)) ||
f16408df
AG
527 fread(header, 1, MIN(ARRAY_SIZE(header), kernel_size), f) !=
528 MIN(ARRAY_SIZE(header), kernel_size)) {
850810d0
JF
529 fprintf(stderr, "qemu: could not load kernel '%s': %s\n",
530 kernel_filename, strerror(errno));
642a4f96
TS
531 exit(1);
532 }
533
534 /* kernel protocol version */
bc4edd79 535#if 0
642a4f96 536 fprintf(stderr, "header magic: %#x\n", ldl_p(header+0x202));
bc4edd79 537#endif
642a4f96
TS
538 if (ldl_p(header+0x202) == 0x53726448)
539 protocol = lduw_p(header+0x206);
f16408df
AG
540 else {
541 /* This looks like a multiboot kernel. If it is, let's stop
542 treating it like a Linux kernel. */
52001445
AL
543 if (load_multiboot(fw_cfg, f, kernel_filename, initrd_filename,
544 kernel_cmdline, kernel_size, header))
82663ee2 545 return;
642a4f96 546 protocol = 0;
f16408df 547 }
642a4f96
TS
548
549 if (protocol < 0x200 || !(header[0x211] & 0x01)) {
550 /* Low kernel */
a37af289
BS
551 real_addr = 0x90000;
552 cmdline_addr = 0x9a000 - cmdline_size;
553 prot_addr = 0x10000;
642a4f96
TS
554 } else if (protocol < 0x202) {
555 /* High but ancient kernel */
a37af289
BS
556 real_addr = 0x90000;
557 cmdline_addr = 0x9a000 - cmdline_size;
558 prot_addr = 0x100000;
642a4f96
TS
559 } else {
560 /* High and recent kernel */
a37af289
BS
561 real_addr = 0x10000;
562 cmdline_addr = 0x20000;
563 prot_addr = 0x100000;
642a4f96
TS
564 }
565
bc4edd79 566#if 0
642a4f96 567 fprintf(stderr,
526ccb7a
AZ
568 "qemu: real_addr = 0x" TARGET_FMT_plx "\n"
569 "qemu: cmdline_addr = 0x" TARGET_FMT_plx "\n"
570 "qemu: prot_addr = 0x" TARGET_FMT_plx "\n",
a37af289
BS
571 real_addr,
572 cmdline_addr,
573 prot_addr);
bc4edd79 574#endif
642a4f96
TS
575
576 /* highest address for loading the initrd */
577 if (protocol >= 0x203)
578 initrd_max = ldl_p(header+0x22c);
579 else
580 initrd_max = 0x37ffffff;
581
e6ade764
GC
582 if (initrd_max >= max_ram_size-ACPI_DATA_SIZE)
583 initrd_max = max_ram_size-ACPI_DATA_SIZE-1;
642a4f96 584
57a46d05
AG
585 fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_ADDR, cmdline_addr);
586 fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_SIZE, strlen(kernel_cmdline)+1);
587 fw_cfg_add_bytes(fw_cfg, FW_CFG_CMDLINE_DATA,
588 (uint8_t*)strdup(kernel_cmdline),
589 strlen(kernel_cmdline)+1);
642a4f96
TS
590
591 if (protocol >= 0x202) {
a37af289 592 stl_p(header+0x228, cmdline_addr);
642a4f96
TS
593 } else {
594 stw_p(header+0x20, 0xA33F);
595 stw_p(header+0x22, cmdline_addr-real_addr);
596 }
597
bf4e5d92
PT
598 /* handle vga= parameter */
599 vmode = strstr(kernel_cmdline, "vga=");
600 if (vmode) {
601 unsigned int video_mode;
602 /* skip "vga=" */
603 vmode += 4;
604 if (!strncmp(vmode, "normal", 6)) {
605 video_mode = 0xffff;
606 } else if (!strncmp(vmode, "ext", 3)) {
607 video_mode = 0xfffe;
608 } else if (!strncmp(vmode, "ask", 3)) {
609 video_mode = 0xfffd;
610 } else {
611 video_mode = strtol(vmode, NULL, 0);
612 }
613 stw_p(header+0x1fa, video_mode);
614 }
615
642a4f96
TS
616 /* loader type */
617 /* High nybble = B reserved for Qemu; low nybble is revision number.
618 If this code is substantially changed, you may want to consider
619 incrementing the revision. */
620 if (protocol >= 0x200)
621 header[0x210] = 0xB0;
622
623 /* heap */
624 if (protocol >= 0x201) {
625 header[0x211] |= 0x80; /* CAN_USE_HEAP */
626 stw_p(header+0x224, cmdline_addr-real_addr-0x200);
627 }
628
629 /* load initrd */
630 if (initrd_filename) {
631 if (protocol < 0x200) {
632 fprintf(stderr, "qemu: linux kernel too old to load a ram disk\n");
633 exit(1);
634 }
635
45a50b16
GH
636 initrd_size = get_image_size(initrd_filename);
637 initrd_addr = (initrd_max-initrd_size) & ~4095;
57a46d05
AG
638
639 initrd_data = qemu_malloc(initrd_size);
640 load_image(initrd_filename, initrd_data);
641
642 fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_ADDR, initrd_addr);
643 fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_SIZE, initrd_size);
644 fw_cfg_add_bytes(fw_cfg, FW_CFG_INITRD_DATA, initrd_data, initrd_size);
642a4f96 645
a37af289 646 stl_p(header+0x218, initrd_addr);
642a4f96
TS
647 stl_p(header+0x21c, initrd_size);
648 }
649
45a50b16 650 /* load kernel and setup */
642a4f96
TS
651 setup_size = header[0x1f1];
652 if (setup_size == 0)
653 setup_size = 4;
642a4f96 654 setup_size = (setup_size+1)*512;
45a50b16 655 kernel_size -= setup_size;
642a4f96 656
45a50b16
GH
657 setup = qemu_malloc(setup_size);
658 kernel = qemu_malloc(kernel_size);
659 fseek(f, 0, SEEK_SET);
5a41ecc5
KS
660 if (fread(setup, 1, setup_size, f) != setup_size) {
661 fprintf(stderr, "fread() failed\n");
662 exit(1);
663 }
664 if (fread(kernel, 1, kernel_size, f) != kernel_size) {
665 fprintf(stderr, "fread() failed\n");
666 exit(1);
667 }
642a4f96 668 fclose(f);
45a50b16 669 memcpy(setup, header, MIN(sizeof(header), setup_size));
57a46d05
AG
670
671 fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_ADDR, prot_addr);
672 fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size);
673 fw_cfg_add_bytes(fw_cfg, FW_CFG_KERNEL_DATA, kernel, kernel_size);
674
675 fw_cfg_add_i32(fw_cfg, FW_CFG_SETUP_ADDR, real_addr);
676 fw_cfg_add_i32(fw_cfg, FW_CFG_SETUP_SIZE, setup_size);
677 fw_cfg_add_bytes(fw_cfg, FW_CFG_SETUP_DATA, setup, setup_size);
678
679 option_rom[nb_option_roms] = "linuxboot.bin";
680 nb_option_roms++;
642a4f96
TS
681}
682
b41a2cd1
FB
683static const int ide_iobase[2] = { 0x1f0, 0x170 };
684static const int ide_iobase2[2] = { 0x3f6, 0x376 };
685static const int ide_irq[2] = { 14, 15 };
686
687#define NE2000_NB_MAX 6
688
675d6f82
BS
689static const int ne2000_io[NE2000_NB_MAX] = { 0x300, 0x320, 0x340, 0x360,
690 0x280, 0x380 };
691static const int ne2000_irq[NE2000_NB_MAX] = { 9, 10, 11, 3, 4, 5 };
b41a2cd1 692
675d6f82
BS
693static const int parallel_io[MAX_PARALLEL_PORTS] = { 0x378, 0x278, 0x3bc };
694static const int parallel_irq[MAX_PARALLEL_PORTS] = { 7, 7, 7 };
6508fe59 695
6a36d84e 696#ifdef HAS_AUDIO
d537cf6c 697static void audio_init (PCIBus *pci_bus, qemu_irq *pic)
6a36d84e
FB
698{
699 struct soundhw *c;
6a36d84e 700
3a8bae3e 701 for (c = soundhw; c->name; ++c) {
702 if (c->enabled) {
703 if (c->isa) {
704 c->init.init_isa(pic);
705 } else {
706 if (pci_bus) {
707 c->init.init_pci(pci_bus);
6a36d84e
FB
708 }
709 }
710 }
711 }
712}
713#endif
714
3a38d437 715static void pc_init_ne2k_isa(NICInfo *nd)
a41b2ff2
PB
716{
717 static int nb_ne2k = 0;
718
719 if (nb_ne2k == NE2000_NB_MAX)
720 return;
3a38d437 721 isa_ne2000_init(ne2000_io[nb_ne2k],
9453c5bc 722 ne2000_irq[nb_ne2k], nd);
a41b2ff2
PB
723 nb_ne2k++;
724}
725
678e12cc
GN
726int cpu_is_bsp(CPUState *env)
727{
82663ee2 728 return env->cpuid_apic_id == 0;
678e12cc
GN
729}
730
3a31f36a
JK
731static CPUState *pc_new_cpu(const char *cpu_model)
732{
733 CPUState *env;
734
735 env = cpu_init(cpu_model);
736 if (!env) {
737 fprintf(stderr, "Unable to find x86 CPU definition\n");
738 exit(1);
739 }
740 if ((env->cpuid_features & CPUID_APIC) || smp_cpus > 1) {
741 env->cpuid_apic_id = env->cpu_index;
742 /* APIC reset callback resets cpu */
743 apic_init(env);
744 } else {
745 qemu_register_reset((QEMUResetHandler*)cpu_reset, env);
746 }
747 return env;
748}
749
80cabfad 750/* PC hardware initialisation */
c227f099 751static void pc_init1(ram_addr_t ram_size,
3023f332 752 const char *boot_device,
e8b2a1c6
MM
753 const char *kernel_filename,
754 const char *kernel_cmdline,
3dbbdc25 755 const char *initrd_filename,
e8b2a1c6 756 const char *cpu_model,
caea79a9 757 int pci_enabled)
80cabfad 758{
5cea8590 759 char *filename;
642a4f96 760 int ret, linux_boot, i;
c227f099
AL
761 ram_addr_t ram_addr, bios_offset, option_rom_offset;
762 ram_addr_t below_4g_mem_size, above_4g_mem_size = 0;
45a50b16 763 int bios_size, isa_bios_size;
46e50e9d 764 PCIBus *pci_bus;
b3999638 765 ISADevice *isa_dev;
5c3ff3a7 766 int piix3_devfn = -1;
59b8ad81 767 CPUState *env;
d537cf6c 768 qemu_irq *cpu_irq;
1452411b 769 qemu_irq *isa_irq;
d537cf6c 770 qemu_irq *i8259;
1452411b 771 IsaIrqState *isa_irq_state;
f455e98c 772 DriveInfo *hd[MAX_IDE_BUS * MAX_IDE_DEVS];
fd8014e1 773 DriveInfo *fd[MAX_FD];
bf483392 774 void *fw_cfg;
d592d303 775
00f82b8a
AJ
776 if (ram_size >= 0xe0000000 ) {
777 above_4g_mem_size = ram_size - 0xe0000000;
778 below_4g_mem_size = 0xe0000000;
779 } else {
780 below_4g_mem_size = ram_size;
781 }
782
80cabfad
FB
783 linux_boot = (kernel_filename != NULL);
784
59b8ad81 785 /* init CPUs */
a049de61
FB
786 if (cpu_model == NULL) {
787#ifdef TARGET_X86_64
788 cpu_model = "qemu64";
789#else
790 cpu_model = "qemu32";
791#endif
792 }
3a31f36a
JK
793
794 for (i = 0; i < smp_cpus; i++) {
795 env = pc_new_cpu(cpu_model);
59b8ad81
FB
796 }
797
26fb5e48
AJ
798 vmport_init();
799
80cabfad 800 /* allocate RAM */
82b36dc3
AL
801 ram_addr = qemu_ram_alloc(0xa0000);
802 cpu_register_physical_memory(0, 0xa0000, ram_addr);
803
804 /* Allocate, even though we won't register, so we don't break the
805 * phys_ram_base + PA assumption. This range includes vga (0xa0000 - 0xc0000),
806 * and some bios areas, which will be registered later
807 */
808 ram_addr = qemu_ram_alloc(0x100000 - 0xa0000);
809 ram_addr = qemu_ram_alloc(below_4g_mem_size - 0x100000);
810 cpu_register_physical_memory(0x100000,
811 below_4g_mem_size - 0x100000,
812 ram_addr);
00f82b8a
AJ
813
814 /* above 4giga memory allocation */
815 if (above_4g_mem_size > 0) {
8a637d44
PB
816#if TARGET_PHYS_ADDR_BITS == 32
817 hw_error("To much RAM for 32-bit physical address");
818#else
82b36dc3
AL
819 ram_addr = qemu_ram_alloc(above_4g_mem_size);
820 cpu_register_physical_memory(0x100000000ULL,
526ccb7a 821 above_4g_mem_size,
82b36dc3 822 ram_addr);
8a637d44 823#endif
00f82b8a 824 }
80cabfad 825
82b36dc3 826
970ac5a3 827 /* BIOS load */
1192dad8
JM
828 if (bios_name == NULL)
829 bios_name = BIOS_FILENAME;
5cea8590
PB
830 filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
831 if (filename) {
832 bios_size = get_image_size(filename);
833 } else {
834 bios_size = -1;
835 }
5fafdf24 836 if (bios_size <= 0 ||
970ac5a3 837 (bios_size % 65536) != 0) {
7587cf44
FB
838 goto bios_error;
839 }
970ac5a3 840 bios_offset = qemu_ram_alloc(bios_size);
51edd4e6
GH
841 ret = rom_add_file_fixed(bios_name, (uint32_t)(-bios_size));
842 if (ret != 0) {
7587cf44 843 bios_error:
5cea8590 844 fprintf(stderr, "qemu: could not load PC BIOS '%s'\n", bios_name);
80cabfad
FB
845 exit(1);
846 }
5cea8590
PB
847 if (filename) {
848 qemu_free(filename);
849 }
7587cf44
FB
850 /* map the last 128KB of the BIOS in ISA space */
851 isa_bios_size = bios_size;
852 if (isa_bios_size > (128 * 1024))
853 isa_bios_size = 128 * 1024;
5fafdf24
TS
854 cpu_register_physical_memory(0x100000 - isa_bios_size,
855 isa_bios_size,
7587cf44 856 (bios_offset + bios_size - isa_bios_size) | IO_MEM_ROM);
9ae02555 857
45a50b16
GH
858 option_rom_offset = qemu_ram_alloc(PC_ROM_SIZE);
859 cpu_register_physical_memory(PC_ROM_MIN_VGA, PC_ROM_SIZE, option_rom_offset);
f753ff16 860
1d108d97
AG
861 /* map all the bios at the top of memory */
862 cpu_register_physical_memory((uint32_t)(-bios_size),
863 bios_size, bios_offset | IO_MEM_ROM);
864
bf483392 865 fw_cfg = bochs_bios_init();
8832cb80 866 rom_set_fw(fw_cfg);
1d108d97 867
f753ff16 868 if (linux_boot) {
45a50b16 869 load_linux(fw_cfg, kernel_filename, initrd_filename, kernel_cmdline, below_4g_mem_size);
f753ff16
PB
870 }
871
872 for (i = 0; i < nb_option_roms; i++) {
45a50b16 873 rom_add_option(option_rom[i]);
406c8df3
GC
874 }
875
a5b38b51 876 cpu_irq = qemu_allocate_irqs(pic_irq_request, NULL, 1);
d537cf6c 877 i8259 = i8259_init(cpu_irq[0]);
1452411b
AK
878 isa_irq_state = qemu_mallocz(sizeof(*isa_irq_state));
879 isa_irq_state->i8259 = i8259;
1632dc6a 880 isa_irq = qemu_allocate_irqs(isa_irq_handler, isa_irq_state, 24);
d537cf6c 881
69b91039 882 if (pci_enabled) {
85a750ca 883 pci_bus = i440fx_init(&i440fx_state, &piix3_devfn, isa_irq);
46e50e9d
FB
884 } else {
885 pci_bus = NULL;
2091ba23 886 isa_bus_new(NULL);
69b91039 887 }
2091ba23 888 isa_bus_irqs(isa_irq);
69b91039 889
3a38d437
JS
890 ferr_irq = isa_reserve_irq(13);
891
80cabfad 892 /* init basic PC hardware */
b41a2cd1 893 register_ioport_write(0x80, 1, 1, ioport80_write, NULL);
80cabfad 894
f929aad6
FB
895 register_ioport_write(0xf0, 1, 1, ioportF0_write, NULL);
896
1f04275e
FB
897 if (cirrus_vga_enabled) {
898 if (pci_enabled) {
fbe1b595 899 pci_cirrus_vga_init(pci_bus);
1f04275e 900 } else {
fbe1b595 901 isa_cirrus_vga_init();
1f04275e 902 }
d34cab9f
TS
903 } else if (vmsvga_enabled) {
904 if (pci_enabled)
fbe1b595 905 pci_vmsvga_init(pci_bus);
d34cab9f
TS
906 else
907 fprintf(stderr, "%s: vmware_vga: no PCI bus\n", __FUNCTION__);
c2b3b41a 908 } else if (std_vga_enabled) {
89b6b508 909 if (pci_enabled) {
fbe1b595 910 pci_vga_init(pci_bus, 0, 0);
89b6b508 911 } else {
fbe1b595 912 isa_vga_init();
89b6b508 913 }
1f04275e 914 }
80cabfad 915
32e0c826 916 rtc_state = rtc_init(2000);
80cabfad 917
3b4366de
BS
918 qemu_register_boot_set(pc_boot_set, rtc_state);
919
e1a23744
FB
920 register_ioport_read(0x92, 1, 1, ioport92_read, NULL);
921 register_ioport_write(0x92, 1, 1, ioport92_write, NULL);
922
d592d303 923 if (pci_enabled) {
1632dc6a 924 isa_irq_state->ioapic = ioapic_init();
d592d303 925 }
3a38d437 926 pit = pit_init(0x40, isa_reserve_irq(0));
fd06c375 927 pcspk_init(pit);
16b29ae1 928 if (!no_hpet) {
1452411b 929 hpet_init(isa_irq);
16b29ae1 930 }
b41a2cd1 931
8d11df9e
FB
932 for(i = 0; i < MAX_SERIAL_PORTS; i++) {
933 if (serial_hds[i]) {
ac0be998 934 serial_isa_init(i, serial_hds[i]);
8d11df9e
FB
935 }
936 }
b41a2cd1 937
6508fe59
FB
938 for(i = 0; i < MAX_PARALLEL_PORTS; i++) {
939 if (parallel_hds[i]) {
021f0674 940 parallel_init(i, parallel_hds[i]);
6508fe59
FB
941 }
942 }
943
a41b2ff2 944 for(i = 0; i < nb_nics; i++) {
cb457d76
AL
945 NICInfo *nd = &nd_table[i];
946
947 if (!pci_enabled || (nd->model && strcmp(nd->model, "ne2k_isa") == 0))
3a38d437 948 pc_init_ne2k_isa(nd);
cb457d76 949 else
07caea31 950 pci_nic_init_nofail(nd, "e1000", NULL);
a41b2ff2 951 }
b41a2cd1 952
e4bcb14c
TS
953 if (drive_get_max_bus(IF_IDE) >= MAX_IDE_BUS) {
954 fprintf(stderr, "qemu: too many IDE bus\n");
955 exit(1);
956 }
957
958 for(i = 0; i < MAX_IDE_BUS * MAX_IDE_DEVS; i++) {
f455e98c 959 hd[i] = drive_get(IF_IDE, i / MAX_IDE_DEVS, i % MAX_IDE_DEVS);
e4bcb14c
TS
960 }
961
a41b2ff2 962 if (pci_enabled) {
ae027ad3 963 pci_piix3_ide_init(pci_bus, hd, piix3_devfn + 1);
a41b2ff2 964 } else {
e4bcb14c 965 for(i = 0; i < MAX_IDE_BUS; i++) {
dea21e97 966 isa_ide_init(ide_iobase[i], ide_iobase2[i], ide_irq[i],
e4bcb14c 967 hd[MAX_IDE_DEVS * i], hd[MAX_IDE_DEVS * i + 1]);
69b91039 968 }
b41a2cd1 969 }
69b91039 970
2e15e23b 971 isa_dev = isa_create_simple("i8042");
7c29d0c0 972 DMA_init(0);
6a36d84e 973#ifdef HAS_AUDIO
1452411b 974 audio_init(pci_enabled ? pci_bus : NULL, isa_irq);
fb065187 975#endif
80cabfad 976
e4bcb14c 977 for(i = 0; i < MAX_FD; i++) {
fd8014e1 978 fd[i] = drive_get(IF_FLOPPY, 0, i);
e4bcb14c 979 }
86c86157 980 floppy_controller = fdctrl_init_isa(fd);
b41a2cd1 981
00f82b8a 982 cmos_init(below_4g_mem_size, above_4g_mem_size, boot_device, hd);
69b91039 983
bb36d470 984 if (pci_enabled && usb_enabled) {
afcc3cdf 985 usb_uhci_piix3_init(pci_bus, piix3_devfn + 2);
bb36d470
FB
986 }
987
6515b203 988 if (pci_enabled && acpi_enabled) {
3fffc223 989 uint8_t *eeprom_buf = qemu_mallocz(8 * 256); /* XXX: make this persistent */
0ff596d0
PB
990 i2c_bus *smbus;
991
992 /* TODO: Populate SPD eeprom data. */
3a38d437
JS
993 smbus = piix4_pm_init(pci_bus, piix3_devfn + 3, 0xb100,
994 isa_reserve_irq(9));
3fffc223 995 for (i = 0; i < 8; i++) {
1ea96673 996 DeviceState *eeprom;
02e2da45 997 eeprom = qdev_create((BusState *)smbus, "smbus-eeprom");
5b7f5327 998 qdev_prop_set_uint8(eeprom, "address", 0x50 + i);
ee6847d1 999 qdev_prop_set_ptr(eeprom, "data", eeprom_buf + (i * 256));
e23a1b33 1000 qdev_init_nofail(eeprom);
3fffc223 1001 }
3f84865a 1002 piix4_acpi_system_hot_add_init(pci_bus);
6515b203 1003 }
3b46e624 1004
a5954d5c
FB
1005 if (i440fx_state) {
1006 i440fx_init_memory_mappings(i440fx_state);
1007 }
e4bcb14c 1008
7d8406be 1009 if (pci_enabled) {
e4bcb14c 1010 int max_bus;
9be5dafe 1011 int bus;
96d30e48 1012
e4bcb14c 1013 max_bus = drive_get_max_bus(IF_SCSI);
e4bcb14c 1014 for (bus = 0; bus <= max_bus; bus++) {
9be5dafe 1015 pci_create_simple(pci_bus, -1, "lsi53c895a");
e4bcb14c 1016 }
7d8406be 1017 }
80cabfad 1018}
b5ff2d6e 1019
c227f099 1020static void pc_init_pci(ram_addr_t ram_size,
3023f332 1021 const char *boot_device,
5fafdf24 1022 const char *kernel_filename,
3dbbdc25 1023 const char *kernel_cmdline,
94fc95cd
JM
1024 const char *initrd_filename,
1025 const char *cpu_model)
3dbbdc25 1026{
fbe1b595 1027 pc_init1(ram_size, boot_device,
3dbbdc25 1028 kernel_filename, kernel_cmdline,
caea79a9 1029 initrd_filename, cpu_model, 1);
3dbbdc25
FB
1030}
1031
c227f099 1032static void pc_init_isa(ram_addr_t ram_size,
3023f332 1033 const char *boot_device,
5fafdf24 1034 const char *kernel_filename,
3dbbdc25 1035 const char *kernel_cmdline,
94fc95cd
JM
1036 const char *initrd_filename,
1037 const char *cpu_model)
3dbbdc25 1038{
679a37af
GH
1039 if (cpu_model == NULL)
1040 cpu_model = "486";
fbe1b595 1041 pc_init1(ram_size, boot_device,
3dbbdc25 1042 kernel_filename, kernel_cmdline,
caea79a9 1043 initrd_filename, cpu_model, 0);
3dbbdc25
FB
1044}
1045
0bacd130
AL
1046/* set CMOS shutdown status register (index 0xF) as S3_resume(0xFE)
1047 BIOS will read it and start S3 resume at POST Entry */
1048void cmos_set_s3_resume(void)
1049{
1050 if (rtc_state)
1051 rtc_set_memory(rtc_state, 0xF, 0xFE);
1052}
1053
f80f9ec9 1054static QEMUMachine pc_machine = {
d76fa62d 1055 .name = "pc-0.13",
95747581 1056 .alias = "pc",
a245f2e7
AJ
1057 .desc = "Standard PC",
1058 .init = pc_init_pci,
b2097003 1059 .max_cpus = 255,
0c257437 1060 .is_default = 1,
3dbbdc25
FB
1061};
1062
d76fa62d
AS
1063static QEMUMachine pc_machine_v0_12 = {
1064 .name = "pc-0.12",
1065 .desc = "Standard PC",
1066 .init = pc_init_pci,
1067 .max_cpus = 255,
8bfbde6d
AS
1068 .compat_props = (GlobalProperty[]) {
1069 {
1070 .driver = "virtio-serial-pci",
1071 .property = "max_nr_ports",
1072 .value = stringify(1),
1073 },{
1074 .driver = "virtio-serial-pci",
1075 .property = "vectors",
1076 .value = stringify(0),
1077 },
1078 { /* end of list */ }
1079 }
d76fa62d
AS
1080};
1081
2cae6f5e
GH
1082static QEMUMachine pc_machine_v0_11 = {
1083 .name = "pc-0.11",
1084 .desc = "Standard PC, qemu 0.11",
1085 .init = pc_init_pci,
1086 .max_cpus = 255,
1087 .compat_props = (GlobalProperty[]) {
1088 {
1089 .driver = "virtio-blk-pci",
1090 .property = "vectors",
1091 .value = stringify(0),
8bfbde6d
AS
1092 },{
1093 .driver = "virtio-serial-pci",
1094 .property = "max_nr_ports",
1095 .value = stringify(1),
1096 },{
1097 .driver = "virtio-serial-pci",
1098 .property = "vectors",
1099 .value = stringify(0),
374ef704
GH
1100 },{
1101 .driver = "ide-drive",
1102 .property = "ver",
1103 .value = "0.11",
1104 },{
1105 .driver = "scsi-disk",
1106 .property = "ver",
1107 .value = "0.11",
20a86364
GH
1108 },{
1109 .driver = "PCI",
1110 .property = "rombar",
1111 .value = stringify(0),
2cae6f5e
GH
1112 },
1113 { /* end of list */ }
1114 }
1115};
1116
96cc1810
GH
1117static QEMUMachine pc_machine_v0_10 = {
1118 .name = "pc-0.10",
1119 .desc = "Standard PC, qemu 0.10",
1120 .init = pc_init_pci,
1121 .max_cpus = 255,
458fb679 1122 .compat_props = (GlobalProperty[]) {
ab73ff29
GH
1123 {
1124 .driver = "virtio-blk-pci",
1125 .property = "class",
1126 .value = stringify(PCI_CLASS_STORAGE_OTHER),
d6beee99 1127 },{
98b19252 1128 .driver = "virtio-serial-pci",
d6beee99
GH
1129 .property = "class",
1130 .value = stringify(PCI_CLASS_DISPLAY_OTHER),
8bfbde6d
AS
1131 },{
1132 .driver = "virtio-serial-pci",
1133 .property = "max_nr_ports",
1134 .value = stringify(1),
1135 },{
1136 .driver = "virtio-serial-pci",
1137 .property = "vectors",
1138 .value = stringify(0),
a1e0fea5
GH
1139 },{
1140 .driver = "virtio-net-pci",
1141 .property = "vectors",
1142 .value = stringify(0),
177539e0
GH
1143 },{
1144 .driver = "virtio-blk-pci",
1145 .property = "vectors",
1146 .value = stringify(0),
374ef704
GH
1147 },{
1148 .driver = "ide-drive",
1149 .property = "ver",
1150 .value = "0.10",
1151 },{
1152 .driver = "scsi-disk",
1153 .property = "ver",
1154 .value = "0.10",
20a86364
GH
1155 },{
1156 .driver = "PCI",
1157 .property = "rombar",
1158 .value = stringify(0),
ab73ff29 1159 },
96cc1810
GH
1160 { /* end of list */ }
1161 },
1162};
1163
f80f9ec9 1164static QEMUMachine isapc_machine = {
a245f2e7
AJ
1165 .name = "isapc",
1166 .desc = "ISA-only PC",
1167 .init = pc_init_isa,
b2097003 1168 .max_cpus = 1,
b5ff2d6e 1169};
f80f9ec9
AL
1170
1171static void pc_machine_init(void)
1172{
1173 qemu_register_machine(&pc_machine);
d76fa62d 1174 qemu_register_machine(&pc_machine_v0_12);
2cae6f5e 1175 qemu_register_machine(&pc_machine_v0_11);
96cc1810 1176 qemu_register_machine(&pc_machine_v0_10);
f80f9ec9
AL
1177 qemu_register_machine(&isapc_machine);
1178}
1179
1180machine_init(pc_machine_init);