]> git.proxmox.com Git - mirror_qemu.git/blame - hw/pc.h
Fix typo that leads to out of bounds array access on big endian systems
[mirror_qemu.git] / hw / pc.h
CommitLineData
87ecb68b
PB
1#ifndef HW_PC_H
2#define HW_PC_H
376253ec
AL
3
4#include "qemu-common.h"
5
87ecb68b
PB
6/* PC-style peripherals (also used by other machines). */
7
8/* serial.c */
9
b6cd0ea1
AJ
10SerialState *serial_init(int base, qemu_irq irq, int baudbase,
11 CharDriverState *chr);
87ecb68b 12SerialState *serial_mm_init (target_phys_addr_t base, int it_shift,
b6cd0ea1
AJ
13 qemu_irq irq, int baudbase,
14 CharDriverState *chr, int ioregister);
87ecb68b
PB
15uint32_t serial_mm_readb (void *opaque, target_phys_addr_t addr);
16void serial_mm_writeb (void *opaque, target_phys_addr_t addr, uint32_t value);
17uint32_t serial_mm_readw (void *opaque, target_phys_addr_t addr);
18void serial_mm_writew (void *opaque, target_phys_addr_t addr, uint32_t value);
19uint32_t serial_mm_readl (void *opaque, target_phys_addr_t addr);
20void serial_mm_writel (void *opaque, target_phys_addr_t addr, uint32_t value);
21
22/* parallel.c */
23
24typedef struct ParallelState ParallelState;
25ParallelState *parallel_init(int base, qemu_irq irq, CharDriverState *chr);
26ParallelState *parallel_mm_init(target_phys_addr_t base, int it_shift, qemu_irq irq, CharDriverState *chr);
27
28/* i8259.c */
29
30typedef struct PicState2 PicState2;
31extern PicState2 *isa_pic;
32void pic_set_irq(int irq, int level);
33void pic_set_irq_new(void *opaque, int irq, int level);
34qemu_irq *i8259_init(qemu_irq parent_irq);
35void pic_set_alt_irq_func(PicState2 *s, SetIRQFunc *alt_irq_func,
36 void *alt_irq_opaque);
37int pic_read_irq(PicState2 *s);
38void pic_update_irq(PicState2 *s);
39uint32_t pic_intack_read(PicState2 *s);
376253ec
AL
40void pic_info(Monitor *mon);
41void irq_info(Monitor *mon);
87ecb68b
PB
42
43/* APIC */
44typedef struct IOAPICState IOAPICState;
610626af
AL
45void apic_deliver_irq(uint8_t dest, uint8_t dest_mode,
46 uint8_t delivery_mode,
47 uint8_t vector_num, uint8_t polarity,
48 uint8_t trigger_mode);
87ecb68b
PB
49int apic_init(CPUState *env);
50int apic_accept_pic_intr(CPUState *env);
1a7de94a 51void apic_deliver_pic_intr(CPUState *env, int level);
87ecb68b
PB
52int apic_get_interrupt(CPUState *env);
53IOAPICState *ioapic_init(void);
54void ioapic_set_irq(void *opaque, int vector, int level);
73822ec8
AL
55void apic_reset_irq_delivered(void);
56int apic_get_irq_delivered(void);
87ecb68b
PB
57
58/* i8254.c */
59
60#define PIT_FREQ 1193182
61
62typedef struct PITState PITState;
63
64PITState *pit_init(int base, qemu_irq irq);
65void pit_set_gate(PITState *pit, int channel, int val);
66int pit_get_gate(PITState *pit, int channel);
67int pit_get_initial_count(PITState *pit, int channel);
68int pit_get_mode(PITState *pit, int channel);
69int pit_get_out(PITState *pit, int channel, int64_t current_time);
70
bf4f74c0
AJ
71void hpet_pit_disable(void);
72void hpet_pit_enable(void);
73
87ecb68b 74/* vmport.c */
26fb5e48 75void vmport_init(void);
87ecb68b
PB
76void vmport_register(unsigned char command, IOPortReadFunc *func, void *opaque);
77
78/* vmmouse.c */
79void *vmmouse_init(void *m);
80
81/* pckbd.c */
82
83void i8042_init(qemu_irq kbd_irq, qemu_irq mouse_irq, uint32_t io_base);
84void i8042_mm_init(qemu_irq kbd_irq, qemu_irq mouse_irq,
4efbe58f
AJ
85 target_phys_addr_t base, ram_addr_t size,
86 target_phys_addr_t mask);
87ecb68b
PB
87
88/* mc146818rtc.c */
89
90typedef struct RTCState RTCState;
91
42fc73a1 92RTCState *rtc_init(int base, qemu_irq irq, int base_year);
100d9891 93RTCState *rtc_init_sqw(int base, qemu_irq irq, qemu_irq sqw_irq, int base_year);
42fc73a1
AJ
94RTCState *rtc_mm_init(target_phys_addr_t base, int it_shift, qemu_irq irq,
95 int base_year);
87ecb68b
PB
96void rtc_set_memory(RTCState *s, int addr, int val);
97void rtc_set_date(RTCState *s, const struct tm *tm);
0bacd130 98void cmos_set_s3_resume(void);
87ecb68b
PB
99
100/* pc.c */
101extern int fd_bootchk;
102
103void ioport_set_a20(int enable);
104int ioport_get_a20(void);
105
106/* acpi.c */
107extern int acpi_enabled;
80deece2
BS
108extern char *acpi_tables;
109extern size_t acpi_tables_len;
110
cf7a2fe2
AJ
111i2c_bus *piix4_pm_init(PCIBus *bus, int devfn, uint32_t smb_io_base,
112 qemu_irq sci_irq);
87ecb68b
PB
113void piix4_smbus_register_device(SMBusDevice *dev, uint8_t addr);
114void acpi_bios_init(void);
8a92ea2f 115int acpi_table_add(const char *table_desc);
87ecb68b 116
16b29ae1
AL
117/* hpet.c */
118extern int no_hpet;
119
87ecb68b
PB
120/* pcspk.c */
121void pcspk_init(PITState *);
22d83b14 122int pcspk_audio_init(qemu_irq *pic);
87ecb68b
PB
123
124/* piix_pci.c */
125PCIBus *i440fx_init(PCIDevice **pi440fx_state, qemu_irq *pic);
126void i440fx_set_smm(PCIDevice *d, int val);
127int piix3_init(PCIBus *bus, int devfn);
128void i440fx_init_memory_mappings(PCIDevice *d);
129
b1d8e52e 130extern PCIDevice *piix4_dev;
87ecb68b
PB
131int piix4_init(PCIBus *bus, int devfn);
132
133/* vga.c */
cb5a7aa8 134enum vga_retrace_method {
135 VGA_RETRACE_DUMB,
136 VGA_RETRACE_PRECISE
137};
138
139extern enum vga_retrace_method vga_retrace_method;
87ecb68b 140
17605071 141#if !defined(TARGET_SPARC) || defined(TARGET_SPARC64)
87ecb68b
PB
142#define VGA_RAM_SIZE (8192 * 1024)
143#else
144#define VGA_RAM_SIZE (9 * 1024 * 1024)
145#endif
146
b584726d
PB
147int isa_vga_init(int vga_ram_size);
148int pci_vga_init(PCIBus *bus, int vga_ram_size,
87ecb68b 149 unsigned long vga_bios_offset, int vga_bios_size);
b584726d
PB
150int isa_vga_mm_init(int vga_ram_size, target_phys_addr_t vram_base,
151 target_phys_addr_t ctrl_base, int it_shift);
87ecb68b
PB
152
153/* cirrus_vga.c */
b584726d
PB
154void pci_cirrus_vga_init(PCIBus *bus, int vga_ram_size);
155void isa_cirrus_vga_init(int vga_ram_size);
87ecb68b
PB
156
157/* ide.c */
158void isa_ide_init(int iobase, int iobase2, qemu_irq irq,
159 BlockDriverState *hd0, BlockDriverState *hd1);
160void pci_cmd646_ide_init(PCIBus *bus, BlockDriverState **hd_table,
161 int secondary_ide_enabled);
162void pci_piix3_ide_init(PCIBus *bus, BlockDriverState **hd_table, int devfn,
163 qemu_irq *pic);
164void pci_piix4_ide_init(PCIBus *bus, BlockDriverState **hd_table, int devfn,
165 qemu_irq *pic);
166
167/* ne2000.c */
168
169void isa_ne2000_init(int base, qemu_irq irq, NICInfo *nd);
170
171#endif