]> git.proxmox.com Git - mirror_qemu.git/blame - hw/pc.h
MIPS Magnum R4000 machine
[mirror_qemu.git] / hw / pc.h
CommitLineData
87ecb68b
PB
1#ifndef HW_PC_H
2#define HW_PC_H
3/* PC-style peripherals (also used by other machines). */
4
5/* serial.c */
6
7SerialState *serial_init(int base, qemu_irq irq, CharDriverState *chr);
8SerialState *serial_mm_init (target_phys_addr_t base, int it_shift,
9 qemu_irq irq, CharDriverState *chr,
10 int ioregister);
11uint32_t serial_mm_readb (void *opaque, target_phys_addr_t addr);
12void serial_mm_writeb (void *opaque, target_phys_addr_t addr, uint32_t value);
13uint32_t serial_mm_readw (void *opaque, target_phys_addr_t addr);
14void serial_mm_writew (void *opaque, target_phys_addr_t addr, uint32_t value);
15uint32_t serial_mm_readl (void *opaque, target_phys_addr_t addr);
16void serial_mm_writel (void *opaque, target_phys_addr_t addr, uint32_t value);
17
18/* parallel.c */
19
20typedef struct ParallelState ParallelState;
21ParallelState *parallel_init(int base, qemu_irq irq, CharDriverState *chr);
22ParallelState *parallel_mm_init(target_phys_addr_t base, int it_shift, qemu_irq irq, CharDriverState *chr);
23
24/* i8259.c */
25
26typedef struct PicState2 PicState2;
27extern PicState2 *isa_pic;
28void pic_set_irq(int irq, int level);
29void pic_set_irq_new(void *opaque, int irq, int level);
30qemu_irq *i8259_init(qemu_irq parent_irq);
31void pic_set_alt_irq_func(PicState2 *s, SetIRQFunc *alt_irq_func,
32 void *alt_irq_opaque);
33int pic_read_irq(PicState2 *s);
34void pic_update_irq(PicState2 *s);
35uint32_t pic_intack_read(PicState2 *s);
36void pic_info(void);
37void irq_info(void);
38
39/* APIC */
40typedef struct IOAPICState IOAPICState;
41
42int apic_init(CPUState *env);
43int apic_accept_pic_intr(CPUState *env);
44int apic_get_interrupt(CPUState *env);
45IOAPICState *ioapic_init(void);
46void ioapic_set_irq(void *opaque, int vector, int level);
47
48/* i8254.c */
49
50#define PIT_FREQ 1193182
51
52typedef struct PITState PITState;
53
54PITState *pit_init(int base, qemu_irq irq);
55void pit_set_gate(PITState *pit, int channel, int val);
56int pit_get_gate(PITState *pit, int channel);
57int pit_get_initial_count(PITState *pit, int channel);
58int pit_get_mode(PITState *pit, int channel);
59int pit_get_out(PITState *pit, int channel, int64_t current_time);
60
61/* vmport.c */
62void vmport_init(CPUState *env);
63void vmport_register(unsigned char command, IOPortReadFunc *func, void *opaque);
64
65/* vmmouse.c */
66void *vmmouse_init(void *m);
67
68/* pckbd.c */
69
70void i8042_init(qemu_irq kbd_irq, qemu_irq mouse_irq, uint32_t io_base);
71void i8042_mm_init(qemu_irq kbd_irq, qemu_irq mouse_irq,
72 target_phys_addr_t base, int it_shift);
73
74/* mc146818rtc.c */
75
76typedef struct RTCState RTCState;
77
78RTCState *rtc_init(int base, qemu_irq irq);
79RTCState *rtc_mm_init(target_phys_addr_t base, int it_shift, qemu_irq irq);
80void rtc_set_memory(RTCState *s, int addr, int val);
81void rtc_set_date(RTCState *s, const struct tm *tm);
82
83/* pc.c */
84extern int fd_bootchk;
85
86void ioport_set_a20(int enable);
87int ioport_get_a20(void);
88
89/* acpi.c */
90extern int acpi_enabled;
cf7a2fe2
AJ
91i2c_bus *piix4_pm_init(PCIBus *bus, int devfn, uint32_t smb_io_base,
92 qemu_irq sci_irq);
87ecb68b
PB
93void piix4_smbus_register_device(SMBusDevice *dev, uint8_t addr);
94void acpi_bios_init(void);
95
96/* pcspk.c */
97void pcspk_init(PITState *);
98int pcspk_audio_init(AudioState *, qemu_irq *pic);
99
100/* piix_pci.c */
101PCIBus *i440fx_init(PCIDevice **pi440fx_state, qemu_irq *pic);
102void i440fx_set_smm(PCIDevice *d, int val);
103int piix3_init(PCIBus *bus, int devfn);
104void i440fx_init_memory_mappings(PCIDevice *d);
105
106int piix4_init(PCIBus *bus, int devfn);
107
108/* vga.c */
109
110#ifndef TARGET_SPARC
111#define VGA_RAM_SIZE (8192 * 1024)
112#else
113#define VGA_RAM_SIZE (9 * 1024 * 1024)
114#endif
115
116int isa_vga_init(DisplayState *ds, uint8_t *vga_ram_base,
117 unsigned long vga_ram_offset, int vga_ram_size);
118int pci_vga_init(PCIBus *bus, DisplayState *ds, uint8_t *vga_ram_base,
119 unsigned long vga_ram_offset, int vga_ram_size,
120 unsigned long vga_bios_offset, int vga_bios_size);
121int isa_vga_mm_init(DisplayState *ds, uint8_t *vga_ram_base,
122 unsigned long vga_ram_offset, int vga_ram_size,
123 target_phys_addr_t vram_base, target_phys_addr_t ctrl_base,
124 int it_shift);
125
126/* cirrus_vga.c */
127void pci_cirrus_vga_init(PCIBus *bus, DisplayState *ds, uint8_t *vga_ram_base,
128 unsigned long vga_ram_offset, int vga_ram_size);
129void isa_cirrus_vga_init(DisplayState *ds, uint8_t *vga_ram_base,
130 unsigned long vga_ram_offset, int vga_ram_size);
131
132/* ide.c */
133void isa_ide_init(int iobase, int iobase2, qemu_irq irq,
134 BlockDriverState *hd0, BlockDriverState *hd1);
135void pci_cmd646_ide_init(PCIBus *bus, BlockDriverState **hd_table,
136 int secondary_ide_enabled);
137void pci_piix3_ide_init(PCIBus *bus, BlockDriverState **hd_table, int devfn,
138 qemu_irq *pic);
139void pci_piix4_ide_init(PCIBus *bus, BlockDriverState **hd_table, int devfn,
140 qemu_irq *pic);
141
142/* ne2000.c */
143
144void isa_ne2000_init(int base, qemu_irq irq, NICInfo *nd);
145
146#endif