]> git.proxmox.com Git - mirror_qemu.git/blame - hw/pc.h
add virtio-console initializer for powerpc (Christian Ehrhardt)
[mirror_qemu.git] / hw / pc.h
CommitLineData
87ecb68b
PB
1#ifndef HW_PC_H
2#define HW_PC_H
3/* PC-style peripherals (also used by other machines). */
4
5/* serial.c */
6
b6cd0ea1
AJ
7SerialState *serial_init(int base, qemu_irq irq, int baudbase,
8 CharDriverState *chr);
87ecb68b 9SerialState *serial_mm_init (target_phys_addr_t base, int it_shift,
b6cd0ea1
AJ
10 qemu_irq irq, int baudbase,
11 CharDriverState *chr, int ioregister);
87ecb68b
PB
12uint32_t serial_mm_readb (void *opaque, target_phys_addr_t addr);
13void serial_mm_writeb (void *opaque, target_phys_addr_t addr, uint32_t value);
14uint32_t serial_mm_readw (void *opaque, target_phys_addr_t addr);
15void serial_mm_writew (void *opaque, target_phys_addr_t addr, uint32_t value);
16uint32_t serial_mm_readl (void *opaque, target_phys_addr_t addr);
17void serial_mm_writel (void *opaque, target_phys_addr_t addr, uint32_t value);
18
19/* parallel.c */
20
21typedef struct ParallelState ParallelState;
22ParallelState *parallel_init(int base, qemu_irq irq, CharDriverState *chr);
23ParallelState *parallel_mm_init(target_phys_addr_t base, int it_shift, qemu_irq irq, CharDriverState *chr);
24
25/* i8259.c */
26
27typedef struct PicState2 PicState2;
28extern PicState2 *isa_pic;
29void pic_set_irq(int irq, int level);
30void pic_set_irq_new(void *opaque, int irq, int level);
31qemu_irq *i8259_init(qemu_irq parent_irq);
32void pic_set_alt_irq_func(PicState2 *s, SetIRQFunc *alt_irq_func,
33 void *alt_irq_opaque);
34int pic_read_irq(PicState2 *s);
35void pic_update_irq(PicState2 *s);
36uint32_t pic_intack_read(PicState2 *s);
37void pic_info(void);
38void irq_info(void);
39
40/* APIC */
41typedef struct IOAPICState IOAPICState;
42
43int apic_init(CPUState *env);
44int apic_accept_pic_intr(CPUState *env);
1a7de94a 45void apic_deliver_pic_intr(CPUState *env, int level);
87ecb68b
PB
46int apic_get_interrupt(CPUState *env);
47IOAPICState *ioapic_init(void);
48void ioapic_set_irq(void *opaque, int vector, int level);
49
50/* i8254.c */
51
52#define PIT_FREQ 1193182
53
54typedef struct PITState PITState;
55
56PITState *pit_init(int base, qemu_irq irq);
57void pit_set_gate(PITState *pit, int channel, int val);
58int pit_get_gate(PITState *pit, int channel);
59int pit_get_initial_count(PITState *pit, int channel);
60int pit_get_mode(PITState *pit, int channel);
61int pit_get_out(PITState *pit, int channel, int64_t current_time);
62
bf4f74c0
AJ
63void hpet_pit_disable(void);
64void hpet_pit_enable(void);
65
87ecb68b 66/* vmport.c */
26fb5e48 67void vmport_init(void);
87ecb68b
PB
68void vmport_register(unsigned char command, IOPortReadFunc *func, void *opaque);
69
70/* vmmouse.c */
71void *vmmouse_init(void *m);
72
73/* pckbd.c */
74
75void i8042_init(qemu_irq kbd_irq, qemu_irq mouse_irq, uint32_t io_base);
76void i8042_mm_init(qemu_irq kbd_irq, qemu_irq mouse_irq,
4efbe58f
AJ
77 target_phys_addr_t base, ram_addr_t size,
78 target_phys_addr_t mask);
87ecb68b
PB
79
80/* mc146818rtc.c */
81
82typedef struct RTCState RTCState;
83
84RTCState *rtc_init(int base, qemu_irq irq);
85RTCState *rtc_mm_init(target_phys_addr_t base, int it_shift, qemu_irq irq);
86void rtc_set_memory(RTCState *s, int addr, int val);
87void rtc_set_date(RTCState *s, const struct tm *tm);
0bacd130 88void cmos_set_s3_resume(void);
87ecb68b
PB
89
90/* pc.c */
91extern int fd_bootchk;
92
93void ioport_set_a20(int enable);
94int ioport_get_a20(void);
95
96/* acpi.c */
97extern int acpi_enabled;
cf7a2fe2
AJ
98i2c_bus *piix4_pm_init(PCIBus *bus, int devfn, uint32_t smb_io_base,
99 qemu_irq sci_irq);
87ecb68b
PB
100void piix4_smbus_register_device(SMBusDevice *dev, uint8_t addr);
101void acpi_bios_init(void);
102
16b29ae1
AL
103/* hpet.c */
104extern int no_hpet;
105
87ecb68b
PB
106/* pcspk.c */
107void pcspk_init(PITState *);
108int pcspk_audio_init(AudioState *, qemu_irq *pic);
109
110/* piix_pci.c */
111PCIBus *i440fx_init(PCIDevice **pi440fx_state, qemu_irq *pic);
112void i440fx_set_smm(PCIDevice *d, int val);
113int piix3_init(PCIBus *bus, int devfn);
114void i440fx_init_memory_mappings(PCIDevice *d);
115
b1d8e52e 116extern PCIDevice *piix4_dev;
87ecb68b
PB
117int piix4_init(PCIBus *bus, int devfn);
118
119/* vga.c */
cb5a7aa8 120enum vga_retrace_method {
121 VGA_RETRACE_DUMB,
122 VGA_RETRACE_PRECISE
123};
124
125extern enum vga_retrace_method vga_retrace_method;
87ecb68b
PB
126
127#ifndef TARGET_SPARC
128#define VGA_RAM_SIZE (8192 * 1024)
129#else
130#define VGA_RAM_SIZE (9 * 1024 * 1024)
131#endif
132
133int isa_vga_init(DisplayState *ds, uint8_t *vga_ram_base,
134 unsigned long vga_ram_offset, int vga_ram_size);
135int pci_vga_init(PCIBus *bus, DisplayState *ds, uint8_t *vga_ram_base,
136 unsigned long vga_ram_offset, int vga_ram_size,
137 unsigned long vga_bios_offset, int vga_bios_size);
138int isa_vga_mm_init(DisplayState *ds, uint8_t *vga_ram_base,
139 unsigned long vga_ram_offset, int vga_ram_size,
140 target_phys_addr_t vram_base, target_phys_addr_t ctrl_base,
141 int it_shift);
142
143/* cirrus_vga.c */
144void pci_cirrus_vga_init(PCIBus *bus, DisplayState *ds, uint8_t *vga_ram_base,
4efe2755 145 ram_addr_t vga_ram_offset, int vga_ram_size);
87ecb68b 146void isa_cirrus_vga_init(DisplayState *ds, uint8_t *vga_ram_base,
4efe2755 147 ram_addr_t vga_ram_offset, int vga_ram_size);
87ecb68b
PB
148
149/* ide.c */
150void isa_ide_init(int iobase, int iobase2, qemu_irq irq,
151 BlockDriverState *hd0, BlockDriverState *hd1);
152void pci_cmd646_ide_init(PCIBus *bus, BlockDriverState **hd_table,
153 int secondary_ide_enabled);
154void pci_piix3_ide_init(PCIBus *bus, BlockDriverState **hd_table, int devfn,
155 qemu_irq *pic);
156void pci_piix4_ide_init(PCIBus *bus, BlockDriverState **hd_table, int devfn,
157 qemu_irq *pic);
158
159/* ne2000.c */
160
161void isa_ne2000_init(int base, qemu_irq irq, NICInfo *nd);
162
163#endif