]> git.proxmox.com Git - mirror_qemu.git/blame - hw/pc.h
Sparse fixes: truncation by cast
[mirror_qemu.git] / hw / pc.h
CommitLineData
87ecb68b
PB
1#ifndef HW_PC_H
2#define HW_PC_H
376253ec
AL
3
4#include "qemu-common.h"
5
87ecb68b
PB
6/* PC-style peripherals (also used by other machines). */
7
8/* serial.c */
9
b6cd0ea1
AJ
10SerialState *serial_init(int base, qemu_irq irq, int baudbase,
11 CharDriverState *chr);
87ecb68b 12SerialState *serial_mm_init (target_phys_addr_t base, int it_shift,
b6cd0ea1
AJ
13 qemu_irq irq, int baudbase,
14 CharDriverState *chr, int ioregister);
87ecb68b
PB
15uint32_t serial_mm_readb (void *opaque, target_phys_addr_t addr);
16void serial_mm_writeb (void *opaque, target_phys_addr_t addr, uint32_t value);
17uint32_t serial_mm_readw (void *opaque, target_phys_addr_t addr);
18void serial_mm_writew (void *opaque, target_phys_addr_t addr, uint32_t value);
19uint32_t serial_mm_readl (void *opaque, target_phys_addr_t addr);
20void serial_mm_writel (void *opaque, target_phys_addr_t addr, uint32_t value);
21
22/* parallel.c */
23
24typedef struct ParallelState ParallelState;
25ParallelState *parallel_init(int base, qemu_irq irq, CharDriverState *chr);
26ParallelState *parallel_mm_init(target_phys_addr_t base, int it_shift, qemu_irq irq, CharDriverState *chr);
27
28/* i8259.c */
29
30typedef struct PicState2 PicState2;
31extern PicState2 *isa_pic;
32void pic_set_irq(int irq, int level);
33void pic_set_irq_new(void *opaque, int irq, int level);
34qemu_irq *i8259_init(qemu_irq parent_irq);
35void pic_set_alt_irq_func(PicState2 *s, SetIRQFunc *alt_irq_func,
36 void *alt_irq_opaque);
37int pic_read_irq(PicState2 *s);
38void pic_update_irq(PicState2 *s);
39uint32_t pic_intack_read(PicState2 *s);
376253ec
AL
40void pic_info(Monitor *mon);
41void irq_info(Monitor *mon);
87ecb68b
PB
42
43/* APIC */
44typedef struct IOAPICState IOAPICState;
45
46int apic_init(CPUState *env);
47int apic_accept_pic_intr(CPUState *env);
1a7de94a 48void apic_deliver_pic_intr(CPUState *env, int level);
87ecb68b
PB
49int apic_get_interrupt(CPUState *env);
50IOAPICState *ioapic_init(void);
51void ioapic_set_irq(void *opaque, int vector, int level);
73822ec8
AL
52void apic_reset_irq_delivered(void);
53int apic_get_irq_delivered(void);
87ecb68b
PB
54
55/* i8254.c */
56
57#define PIT_FREQ 1193182
58
59typedef struct PITState PITState;
60
61PITState *pit_init(int base, qemu_irq irq);
62void pit_set_gate(PITState *pit, int channel, int val);
63int pit_get_gate(PITState *pit, int channel);
64int pit_get_initial_count(PITState *pit, int channel);
65int pit_get_mode(PITState *pit, int channel);
66int pit_get_out(PITState *pit, int channel, int64_t current_time);
67
bf4f74c0
AJ
68void hpet_pit_disable(void);
69void hpet_pit_enable(void);
70
87ecb68b 71/* vmport.c */
26fb5e48 72void vmport_init(void);
87ecb68b
PB
73void vmport_register(unsigned char command, IOPortReadFunc *func, void *opaque);
74
75/* vmmouse.c */
76void *vmmouse_init(void *m);
77
78/* pckbd.c */
79
80void i8042_init(qemu_irq kbd_irq, qemu_irq mouse_irq, uint32_t io_base);
81void i8042_mm_init(qemu_irq kbd_irq, qemu_irq mouse_irq,
4efbe58f
AJ
82 target_phys_addr_t base, ram_addr_t size,
83 target_phys_addr_t mask);
87ecb68b
PB
84
85/* mc146818rtc.c */
86
87typedef struct RTCState RTCState;
88
42fc73a1
AJ
89RTCState *rtc_init(int base, qemu_irq irq, int base_year);
90RTCState *rtc_mm_init(target_phys_addr_t base, int it_shift, qemu_irq irq,
91 int base_year);
87ecb68b
PB
92void rtc_set_memory(RTCState *s, int addr, int val);
93void rtc_set_date(RTCState *s, const struct tm *tm);
0bacd130 94void cmos_set_s3_resume(void);
87ecb68b
PB
95
96/* pc.c */
97extern int fd_bootchk;
98
99void ioport_set_a20(int enable);
100int ioport_get_a20(void);
101
102/* acpi.c */
103extern int acpi_enabled;
cf7a2fe2
AJ
104i2c_bus *piix4_pm_init(PCIBus *bus, int devfn, uint32_t smb_io_base,
105 qemu_irq sci_irq);
87ecb68b
PB
106void piix4_smbus_register_device(SMBusDevice *dev, uint8_t addr);
107void acpi_bios_init(void);
8a92ea2f 108int acpi_table_add(const char *table_desc);
87ecb68b 109
16b29ae1
AL
110/* hpet.c */
111extern int no_hpet;
112
87ecb68b
PB
113/* pcspk.c */
114void pcspk_init(PITState *);
115int pcspk_audio_init(AudioState *, qemu_irq *pic);
116
117/* piix_pci.c */
118PCIBus *i440fx_init(PCIDevice **pi440fx_state, qemu_irq *pic);
119void i440fx_set_smm(PCIDevice *d, int val);
120int piix3_init(PCIBus *bus, int devfn);
121void i440fx_init_memory_mappings(PCIDevice *d);
122
b1d8e52e 123extern PCIDevice *piix4_dev;
87ecb68b
PB
124int piix4_init(PCIBus *bus, int devfn);
125
126/* vga.c */
cb5a7aa8 127enum vga_retrace_method {
128 VGA_RETRACE_DUMB,
129 VGA_RETRACE_PRECISE
130};
131
132extern enum vga_retrace_method vga_retrace_method;
87ecb68b 133
17605071 134#if !defined(TARGET_SPARC) || defined(TARGET_SPARC64)
87ecb68b
PB
135#define VGA_RAM_SIZE (8192 * 1024)
136#else
137#define VGA_RAM_SIZE (9 * 1024 * 1024)
138#endif
139
3023f332 140int isa_vga_init(uint8_t *vga_ram_base,
87ecb68b 141 unsigned long vga_ram_offset, int vga_ram_size);
3023f332 142int pci_vga_init(PCIBus *bus, uint8_t *vga_ram_base,
87ecb68b
PB
143 unsigned long vga_ram_offset, int vga_ram_size,
144 unsigned long vga_bios_offset, int vga_bios_size);
3023f332 145int isa_vga_mm_init(uint8_t *vga_ram_base,
87ecb68b
PB
146 unsigned long vga_ram_offset, int vga_ram_size,
147 target_phys_addr_t vram_base, target_phys_addr_t ctrl_base,
148 int it_shift);
149
150/* cirrus_vga.c */
3023f332 151void pci_cirrus_vga_init(PCIBus *bus, uint8_t *vga_ram_base,
4efe2755 152 ram_addr_t vga_ram_offset, int vga_ram_size);
3023f332 153void isa_cirrus_vga_init(uint8_t *vga_ram_base,
4efe2755 154 ram_addr_t vga_ram_offset, int vga_ram_size);
87ecb68b
PB
155
156/* ide.c */
157void isa_ide_init(int iobase, int iobase2, qemu_irq irq,
158 BlockDriverState *hd0, BlockDriverState *hd1);
159void pci_cmd646_ide_init(PCIBus *bus, BlockDriverState **hd_table,
160 int secondary_ide_enabled);
161void pci_piix3_ide_init(PCIBus *bus, BlockDriverState **hd_table, int devfn,
162 qemu_irq *pic);
163void pci_piix4_ide_init(PCIBus *bus, BlockDriverState **hd_table, int devfn,
164 qemu_irq *pic);
165
166/* ne2000.c */
167
168void isa_ne2000_init(int base, qemu_irq irq, NICInfo *nd);
169
170#endif