]> git.proxmox.com Git - mirror_qemu.git/blame - hw/pc.h
KVM: cpuid function 2: store all values (Amit Shah)
[mirror_qemu.git] / hw / pc.h
CommitLineData
87ecb68b
PB
1#ifndef HW_PC_H
2#define HW_PC_H
3/* PC-style peripherals (also used by other machines). */
4
5/* serial.c */
6
b6cd0ea1
AJ
7SerialState *serial_init(int base, qemu_irq irq, int baudbase,
8 CharDriverState *chr);
87ecb68b 9SerialState *serial_mm_init (target_phys_addr_t base, int it_shift,
b6cd0ea1
AJ
10 qemu_irq irq, int baudbase,
11 CharDriverState *chr, int ioregister);
87ecb68b
PB
12uint32_t serial_mm_readb (void *opaque, target_phys_addr_t addr);
13void serial_mm_writeb (void *opaque, target_phys_addr_t addr, uint32_t value);
14uint32_t serial_mm_readw (void *opaque, target_phys_addr_t addr);
15void serial_mm_writew (void *opaque, target_phys_addr_t addr, uint32_t value);
16uint32_t serial_mm_readl (void *opaque, target_phys_addr_t addr);
17void serial_mm_writel (void *opaque, target_phys_addr_t addr, uint32_t value);
18
19/* parallel.c */
20
21typedef struct ParallelState ParallelState;
22ParallelState *parallel_init(int base, qemu_irq irq, CharDriverState *chr);
23ParallelState *parallel_mm_init(target_phys_addr_t base, int it_shift, qemu_irq irq, CharDriverState *chr);
24
25/* i8259.c */
26
27typedef struct PicState2 PicState2;
28extern PicState2 *isa_pic;
29void pic_set_irq(int irq, int level);
30void pic_set_irq_new(void *opaque, int irq, int level);
31qemu_irq *i8259_init(qemu_irq parent_irq);
32void pic_set_alt_irq_func(PicState2 *s, SetIRQFunc *alt_irq_func,
33 void *alt_irq_opaque);
34int pic_read_irq(PicState2 *s);
35void pic_update_irq(PicState2 *s);
36uint32_t pic_intack_read(PicState2 *s);
37void pic_info(void);
38void irq_info(void);
39
40/* APIC */
41typedef struct IOAPICState IOAPICState;
42
43int apic_init(CPUState *env);
44int apic_accept_pic_intr(CPUState *env);
1a7de94a 45void apic_deliver_pic_intr(CPUState *env, int level);
87ecb68b
PB
46int apic_get_interrupt(CPUState *env);
47IOAPICState *ioapic_init(void);
48void ioapic_set_irq(void *opaque, int vector, int level);
73822ec8
AL
49void apic_reset_irq_delivered(void);
50int apic_get_irq_delivered(void);
87ecb68b
PB
51
52/* i8254.c */
53
54#define PIT_FREQ 1193182
55
56typedef struct PITState PITState;
57
58PITState *pit_init(int base, qemu_irq irq);
59void pit_set_gate(PITState *pit, int channel, int val);
60int pit_get_gate(PITState *pit, int channel);
61int pit_get_initial_count(PITState *pit, int channel);
62int pit_get_mode(PITState *pit, int channel);
63int pit_get_out(PITState *pit, int channel, int64_t current_time);
64
bf4f74c0
AJ
65void hpet_pit_disable(void);
66void hpet_pit_enable(void);
67
87ecb68b 68/* vmport.c */
26fb5e48 69void vmport_init(void);
87ecb68b
PB
70void vmport_register(unsigned char command, IOPortReadFunc *func, void *opaque);
71
72/* vmmouse.c */
73void *vmmouse_init(void *m);
74
75/* pckbd.c */
76
77void i8042_init(qemu_irq kbd_irq, qemu_irq mouse_irq, uint32_t io_base);
78void i8042_mm_init(qemu_irq kbd_irq, qemu_irq mouse_irq,
4efbe58f
AJ
79 target_phys_addr_t base, ram_addr_t size,
80 target_phys_addr_t mask);
87ecb68b
PB
81
82/* mc146818rtc.c */
83
84typedef struct RTCState RTCState;
85
42fc73a1
AJ
86RTCState *rtc_init(int base, qemu_irq irq, int base_year);
87RTCState *rtc_mm_init(target_phys_addr_t base, int it_shift, qemu_irq irq,
88 int base_year);
87ecb68b
PB
89void rtc_set_memory(RTCState *s, int addr, int val);
90void rtc_set_date(RTCState *s, const struct tm *tm);
0bacd130 91void cmos_set_s3_resume(void);
87ecb68b
PB
92
93/* pc.c */
94extern int fd_bootchk;
95
96void ioport_set_a20(int enable);
97int ioport_get_a20(void);
98
99/* acpi.c */
100extern int acpi_enabled;
cf7a2fe2
AJ
101i2c_bus *piix4_pm_init(PCIBus *bus, int devfn, uint32_t smb_io_base,
102 qemu_irq sci_irq);
87ecb68b
PB
103void piix4_smbus_register_device(SMBusDevice *dev, uint8_t addr);
104void acpi_bios_init(void);
105
16b29ae1
AL
106/* hpet.c */
107extern int no_hpet;
108
87ecb68b
PB
109/* pcspk.c */
110void pcspk_init(PITState *);
111int pcspk_audio_init(AudioState *, qemu_irq *pic);
112
113/* piix_pci.c */
114PCIBus *i440fx_init(PCIDevice **pi440fx_state, qemu_irq *pic);
115void i440fx_set_smm(PCIDevice *d, int val);
116int piix3_init(PCIBus *bus, int devfn);
117void i440fx_init_memory_mappings(PCIDevice *d);
118
b1d8e52e 119extern PCIDevice *piix4_dev;
87ecb68b
PB
120int piix4_init(PCIBus *bus, int devfn);
121
122/* vga.c */
cb5a7aa8 123enum vga_retrace_method {
124 VGA_RETRACE_DUMB,
125 VGA_RETRACE_PRECISE
126};
127
128extern enum vga_retrace_method vga_retrace_method;
87ecb68b
PB
129
130#ifndef TARGET_SPARC
131#define VGA_RAM_SIZE (8192 * 1024)
132#else
133#define VGA_RAM_SIZE (9 * 1024 * 1024)
134#endif
135
3023f332 136int isa_vga_init(uint8_t *vga_ram_base,
87ecb68b 137 unsigned long vga_ram_offset, int vga_ram_size);
3023f332 138int pci_vga_init(PCIBus *bus, uint8_t *vga_ram_base,
87ecb68b
PB
139 unsigned long vga_ram_offset, int vga_ram_size,
140 unsigned long vga_bios_offset, int vga_bios_size);
3023f332 141int isa_vga_mm_init(uint8_t *vga_ram_base,
87ecb68b
PB
142 unsigned long vga_ram_offset, int vga_ram_size,
143 target_phys_addr_t vram_base, target_phys_addr_t ctrl_base,
144 int it_shift);
145
146/* cirrus_vga.c */
3023f332 147void pci_cirrus_vga_init(PCIBus *bus, uint8_t *vga_ram_base,
4efe2755 148 ram_addr_t vga_ram_offset, int vga_ram_size);
3023f332 149void isa_cirrus_vga_init(uint8_t *vga_ram_base,
4efe2755 150 ram_addr_t vga_ram_offset, int vga_ram_size);
87ecb68b
PB
151
152/* ide.c */
153void isa_ide_init(int iobase, int iobase2, qemu_irq irq,
154 BlockDriverState *hd0, BlockDriverState *hd1);
155void pci_cmd646_ide_init(PCIBus *bus, BlockDriverState **hd_table,
156 int secondary_ide_enabled);
157void pci_piix3_ide_init(PCIBus *bus, BlockDriverState **hd_table, int devfn,
158 qemu_irq *pic);
159void pci_piix4_ide_init(PCIBus *bus, BlockDriverState **hd_table, int devfn,
160 qemu_irq *pic);
161
162/* ne2000.c */
163
164void isa_ne2000_init(int base, qemu_irq irq, NICInfo *nd);
165
166#endif