]> git.proxmox.com Git - mirror_qemu.git/blame - hw/pci/pci.c
acpi: add a missing backslash to the \_SB scope.
[mirror_qemu.git] / hw / pci / pci.c
CommitLineData
69b91039
FB
1/*
2 * QEMU PCI bus manager
3 *
4 * Copyright (c) 2004 Fabrice Bellard
5fafdf24 5 *
69b91039
FB
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
c759b24f
MT
24#include "hw/hw.h"
25#include "hw/pci/pci.h"
26#include "hw/pci/pci_bridge.h"
06aac7bd 27#include "hw/pci/pci_bus.h"
568f0690 28#include "hw/pci/pci_host.h"
83c9089e 29#include "monitor/monitor.h"
1422e32d 30#include "net/net.h"
9c17d615 31#include "sysemu/sysemu.h"
c759b24f 32#include "hw/loader.h"
1de7afc9 33#include "qemu/range.h"
79627472 34#include "qmp-commands.h"
7828d750 35#include "trace.h"
c759b24f
MT
36#include "hw/pci/msi.h"
37#include "hw/pci/msix.h"
022c62cb 38#include "exec/address-spaces.h"
5e954943 39#include "hw/hotplug.h"
69b91039
FB
40
41//#define DEBUG_PCI
d8d2e079 42#ifdef DEBUG_PCI
2e49d64a 43# define PCI_DPRINTF(format, ...) printf(format, ## __VA_ARGS__)
d8d2e079
IY
44#else
45# define PCI_DPRINTF(format, ...) do { } while (0)
46#endif
69b91039 47
10c4c98a 48static void pcibus_dev_print(Monitor *mon, DeviceState *dev, int indent);
4f43c1ff 49static char *pcibus_get_dev_path(DeviceState *dev);
5e0259e7 50static char *pcibus_get_fw_dev_path(DeviceState *dev);
dcc20931 51static void pcibus_reset(BusState *qbus);
10c4c98a 52
3cb75a7c
PB
53static Property pci_props[] = {
54 DEFINE_PROP_PCI_DEVFN("addr", PCIDevice, devfn, -1),
55 DEFINE_PROP_STRING("romfile", PCIDevice, romfile),
56 DEFINE_PROP_UINT32("rombar", PCIDevice, rom_bar, 1),
57 DEFINE_PROP_BIT("multifunction", PCIDevice, cap_present,
58 QEMU_PCI_CAP_MULTIFUNCTION_BITNR, false),
59 DEFINE_PROP_BIT("command_serr_enable", PCIDevice, cap_present,
60 QEMU_PCI_CAP_SERR_BITNR, true),
61 DEFINE_PROP_END_OF_LIST()
62};
63
d2f69df7
BD
64static const VMStateDescription vmstate_pcibus = {
65 .name = "PCIBUS",
66 .version_id = 1,
67 .minimum_version_id = 1,
d49805ae 68 .fields = (VMStateField[]) {
d2f69df7
BD
69 VMSTATE_INT32_EQUAL(nirq, PCIBus),
70 VMSTATE_VARRAY_INT32(irq_count, PCIBus,
71 nirq, 0, vmstate_info_int32,
72 int32_t),
73 VMSTATE_END_OF_LIST()
74 }
75};
76
77static void pci_bus_realize(BusState *qbus, Error **errp)
78{
79 PCIBus *bus = PCI_BUS(qbus);
80
81 vmstate_register(NULL, -1, &vmstate_pcibus, bus);
82}
83
84static void pci_bus_unrealize(BusState *qbus, Error **errp)
85{
86 PCIBus *bus = PCI_BUS(qbus);
87
88 vmstate_unregister(NULL, &vmstate_pcibus, bus);
89}
90
0d936928
AL
91static void pci_bus_class_init(ObjectClass *klass, void *data)
92{
93 BusClass *k = BUS_CLASS(klass);
94
95 k->print_dev = pcibus_dev_print;
96 k->get_dev_path = pcibus_get_dev_path;
97 k->get_fw_dev_path = pcibus_get_fw_dev_path;
d2f69df7
BD
98 k->realize = pci_bus_realize;
99 k->unrealize = pci_bus_unrealize;
0d936928
AL
100 k->reset = pcibus_reset;
101}
102
103static const TypeInfo pci_bus_info = {
104 .name = TYPE_PCI_BUS,
105 .parent = TYPE_BUS,
106 .instance_size = sizeof(PCIBus),
107 .class_init = pci_bus_class_init,
30468f78 108};
69b91039 109
3a861c46
AW
110static const TypeInfo pcie_bus_info = {
111 .name = TYPE_PCIE_BUS,
112 .parent = TYPE_PCI_BUS,
113};
114
d662210a 115static PCIBus *pci_find_bus_nr(PCIBus *bus, int bus_num);
1941d19c 116static void pci_update_mappings(PCIDevice *d);
d98f08f5 117static void pci_irq_handler(void *opaque, int irq_num, int level);
133e9b22 118static void pci_add_option_rom(PCIDevice *pdev, bool is_default_rom, Error **);
230741dc 119static void pci_del_option_rom(PCIDevice *pdev);
1941d19c 120
d350d97d
AL
121static uint16_t pci_default_sub_vendor_id = PCI_SUBVENDOR_ID_REDHAT_QUMRANET;
122static uint16_t pci_default_sub_device_id = PCI_SUBDEVICE_ID_QEMU;
e822a52a 123
7588e2b0 124static QLIST_HEAD(, PCIHostState) pci_host_bridges;
30468f78 125
b3b11697 126static int pci_bar(PCIDevice *d, int reg)
5330de09 127{
b3b11697
IY
128 uint8_t type;
129
130 if (reg != PCI_ROM_SLOT)
131 return PCI_BASE_ADDRESS_0 + reg * 4;
132
133 type = d->config[PCI_HEADER_TYPE] & ~PCI_HEADER_TYPE_MULTI_FUNCTION;
134 return type == PCI_HEADER_TYPE_BRIDGE ? PCI_ROM_ADDRESS1 : PCI_ROM_ADDRESS;
5330de09
MT
135}
136
d036bb21
MT
137static inline int pci_irq_state(PCIDevice *d, int irq_num)
138{
139 return (d->irq_state >> irq_num) & 0x1;
140}
141
142static inline void pci_set_irq_state(PCIDevice *d, int irq_num, int level)
143{
144 d->irq_state &= ~(0x1 << irq_num);
145 d->irq_state |= level << irq_num;
146}
147
148static void pci_change_irq_level(PCIDevice *pci_dev, int irq_num, int change)
149{
150 PCIBus *bus;
151 for (;;) {
152 bus = pci_dev->bus;
153 irq_num = bus->map_irq(pci_dev, irq_num);
154 if (bus->set_irq)
155 break;
156 pci_dev = bus->parent_dev;
157 }
158 bus->irq_count[irq_num] += change;
159 bus->set_irq(bus->irq_opaque, irq_num, bus->irq_count[irq_num] != 0);
160}
161
9ddf8437
IY
162int pci_bus_get_irq_level(PCIBus *bus, int irq_num)
163{
164 assert(irq_num >= 0);
165 assert(irq_num < bus->nirq);
166 return !!bus->irq_count[irq_num];
167}
168
f9bf77dd
MT
169/* Update interrupt status bit in config space on interrupt
170 * state change. */
171static void pci_update_irq_status(PCIDevice *dev)
172{
173 if (dev->irq_state) {
174 dev->config[PCI_STATUS] |= PCI_STATUS_INTERRUPT;
175 } else {
176 dev->config[PCI_STATUS] &= ~PCI_STATUS_INTERRUPT;
177 }
178}
179
4c92325b
IY
180void pci_device_deassert_intx(PCIDevice *dev)
181{
182 int i;
183 for (i = 0; i < PCI_NUM_PINS; ++i) {
d98f08f5 184 pci_irq_handler(dev, i, 0);
4c92325b
IY
185 }
186}
187
dcc20931 188static void pci_do_device_reset(PCIDevice *dev)
5330de09 189{
c0b1905b 190 int r;
6fc4925b 191
4c92325b 192 pci_device_deassert_intx(dev);
58b59014
CR
193 assert(dev->irq_state == 0);
194
ebabb67a 195 /* Clear all writable bits */
99443c21 196 pci_word_test_and_clear_mask(dev->config + PCI_COMMAND,
f9aebe2e
MT
197 pci_get_word(dev->wmask + PCI_COMMAND) |
198 pci_get_word(dev->w1cmask + PCI_COMMAND));
89d437df
IY
199 pci_word_test_and_clear_mask(dev->config + PCI_STATUS,
200 pci_get_word(dev->wmask + PCI_STATUS) |
201 pci_get_word(dev->w1cmask + PCI_STATUS));
c0b1905b
MT
202 dev->config[PCI_CACHE_LINE_SIZE] = 0x0;
203 dev->config[PCI_INTERRUPT_LINE] = 0x0;
204 for (r = 0; r < PCI_NUM_REGIONS; ++r) {
71ebd6dc
IY
205 PCIIORegion *region = &dev->io_regions[r];
206 if (!region->size) {
c0b1905b
MT
207 continue;
208 }
71ebd6dc
IY
209
210 if (!(region->type & PCI_BASE_ADDRESS_SPACE_IO) &&
211 region->type & PCI_BASE_ADDRESS_MEM_TYPE_64) {
212 pci_set_quad(dev->config + pci_bar(dev, r), region->type);
213 } else {
214 pci_set_long(dev->config + pci_bar(dev, r), region->type);
215 }
c0b1905b
MT
216 }
217 pci_update_mappings(dev);
cbd2d434
JK
218
219 msi_reset(dev);
220 msix_reset(dev);
5330de09
MT
221}
222
dcc20931
PB
223/*
224 * This function is called on #RST and FLR.
225 * FLR if PCI_EXP_DEVCTL_BCR_FLR is set
226 */
227void pci_device_reset(PCIDevice *dev)
228{
229 qdev_reset_all(&dev->qdev);
230 pci_do_device_reset(dev);
231}
232
9bb33586
IY
233/*
234 * Trigger pci bus reset under a given bus.
dcc20931
PB
235 * Called via qbus_reset_all on RST# assert, after the devices
236 * have been reset qdev_reset_all-ed already.
9bb33586 237 */
dcc20931 238static void pcibus_reset(BusState *qbus)
6eaa6847 239{
81e3e75b 240 PCIBus *bus = DO_UPCAST(PCIBus, qbus, qbus);
6eaa6847
GN
241 int i;
242
5330de09
MT
243 for (i = 0; i < ARRAY_SIZE(bus->devices); ++i) {
244 if (bus->devices[i]) {
dcc20931 245 pci_do_device_reset(bus->devices[i]);
5330de09 246 }
6eaa6847 247 }
9bb33586 248
9bdbbfc3
PB
249 for (i = 0; i < bus->nirq; i++) {
250 assert(bus->irq_count[i] == 0);
251 }
9bb33586
IY
252}
253
7588e2b0 254static void pci_host_bus_register(PCIBus *bus, DeviceState *parent)
e822a52a 255{
7588e2b0
DG
256 PCIHostState *host_bridge = PCI_HOST_BRIDGE(parent);
257
258 QLIST_INSERT_HEAD(&pci_host_bridges, host_bridge, next);
e822a52a
IY
259}
260
1ef7a2a2 261PCIBus *pci_find_primary_bus(void)
e822a52a 262{
9bc47305 263 PCIBus *primary_bus = NULL;
7588e2b0 264 PCIHostState *host;
e822a52a 265
7588e2b0 266 QLIST_FOREACH(host, &pci_host_bridges, next) {
9bc47305
DG
267 if (primary_bus) {
268 /* We have multiple root buses, refuse to select a primary */
269 return NULL;
e822a52a 270 }
9bc47305 271 primary_bus = host->bus;
e822a52a
IY
272 }
273
9bc47305 274 return primary_bus;
e822a52a
IY
275}
276
c473d18d 277PCIBus *pci_device_root_bus(const PCIDevice *d)
e075e788 278{
c473d18d 279 PCIBus *bus = d->bus;
e075e788 280
e075e788
IY
281 while ((d = bus->parent_dev) != NULL) {
282 bus = d->bus;
283 }
284
c473d18d
DG
285 return bus;
286}
287
568f0690 288const char *pci_root_bus_path(PCIDevice *dev)
c473d18d 289{
568f0690
DG
290 PCIBus *rootbus = pci_device_root_bus(dev);
291 PCIHostState *host_bridge = PCI_HOST_BRIDGE(rootbus->qbus.parent);
292 PCIHostBridgeClass *hc = PCI_HOST_BRIDGE_GET_CLASS(host_bridge);
c473d18d 293
568f0690
DG
294 assert(!rootbus->parent_dev);
295 assert(host_bridge->bus == rootbus);
296
297 if (hc->root_bus_path) {
298 return (*hc->root_bus_path)(host_bridge, rootbus);
e075e788
IY
299 }
300
568f0690 301 return rootbus->qbus.name;
e075e788
IY
302}
303
4fec6404 304static void pci_bus_init(PCIBus *bus, DeviceState *parent,
1e39101c 305 const char *name,
aee97b84
AK
306 MemoryRegion *address_space_mem,
307 MemoryRegion *address_space_io,
1e39101c 308 uint8_t devfn_min)
30468f78 309{
6fa84913 310 assert(PCI_FUNC(devfn_min) == 0);
502a5395 311 bus->devfn_min = devfn_min;
5968eca3
AK
312 bus->address_space_mem = address_space_mem;
313 bus->address_space_io = address_space_io;
e822a52a
IY
314
315 /* host bridge */
316 QLIST_INIT(&bus->child);
2b8cc89a 317
7588e2b0 318 pci_host_bus_register(bus, parent);
21eea4b3
GH
319}
320
8c0bf9e2
AW
321bool pci_bus_is_express(PCIBus *bus)
322{
323 return object_dynamic_cast(OBJECT(bus), TYPE_PCIE_BUS);
324}
325
0889464a
AW
326bool pci_bus_is_root(PCIBus *bus)
327{
328 return !bus->parent_dev;
329}
330
dd301ca6 331void pci_bus_new_inplace(PCIBus *bus, size_t bus_size, DeviceState *parent,
4fec6404
PB
332 const char *name,
333 MemoryRegion *address_space_mem,
334 MemoryRegion *address_space_io,
60a0e443 335 uint8_t devfn_min, const char *typename)
4fec6404 336{
fb17dfe0 337 qbus_create_inplace(bus, bus_size, typename, parent, name);
4fec6404
PB
338 pci_bus_init(bus, parent, name, address_space_mem,
339 address_space_io, devfn_min);
340}
341
1e39101c 342PCIBus *pci_bus_new(DeviceState *parent, const char *name,
aee97b84
AK
343 MemoryRegion *address_space_mem,
344 MemoryRegion *address_space_io,
60a0e443 345 uint8_t devfn_min, const char *typename)
21eea4b3
GH
346{
347 PCIBus *bus;
348
60a0e443 349 bus = PCI_BUS(qbus_create(typename, parent, name));
4fec6404
PB
350 pci_bus_init(bus, parent, name, address_space_mem,
351 address_space_io, devfn_min);
21eea4b3
GH
352 return bus;
353}
354
355void pci_bus_irqs(PCIBus *bus, pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
356 void *irq_opaque, int nirq)
357{
358 bus->set_irq = set_irq;
359 bus->map_irq = map_irq;
360 bus->irq_opaque = irq_opaque;
361 bus->nirq = nirq;
7267c094 362 bus->irq_count = g_malloc0(nirq * sizeof(bus->irq_count[0]));
21eea4b3
GH
363}
364
365PCIBus *pci_register_bus(DeviceState *parent, const char *name,
366 pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
1e39101c 367 void *irq_opaque,
aee97b84
AK
368 MemoryRegion *address_space_mem,
369 MemoryRegion *address_space_io,
60a0e443 370 uint8_t devfn_min, int nirq, const char *typename)
21eea4b3
GH
371{
372 PCIBus *bus;
373
aee97b84 374 bus = pci_bus_new(parent, name, address_space_mem,
60a0e443 375 address_space_io, devfn_min, typename);
21eea4b3 376 pci_bus_irqs(bus, set_irq, map_irq, irq_opaque, nirq);
30468f78
FB
377 return bus;
378}
69b91039 379
502a5395
PB
380int pci_bus_num(PCIBus *s)
381{
0889464a 382 if (pci_bus_is_root(s))
e94ff650
IY
383 return 0; /* pci host bridge */
384 return s->parent_dev->config[PCI_SECONDARY_BUS];
502a5395
PB
385}
386
73534f2f 387static int get_pci_config_device(QEMUFile *f, void *pv, size_t size)
30ca2aab 388{
73534f2f 389 PCIDevice *s = container_of(pv, PCIDevice, config);
e78e9ae4 390 PCIDeviceClass *pc = PCI_DEVICE_GET_CLASS(s);
a9f49946 391 uint8_t *config;
52fc1d83
AZ
392 int i;
393
a9f49946 394 assert(size == pci_config_size(s));
7267c094 395 config = g_malloc(size);
a9f49946
IY
396
397 qemu_get_buffer(f, config, size);
398 for (i = 0; i < size; ++i) {
f9aebe2e
MT
399 if ((config[i] ^ s->config[i]) &
400 s->cmask[i] & ~s->wmask[i] & ~s->w1cmask[i]) {
7267c094 401 g_free(config);
bd4b65ee 402 return -EINVAL;
a9f49946
IY
403 }
404 }
405 memcpy(s->config, config, size);
bd4b65ee 406
1941d19c 407 pci_update_mappings(s);
e78e9ae4 408 if (pc->is_bridge) {
f055e96b 409 PCIBridge *b = PCI_BRIDGE(s);
e78e9ae4
DK
410 pci_bridge_update_mappings(b);
411 }
52fc1d83 412
4ea375bf
GH
413 memory_region_set_enabled(&s->bus_master_enable_region,
414 pci_get_word(s->config + PCI_COMMAND)
415 & PCI_COMMAND_MASTER);
416
7267c094 417 g_free(config);
30ca2aab
FB
418 return 0;
419}
420
73534f2f 421/* just put buffer */
84e2e3eb 422static void put_pci_config_device(QEMUFile *f, void *pv, size_t size)
73534f2f 423{
dbe73d7f 424 const uint8_t **v = pv;
a9f49946 425 assert(size == pci_config_size(container_of(pv, PCIDevice, config)));
dbe73d7f 426 qemu_put_buffer(f, *v, size);
73534f2f
JQ
427}
428
429static VMStateInfo vmstate_info_pci_config = {
430 .name = "pci config",
431 .get = get_pci_config_device,
432 .put = put_pci_config_device,
433};
434
d036bb21
MT
435static int get_pci_irq_state(QEMUFile *f, void *pv, size_t size)
436{
c3f8f611 437 PCIDevice *s = container_of(pv, PCIDevice, irq_state);
d036bb21
MT
438 uint32_t irq_state[PCI_NUM_PINS];
439 int i;
440 for (i = 0; i < PCI_NUM_PINS; ++i) {
441 irq_state[i] = qemu_get_be32(f);
442 if (irq_state[i] != 0x1 && irq_state[i] != 0) {
443 fprintf(stderr, "irq state %d: must be 0 or 1.\n",
444 irq_state[i]);
445 return -EINVAL;
446 }
447 }
448
449 for (i = 0; i < PCI_NUM_PINS; ++i) {
450 pci_set_irq_state(s, i, irq_state[i]);
451 }
452
453 return 0;
454}
455
456static void put_pci_irq_state(QEMUFile *f, void *pv, size_t size)
457{
458 int i;
c3f8f611 459 PCIDevice *s = container_of(pv, PCIDevice, irq_state);
d036bb21
MT
460
461 for (i = 0; i < PCI_NUM_PINS; ++i) {
462 qemu_put_be32(f, pci_irq_state(s, i));
463 }
464}
465
466static VMStateInfo vmstate_info_pci_irq_state = {
467 .name = "pci irq state",
468 .get = get_pci_irq_state,
469 .put = put_pci_irq_state,
470};
471
73534f2f
JQ
472const VMStateDescription vmstate_pci_device = {
473 .name = "PCIDevice",
474 .version_id = 2,
475 .minimum_version_id = 1,
d49805ae 476 .fields = (VMStateField[]) {
3476436a 477 VMSTATE_INT32_POSITIVE_LE(version_id, PCIDevice),
a9f49946
IY
478 VMSTATE_BUFFER_UNSAFE_INFO(config, PCIDevice, 0,
479 vmstate_info_pci_config,
480 PCI_CONFIG_SPACE_SIZE),
d036bb21
MT
481 VMSTATE_BUFFER_UNSAFE_INFO(irq_state, PCIDevice, 2,
482 vmstate_info_pci_irq_state,
483 PCI_NUM_PINS * sizeof(int32_t)),
a9f49946
IY
484 VMSTATE_END_OF_LIST()
485 }
486};
487
488const VMStateDescription vmstate_pcie_device = {
1de53459 489 .name = "PCIEDevice",
a9f49946
IY
490 .version_id = 2,
491 .minimum_version_id = 1,
d49805ae 492 .fields = (VMStateField[]) {
3476436a 493 VMSTATE_INT32_POSITIVE_LE(version_id, PCIDevice),
a9f49946
IY
494 VMSTATE_BUFFER_UNSAFE_INFO(config, PCIDevice, 0,
495 vmstate_info_pci_config,
496 PCIE_CONFIG_SPACE_SIZE),
d036bb21
MT
497 VMSTATE_BUFFER_UNSAFE_INFO(irq_state, PCIDevice, 2,
498 vmstate_info_pci_irq_state,
499 PCI_NUM_PINS * sizeof(int32_t)),
73534f2f
JQ
500 VMSTATE_END_OF_LIST()
501 }
502};
503
a9f49946
IY
504static inline const VMStateDescription *pci_get_vmstate(PCIDevice *s)
505{
506 return pci_is_express(s) ? &vmstate_pcie_device : &vmstate_pci_device;
507}
508
73534f2f
JQ
509void pci_device_save(PCIDevice *s, QEMUFile *f)
510{
f9bf77dd
MT
511 /* Clear interrupt status bit: it is implicit
512 * in irq_state which we are saving.
513 * This makes us compatible with old devices
514 * which never set or clear this bit. */
515 s->config[PCI_STATUS] &= ~PCI_STATUS_INTERRUPT;
8118f095 516 vmstate_save_state(f, pci_get_vmstate(s), s, NULL);
f9bf77dd
MT
517 /* Restore the interrupt status bit. */
518 pci_update_irq_status(s);
73534f2f
JQ
519}
520
521int pci_device_load(PCIDevice *s, QEMUFile *f)
522{
f9bf77dd
MT
523 int ret;
524 ret = vmstate_load_state(f, pci_get_vmstate(s), s, s->version_id);
525 /* Restore the interrupt status bit. */
526 pci_update_irq_status(s);
527 return ret;
73534f2f
JQ
528}
529
5e434f4e 530static void pci_set_default_subsystem_id(PCIDevice *pci_dev)
d350d97d 531{
5e434f4e
IY
532 pci_set_word(pci_dev->config + PCI_SUBSYSTEM_VENDOR_ID,
533 pci_default_sub_vendor_id);
534 pci_set_word(pci_dev->config + PCI_SUBSYSTEM_ID,
535 pci_default_sub_device_id);
d350d97d
AL
536}
537
880345c4 538/*
43c945f1
IY
539 * Parse [[<domain>:]<bus>:]<slot>, return -1 on error if funcp == NULL
540 * [[<domain>:]<bus>:]<slot>.<func>, return -1 on error
880345c4 541 */
6dbcb819
MA
542static int pci_parse_devaddr(const char *addr, int *domp, int *busp,
543 unsigned int *slotp, unsigned int *funcp)
880345c4
AL
544{
545 const char *p;
546 char *e;
547 unsigned long val;
548 unsigned long dom = 0, bus = 0;
43c945f1
IY
549 unsigned int slot = 0;
550 unsigned int func = 0;
880345c4
AL
551
552 p = addr;
553 val = strtoul(p, &e, 16);
554 if (e == p)
555 return -1;
556 if (*e == ':') {
557 bus = val;
558 p = e + 1;
559 val = strtoul(p, &e, 16);
560 if (e == p)
561 return -1;
562 if (*e == ':') {
563 dom = bus;
564 bus = val;
565 p = e + 1;
566 val = strtoul(p, &e, 16);
567 if (e == p)
568 return -1;
569 }
570 }
571
880345c4
AL
572 slot = val;
573
43c945f1
IY
574 if (funcp != NULL) {
575 if (*e != '.')
576 return -1;
577
578 p = e + 1;
579 val = strtoul(p, &e, 16);
580 if (e == p)
581 return -1;
582
583 func = val;
584 }
585
586 /* if funcp == NULL func is 0 */
587 if (dom > 0xffff || bus > 0xff || slot > 0x1f || func > 7)
588 return -1;
589
880345c4
AL
590 if (*e)
591 return -1;
592
880345c4
AL
593 *domp = dom;
594 *busp = bus;
595 *slotp = slot;
43c945f1
IY
596 if (funcp != NULL)
597 *funcp = func;
880345c4
AL
598 return 0;
599}
600
6dbcb819
MA
601static PCIBus *pci_get_bus_devfn(int *devfnp, PCIBus *root,
602 const char *devaddr)
5607c388
MA
603{
604 int dom, bus;
605 unsigned slot;
606
1ef7a2a2
DG
607 if (!root) {
608 fprintf(stderr, "No primary PCI bus\n");
609 return NULL;
610 }
611
b645000e
S
612 assert(!root->parent_dev);
613
5607c388
MA
614 if (!devaddr) {
615 *devfnp = -1;
1ef7a2a2 616 return pci_find_bus_nr(root, 0);
5607c388
MA
617 }
618
43c945f1 619 if (pci_parse_devaddr(devaddr, &dom, &bus, &slot, NULL) < 0) {
5607c388
MA
620 return NULL;
621 }
622
1ef7a2a2
DG
623 if (dom != 0) {
624 fprintf(stderr, "No support for non-zero PCI domains\n");
625 return NULL;
626 }
627
6ff534b6 628 *devfnp = PCI_DEVFN(slot, 0);
1ef7a2a2 629 return pci_find_bus_nr(root, bus);
5607c388
MA
630}
631
bd4b65ee
MT
632static void pci_init_cmask(PCIDevice *dev)
633{
634 pci_set_word(dev->cmask + PCI_VENDOR_ID, 0xffff);
635 pci_set_word(dev->cmask + PCI_DEVICE_ID, 0xffff);
636 dev->cmask[PCI_STATUS] = PCI_STATUS_CAP_LIST;
637 dev->cmask[PCI_REVISION_ID] = 0xff;
638 dev->cmask[PCI_CLASS_PROG] = 0xff;
639 pci_set_word(dev->cmask + PCI_CLASS_DEVICE, 0xffff);
640 dev->cmask[PCI_HEADER_TYPE] = 0xff;
641 dev->cmask[PCI_CAPABILITY_LIST] = 0xff;
642}
643
b7ee1603
MT
644static void pci_init_wmask(PCIDevice *dev)
645{
a9f49946
IY
646 int config_size = pci_config_size(dev);
647
b7ee1603
MT
648 dev->wmask[PCI_CACHE_LINE_SIZE] = 0xff;
649 dev->wmask[PCI_INTERRUPT_LINE] = 0xff;
67a51b48 650 pci_set_word(dev->wmask + PCI_COMMAND,
a7b15a5c
MT
651 PCI_COMMAND_IO | PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER |
652 PCI_COMMAND_INTX_DISABLE);
b1aeb926
IY
653 if (dev->cap_present & QEMU_PCI_CAP_SERR) {
654 pci_word_test_and_set_mask(dev->wmask + PCI_COMMAND, PCI_COMMAND_SERR);
655 }
3e21ffc9
IY
656
657 memset(dev->wmask + PCI_CONFIG_HEADER_SIZE, 0xff,
658 config_size - PCI_CONFIG_HEADER_SIZE);
b7ee1603
MT
659}
660
89d437df
IY
661static void pci_init_w1cmask(PCIDevice *dev)
662{
663 /*
f6bdfcc9 664 * Note: It's okay to set w1cmask even for readonly bits as
89d437df
IY
665 * long as their value is hardwired to 0.
666 */
667 pci_set_word(dev->w1cmask + PCI_STATUS,
668 PCI_STATUS_PARITY | PCI_STATUS_SIG_TARGET_ABORT |
669 PCI_STATUS_REC_TARGET_ABORT | PCI_STATUS_REC_MASTER_ABORT |
670 PCI_STATUS_SIG_SYSTEM_ERROR | PCI_STATUS_DETECTED_PARITY);
671}
672
d5f27e88 673static void pci_init_mask_bridge(PCIDevice *d)
fb231628
IY
674{
675 /* PCI_PRIMARY_BUS, PCI_SECONDARY_BUS, PCI_SUBORDINATE_BUS and
676 PCI_SEC_LETENCY_TIMER */
677 memset(d->wmask + PCI_PRIMARY_BUS, 0xff, 4);
678
679 /* base and limit */
680 d->wmask[PCI_IO_BASE] = PCI_IO_RANGE_MASK & 0xff;
681 d->wmask[PCI_IO_LIMIT] = PCI_IO_RANGE_MASK & 0xff;
682 pci_set_word(d->wmask + PCI_MEMORY_BASE,
683 PCI_MEMORY_RANGE_MASK & 0xffff);
684 pci_set_word(d->wmask + PCI_MEMORY_LIMIT,
685 PCI_MEMORY_RANGE_MASK & 0xffff);
686 pci_set_word(d->wmask + PCI_PREF_MEMORY_BASE,
687 PCI_PREF_RANGE_MASK & 0xffff);
688 pci_set_word(d->wmask + PCI_PREF_MEMORY_LIMIT,
689 PCI_PREF_RANGE_MASK & 0xffff);
690
691 /* PCI_PREF_BASE_UPPER32 and PCI_PREF_LIMIT_UPPER32 */
692 memset(d->wmask + PCI_PREF_BASE_UPPER32, 0xff, 8);
693
d5f27e88 694 /* Supported memory and i/o types */
68917102
MT
695 d->config[PCI_IO_BASE] |= PCI_IO_RANGE_TYPE_16;
696 d->config[PCI_IO_LIMIT] |= PCI_IO_RANGE_TYPE_16;
d5f27e88
MT
697 pci_word_test_and_set_mask(d->config + PCI_PREF_MEMORY_BASE,
698 PCI_PREF_RANGE_TYPE_64);
699 pci_word_test_and_set_mask(d->config + PCI_PREF_MEMORY_LIMIT,
700 PCI_PREF_RANGE_TYPE_64);
701
45eb768c
MT
702 /*
703 * TODO: Bridges default to 10-bit VGA decoding but we currently only
704 * implement 16-bit decoding (no alias support).
705 */
f6bdfcc9
MT
706 pci_set_word(d->wmask + PCI_BRIDGE_CONTROL,
707 PCI_BRIDGE_CTL_PARITY |
708 PCI_BRIDGE_CTL_SERR |
709 PCI_BRIDGE_CTL_ISA |
710 PCI_BRIDGE_CTL_VGA |
711 PCI_BRIDGE_CTL_VGA_16BIT |
712 PCI_BRIDGE_CTL_MASTER_ABORT |
713 PCI_BRIDGE_CTL_BUS_RESET |
714 PCI_BRIDGE_CTL_FAST_BACK |
715 PCI_BRIDGE_CTL_DISCARD |
716 PCI_BRIDGE_CTL_SEC_DISCARD |
f6bdfcc9
MT
717 PCI_BRIDGE_CTL_DISCARD_SERR);
718 /* Below does not do anything as we never set this bit, put here for
719 * completeness. */
720 pci_set_word(d->w1cmask + PCI_BRIDGE_CONTROL,
721 PCI_BRIDGE_CTL_DISCARD_STATUS);
d5f27e88 722 d->cmask[PCI_IO_BASE] |= PCI_IO_RANGE_TYPE_MASK;
15ab7a75 723 d->cmask[PCI_IO_LIMIT] |= PCI_IO_RANGE_TYPE_MASK;
d5f27e88
MT
724 pci_word_test_and_set_mask(d->cmask + PCI_PREF_MEMORY_BASE,
725 PCI_PREF_RANGE_TYPE_MASK);
15ab7a75
MT
726 pci_word_test_and_set_mask(d->cmask + PCI_PREF_MEMORY_LIMIT,
727 PCI_PREF_RANGE_TYPE_MASK);
fb231628
IY
728}
729
133e9b22 730static void pci_init_multifunction(PCIBus *bus, PCIDevice *dev, Error **errp)
6eab3de1
IY
731{
732 uint8_t slot = PCI_SLOT(dev->devfn);
733 uint8_t func;
734
735 if (dev->cap_present & QEMU_PCI_CAP_MULTIFUNCTION) {
736 dev->config[PCI_HEADER_TYPE] |= PCI_HEADER_TYPE_MULTI_FUNCTION;
737 }
738
739 /*
b0cd712c 740 * multifunction bit is interpreted in two ways as follows.
6eab3de1
IY
741 * - all functions must set the bit to 1.
742 * Example: Intel X53
743 * - function 0 must set the bit, but the rest function (> 0)
744 * is allowed to leave the bit to 0.
745 * Example: PIIX3(also in qemu), PIIX4(also in qemu), ICH10,
746 *
747 * So OS (at least Linux) checks the bit of only function 0,
748 * and doesn't see the bit of function > 0.
749 *
750 * The below check allows both interpretation.
751 */
752 if (PCI_FUNC(dev->devfn)) {
753 PCIDevice *f0 = bus->devices[PCI_DEVFN(slot, 0)];
754 if (f0 && !(f0->cap_present & QEMU_PCI_CAP_MULTIFUNCTION)) {
755 /* function 0 should set multifunction bit */
133e9b22
MA
756 error_setg(errp, "PCI: single function device can't be populated "
757 "in function %x.%x", slot, PCI_FUNC(dev->devfn));
758 return;
6eab3de1 759 }
133e9b22 760 return;
6eab3de1
IY
761 }
762
763 if (dev->cap_present & QEMU_PCI_CAP_MULTIFUNCTION) {
133e9b22 764 return;
6eab3de1
IY
765 }
766 /* function 0 indicates single function, so function > 0 must be NULL */
767 for (func = 1; func < PCI_FUNC_MAX; ++func) {
768 if (bus->devices[PCI_DEVFN(slot, func)]) {
133e9b22
MA
769 error_setg(errp, "PCI: %x.0 indicates single function, "
770 "but %x.%x is already populated.",
771 slot, slot, func);
772 return;
6eab3de1
IY
773 }
774 }
6eab3de1
IY
775}
776
a9f49946
IY
777static void pci_config_alloc(PCIDevice *pci_dev)
778{
779 int config_size = pci_config_size(pci_dev);
780
7267c094
AL
781 pci_dev->config = g_malloc0(config_size);
782 pci_dev->cmask = g_malloc0(config_size);
783 pci_dev->wmask = g_malloc0(config_size);
784 pci_dev->w1cmask = g_malloc0(config_size);
785 pci_dev->used = g_malloc0(config_size);
a9f49946
IY
786}
787
788static void pci_config_free(PCIDevice *pci_dev)
789{
7267c094
AL
790 g_free(pci_dev->config);
791 g_free(pci_dev->cmask);
792 g_free(pci_dev->wmask);
793 g_free(pci_dev->w1cmask);
794 g_free(pci_dev->used);
a9f49946
IY
795}
796
30607764
MA
797static void do_pci_unregister_device(PCIDevice *pci_dev)
798{
799 pci_dev->bus->devices[pci_dev->devfn] = NULL;
800 pci_config_free(pci_dev);
801
802 address_space_destroy(&pci_dev->bus_master_as);
30607764
MA
803}
804
69b91039 805/* -1 for devfn means auto assign */
6b1b92d3 806static PCIDevice *do_pci_register_device(PCIDevice *pci_dev, PCIBus *bus,
133e9b22
MA
807 const char *name, int devfn,
808 Error **errp)
69b91039 809{
40021f08
AL
810 PCIDeviceClass *pc = PCI_DEVICE_GET_CLASS(pci_dev);
811 PCIConfigReadFunc *config_read = pc->config_read;
812 PCIConfigWriteFunc *config_write = pc->config_write;
133e9b22 813 Error *local_err = NULL;
e00387d5 814 AddressSpace *dma_as;
113f89df 815
69b91039 816 if (devfn < 0) {
b47b0706 817 for(devfn = bus->devfn_min ; devfn < ARRAY_SIZE(bus->devices);
6fa84913 818 devfn += PCI_FUNC_MAX) {
30468f78 819 if (!bus->devices[devfn])
69b91039
FB
820 goto found;
821 }
133e9b22
MA
822 error_setg(errp, "PCI: no slot/function available for %s, all in use",
823 name);
09e3acc6 824 return NULL;
69b91039 825 found: ;
07b7d053 826 } else if (bus->devices[devfn]) {
133e9b22
MA
827 error_setg(errp, "PCI: slot %d function %d not available for %s,"
828 " in use by %s",
829 PCI_SLOT(devfn), PCI_FUNC(devfn), name,
830 bus->devices[devfn]->name);
09e3acc6 831 return NULL;
69b91039 832 }
e00387d5 833
30468f78 834 pci_dev->bus = bus;
efc8188e 835 pci_dev->devfn = devfn;
9eda7d37 836 dma_as = pci_device_iommu_address_space(pci_dev);
24addbc7 837
40c5dce9
PB
838 memory_region_init_alias(&pci_dev->bus_master_enable_region,
839 OBJECT(pci_dev), "bus master",
e00387d5
AK
840 dma_as->root, 0, memory_region_size(dma_as->root));
841 memory_region_set_enabled(&pci_dev->bus_master_enable_region, false);
7dca8043
AK
842 address_space_init(&pci_dev->bus_master_as, &pci_dev->bus_master_enable_region,
843 name);
e00387d5 844
69b91039 845 pstrcpy(pci_dev->name, sizeof(pci_dev->name), name);
d036bb21 846 pci_dev->irq_state = 0;
a9f49946 847 pci_config_alloc(pci_dev);
fb231628 848
40021f08
AL
849 pci_config_set_vendor_id(pci_dev->config, pc->vendor_id);
850 pci_config_set_device_id(pci_dev->config, pc->device_id);
851 pci_config_set_revision(pci_dev->config, pc->revision);
852 pci_config_set_class(pci_dev->config, pc->class_id);
113f89df 853
40021f08
AL
854 if (!pc->is_bridge) {
855 if (pc->subsystem_vendor_id || pc->subsystem_id) {
113f89df 856 pci_set_word(pci_dev->config + PCI_SUBSYSTEM_VENDOR_ID,
40021f08 857 pc->subsystem_vendor_id);
113f89df 858 pci_set_word(pci_dev->config + PCI_SUBSYSTEM_ID,
40021f08 859 pc->subsystem_id);
113f89df
IY
860 } else {
861 pci_set_default_subsystem_id(pci_dev);
862 }
863 } else {
864 /* subsystem_vendor_id/subsystem_id are only for header type 0 */
40021f08
AL
865 assert(!pc->subsystem_vendor_id);
866 assert(!pc->subsystem_id);
fb231628 867 }
bd4b65ee 868 pci_init_cmask(pci_dev);
b7ee1603 869 pci_init_wmask(pci_dev);
89d437df 870 pci_init_w1cmask(pci_dev);
40021f08 871 if (pc->is_bridge) {
d5f27e88 872 pci_init_mask_bridge(pci_dev);
fb231628 873 }
133e9b22
MA
874 pci_init_multifunction(bus, pci_dev, &local_err);
875 if (local_err) {
876 error_propagate(errp, local_err);
30607764 877 do_pci_unregister_device(pci_dev);
6eab3de1
IY
878 return NULL;
879 }
0ac32c83
FB
880
881 if (!config_read)
882 config_read = pci_default_read_config;
883 if (!config_write)
884 config_write = pci_default_write_config;
69b91039
FB
885 pci_dev->config_read = config_read;
886 pci_dev->config_write = config_write;
30468f78 887 bus->devices[devfn] = pci_dev;
f16c4abf 888 pci_dev->version_id = 2; /* Current pci device vmstate version */
69b91039
FB
889 return pci_dev;
890}
891
5851e08c
AL
892static void pci_unregister_io_regions(PCIDevice *pci_dev)
893{
894 PCIIORegion *r;
895 int i;
896
897 for(i = 0; i < PCI_NUM_REGIONS; i++) {
898 r = &pci_dev->io_regions[i];
182f9c8a 899 if (!r->size || r->addr == PCI_BAR_UNMAPPED)
5851e08c 900 continue;
03952339 901 memory_region_del_subregion(r->address_space, r->memory);
5851e08c 902 }
e01fd687
AW
903
904 pci_unregister_vga(pci_dev);
5851e08c
AL
905}
906
133e9b22 907static void pci_qdev_unrealize(DeviceState *dev, Error **errp)
5851e08c 908{
40021f08
AL
909 PCIDevice *pci_dev = PCI_DEVICE(dev);
910 PCIDeviceClass *pc = PCI_DEVICE_GET_CLASS(pci_dev);
5851e08c
AL
911
912 pci_unregister_io_regions(pci_dev);
230741dc 913 pci_del_option_rom(pci_dev);
7cf1b0fd 914
f90c2bcd
AW
915 if (pc->exit) {
916 pc->exit(pci_dev);
917 }
5851e08c 918
925fe64a 919 do_pci_unregister_device(pci_dev);
5851e08c
AL
920}
921
e824b2cc
AK
922void pci_register_bar(PCIDevice *pci_dev, int region_num,
923 uint8_t type, MemoryRegion *memory)
69b91039
FB
924{
925 PCIIORegion *r;
d7ce493a 926 uint32_t addr;
5a9ff381 927 uint64_t wmask;
cfc0be25 928 pcibus_t size = memory_region_size(memory);
a4c20c6a 929
2bbb9c2f
IY
930 assert(region_num >= 0);
931 assert(region_num < PCI_NUM_REGIONS);
a4c20c6a
AL
932 if (size & (size-1)) {
933 fprintf(stderr, "ERROR: PCI region size must be pow2 "
89e8b13c 934 "type=0x%x, size=0x%"FMT_PCIBUS"\n", type, size);
a4c20c6a
AL
935 exit(1);
936 }
937
69b91039 938 r = &pci_dev->io_regions[region_num];
182f9c8a 939 r->addr = PCI_BAR_UNMAPPED;
69b91039
FB
940 r->size = size;
941 r->type = type;
79ff8cb0 942 r->memory = NULL;
b7ee1603
MT
943
944 wmask = ~(size - 1);
b3b11697 945 addr = pci_bar(pci_dev, region_num);
d7ce493a 946 if (region_num == PCI_ROM_SLOT) {
ebabb67a 947 /* ROM enable bit is writable */
5330de09 948 wmask |= PCI_ROM_ADDRESS_ENABLE;
d7ce493a 949 }
b0ff8eb2 950 pci_set_long(pci_dev->config + addr, type);
14421258
IY
951 if (!(r->type & PCI_BASE_ADDRESS_SPACE_IO) &&
952 r->type & PCI_BASE_ADDRESS_MEM_TYPE_64) {
953 pci_set_quad(pci_dev->wmask + addr, wmask);
954 pci_set_quad(pci_dev->cmask + addr, ~0ULL);
955 } else {
956 pci_set_long(pci_dev->wmask + addr, wmask & 0xffffffff);
957 pci_set_long(pci_dev->cmask + addr, 0xffffffff);
958 }
79ff8cb0 959 pci_dev->io_regions[region_num].memory = memory;
5968eca3 960 pci_dev->io_regions[region_num].address_space
cfc0be25 961 = type & PCI_BASE_ADDRESS_SPACE_IO
5968eca3
AK
962 ? pci_dev->bus->address_space_io
963 : pci_dev->bus->address_space_mem;
79ff8cb0
AK
964}
965
e01fd687
AW
966static void pci_update_vga(PCIDevice *pci_dev)
967{
968 uint16_t cmd;
969
970 if (!pci_dev->has_vga) {
971 return;
972 }
973
974 cmd = pci_get_word(pci_dev->config + PCI_COMMAND);
975
976 memory_region_set_enabled(pci_dev->vga_regions[QEMU_PCI_VGA_MEM],
977 cmd & PCI_COMMAND_MEMORY);
978 memory_region_set_enabled(pci_dev->vga_regions[QEMU_PCI_VGA_IO_LO],
979 cmd & PCI_COMMAND_IO);
980 memory_region_set_enabled(pci_dev->vga_regions[QEMU_PCI_VGA_IO_HI],
981 cmd & PCI_COMMAND_IO);
982}
983
984void pci_register_vga(PCIDevice *pci_dev, MemoryRegion *mem,
985 MemoryRegion *io_lo, MemoryRegion *io_hi)
986{
987 assert(!pci_dev->has_vga);
988
989 assert(memory_region_size(mem) == QEMU_PCI_VGA_MEM_SIZE);
990 pci_dev->vga_regions[QEMU_PCI_VGA_MEM] = mem;
991 memory_region_add_subregion_overlap(pci_dev->bus->address_space_mem,
992 QEMU_PCI_VGA_MEM_BASE, mem, 1);
993
994 assert(memory_region_size(io_lo) == QEMU_PCI_VGA_IO_LO_SIZE);
995 pci_dev->vga_regions[QEMU_PCI_VGA_IO_LO] = io_lo;
996 memory_region_add_subregion_overlap(pci_dev->bus->address_space_io,
997 QEMU_PCI_VGA_IO_LO_BASE, io_lo, 1);
998
999 assert(memory_region_size(io_hi) == QEMU_PCI_VGA_IO_HI_SIZE);
1000 pci_dev->vga_regions[QEMU_PCI_VGA_IO_HI] = io_hi;
1001 memory_region_add_subregion_overlap(pci_dev->bus->address_space_io,
1002 QEMU_PCI_VGA_IO_HI_BASE, io_hi, 1);
1003 pci_dev->has_vga = true;
1004
1005 pci_update_vga(pci_dev);
1006}
1007
1008void pci_unregister_vga(PCIDevice *pci_dev)
1009{
1010 if (!pci_dev->has_vga) {
1011 return;
1012 }
1013
1014 memory_region_del_subregion(pci_dev->bus->address_space_mem,
1015 pci_dev->vga_regions[QEMU_PCI_VGA_MEM]);
1016 memory_region_del_subregion(pci_dev->bus->address_space_io,
1017 pci_dev->vga_regions[QEMU_PCI_VGA_IO_LO]);
1018 memory_region_del_subregion(pci_dev->bus->address_space_io,
1019 pci_dev->vga_regions[QEMU_PCI_VGA_IO_HI]);
1020 pci_dev->has_vga = false;
1021}
1022
16a96f28
AK
1023pcibus_t pci_get_bar_addr(PCIDevice *pci_dev, int region_num)
1024{
1025 return pci_dev->io_regions[region_num].addr;
1026}
1027
876a350d
MT
1028static pcibus_t pci_bar_address(PCIDevice *d,
1029 int reg, uint8_t type, pcibus_t size)
1030{
1031 pcibus_t new_addr, last_addr;
1032 int bar = pci_bar(d, reg);
1033 uint16_t cmd = pci_get_word(d->config + PCI_COMMAND);
1034
1035 if (type & PCI_BASE_ADDRESS_SPACE_IO) {
1036 if (!(cmd & PCI_COMMAND_IO)) {
1037 return PCI_BAR_UNMAPPED;
1038 }
1039 new_addr = pci_get_long(d->config + bar) & ~(size - 1);
1040 last_addr = new_addr + size - 1;
9f1a029a
HP
1041 /* Check if 32 bit BAR wraps around explicitly.
1042 * TODO: make priorities correct and remove this work around.
1043 */
1044 if (last_addr <= new_addr || new_addr == 0 || last_addr >= UINT32_MAX) {
876a350d
MT
1045 return PCI_BAR_UNMAPPED;
1046 }
1047 return new_addr;
1048 }
1049
1050 if (!(cmd & PCI_COMMAND_MEMORY)) {
1051 return PCI_BAR_UNMAPPED;
1052 }
1053 if (type & PCI_BASE_ADDRESS_MEM_TYPE_64) {
1054 new_addr = pci_get_quad(d->config + bar);
1055 } else {
1056 new_addr = pci_get_long(d->config + bar);
1057 }
1058 /* the ROM slot has a specific enable bit */
1059 if (reg == PCI_ROM_SLOT && !(new_addr & PCI_ROM_ADDRESS_ENABLE)) {
1060 return PCI_BAR_UNMAPPED;
1061 }
1062 new_addr &= ~(size - 1);
1063 last_addr = new_addr + size - 1;
1064 /* NOTE: we do not support wrapping */
1065 /* XXX: as we cannot support really dynamic
1066 mappings, we handle specific values as invalid
1067 mappings. */
1068 if (last_addr <= new_addr || new_addr == 0 ||
1069 last_addr == PCI_BAR_UNMAPPED) {
1070 return PCI_BAR_UNMAPPED;
1071 }
1072
1073 /* Now pcibus_t is 64bit.
1074 * Check if 32 bit BAR wraps around explicitly.
1075 * Without this, PC ide doesn't work well.
1076 * TODO: remove this work around.
1077 */
1078 if (!(type & PCI_BASE_ADDRESS_MEM_TYPE_64) && last_addr >= UINT32_MAX) {
1079 return PCI_BAR_UNMAPPED;
1080 }
1081
1082 /*
1083 * OS is allowed to set BAR beyond its addressable
1084 * bits. For example, 32 bit OS can set 64bit bar
1085 * to >4G. Check it. TODO: we might need to support
1086 * it in the future for e.g. PAE.
1087 */
a8170e5e 1088 if (last_addr >= HWADDR_MAX) {
876a350d
MT
1089 return PCI_BAR_UNMAPPED;
1090 }
1091
1092 return new_addr;
1093}
1094
0ac32c83
FB
1095static void pci_update_mappings(PCIDevice *d)
1096{
1097 PCIIORegion *r;
876a350d 1098 int i;
7df32ca0 1099 pcibus_t new_addr;
3b46e624 1100
8a8696a3 1101 for(i = 0; i < PCI_NUM_REGIONS; i++) {
0ac32c83 1102 r = &d->io_regions[i];
a9688570
IY
1103
1104 /* this region isn't registered */
ec503442 1105 if (!r->size)
a9688570
IY
1106 continue;
1107
876a350d 1108 new_addr = pci_bar_address(d, i, r->type, r->size);
a9688570
IY
1109
1110 /* This bar isn't changed */
7df32ca0 1111 if (new_addr == r->addr)
a9688570
IY
1112 continue;
1113
1114 /* now do the real mapping */
1115 if (r->addr != PCI_BAR_UNMAPPED) {
7828d750
DK
1116 trace_pci_update_mappings_del(d, pci_bus_num(d->bus),
1117 PCI_FUNC(d->devfn),
1118 PCI_SLOT(d->devfn),
1119 i, r->addr, r->size);
03952339 1120 memory_region_del_subregion(r->address_space, r->memory);
0ac32c83 1121 }
a9688570
IY
1122 r->addr = new_addr;
1123 if (r->addr != PCI_BAR_UNMAPPED) {
7828d750
DK
1124 trace_pci_update_mappings_add(d, pci_bus_num(d->bus),
1125 PCI_FUNC(d->devfn),
1126 PCI_SLOT(d->devfn),
1127 i, r->addr, r->size);
8b881e77
AK
1128 memory_region_add_subregion_overlap(r->address_space,
1129 r->addr, r->memory, 1);
a9688570 1130 }
0ac32c83 1131 }
e01fd687
AW
1132
1133 pci_update_vga(d);
0ac32c83
FB
1134}
1135
a7b15a5c
MT
1136static inline int pci_irq_disabled(PCIDevice *d)
1137{
1138 return pci_get_word(d->config + PCI_COMMAND) & PCI_COMMAND_INTX_DISABLE;
1139}
1140
1141/* Called after interrupt disabled field update in config space,
1142 * assert/deassert interrupts if necessary.
1143 * Gets original interrupt disable bit value (before update). */
1144static void pci_update_irq_disabled(PCIDevice *d, int was_irq_disabled)
1145{
1146 int i, disabled = pci_irq_disabled(d);
1147 if (disabled == was_irq_disabled)
1148 return;
1149 for (i = 0; i < PCI_NUM_PINS; ++i) {
1150 int state = pci_irq_state(d, i);
1151 pci_change_irq_level(d, i, disabled ? -state : state);
1152 }
1153}
1154
5fafdf24 1155uint32_t pci_default_read_config(PCIDevice *d,
0ac32c83 1156 uint32_t address, int len)
69b91039 1157{
5029fe12 1158 uint32_t val = 0;
42e4126b 1159
5029fe12
IY
1160 memcpy(&val, d->config + address, len);
1161 return le32_to_cpu(val);
0ac32c83
FB
1162}
1163
d7efb7e0 1164void pci_default_write_config(PCIDevice *d, uint32_t addr, uint32_t val_in, int l)
0ac32c83 1165{
a7b15a5c 1166 int i, was_irq_disabled = pci_irq_disabled(d);
d7efb7e0 1167 uint32_t val = val_in;
0ac32c83 1168
42e4126b 1169 for (i = 0; i < l; val >>= 8, ++i) {
91011d4f 1170 uint8_t wmask = d->wmask[addr + i];
92ba5f51
IY
1171 uint8_t w1cmask = d->w1cmask[addr + i];
1172 assert(!(wmask & w1cmask));
91011d4f 1173 d->config[addr + i] = (d->config[addr + i] & ~wmask) | (val & wmask);
92ba5f51 1174 d->config[addr + i] &= ~(val & w1cmask); /* W1C: Write 1 to Clear */
0ac32c83 1175 }
260c0cd3 1176 if (ranges_overlap(addr, l, PCI_BASE_ADDRESS_0, 24) ||
edb00035
IY
1177 ranges_overlap(addr, l, PCI_ROM_ADDRESS, 4) ||
1178 ranges_overlap(addr, l, PCI_ROM_ADDRESS1, 4) ||
260c0cd3 1179 range_covers_byte(addr, l, PCI_COMMAND))
0ac32c83 1180 pci_update_mappings(d);
a7b15a5c 1181
1c380f94 1182 if (range_covers_byte(addr, l, PCI_COMMAND)) {
a7b15a5c 1183 pci_update_irq_disabled(d, was_irq_disabled);
1c380f94
AK
1184 memory_region_set_enabled(&d->bus_master_enable_region,
1185 pci_get_word(d->config + PCI_COMMAND)
1186 & PCI_COMMAND_MASTER);
1187 }
95d65800 1188
d7efb7e0
KO
1189 msi_write_config(d, addr, val_in, l);
1190 msix_write_config(d, addr, val_in, l);
69b91039
FB
1191}
1192
502a5395
PB
1193/***********************************************************/
1194/* generic PCI irq support */
30468f78 1195
502a5395 1196/* 0 <= irq_num <= 3. level must be 0 or 1 */
d98f08f5 1197static void pci_irq_handler(void *opaque, int irq_num, int level)
69b91039 1198{
a60380a5 1199 PCIDevice *pci_dev = opaque;
80b3ada7 1200 int change;
3b46e624 1201
d036bb21 1202 change = level - pci_irq_state(pci_dev, irq_num);
80b3ada7
PB
1203 if (!change)
1204 return;
d2b59317 1205
d036bb21 1206 pci_set_irq_state(pci_dev, irq_num, level);
f9bf77dd 1207 pci_update_irq_status(pci_dev);
a7b15a5c
MT
1208 if (pci_irq_disabled(pci_dev))
1209 return;
d036bb21 1210 pci_change_irq_level(pci_dev, irq_num, change);
69b91039
FB
1211}
1212
d98f08f5
MA
1213static inline int pci_intx(PCIDevice *pci_dev)
1214{
1215 return pci_get_byte(pci_dev->config + PCI_INTERRUPT_PIN) - 1;
1216}
1217
1218qemu_irq pci_allocate_irq(PCIDevice *pci_dev)
1219{
1220 int intx = pci_intx(pci_dev);
1221
1222 return qemu_allocate_irq(pci_irq_handler, pci_dev, intx);
1223}
1224
1225void pci_set_irq(PCIDevice *pci_dev, int level)
1226{
1227 int intx = pci_intx(pci_dev);
1228 pci_irq_handler(pci_dev, intx, level);
1229}
1230
3afa9bb4
MT
1231/* Special hooks used by device assignment */
1232void pci_bus_set_route_irq_fn(PCIBus *bus, pci_route_irq_fn route_intx_to_irq)
1233{
0889464a 1234 assert(pci_bus_is_root(bus));
3afa9bb4
MT
1235 bus->route_intx_to_irq = route_intx_to_irq;
1236}
1237
1238PCIINTxRoute pci_device_route_intx_to_irq(PCIDevice *dev, int pin)
1239{
1240 PCIBus *bus;
1241
1242 do {
1243 bus = dev->bus;
1244 pin = bus->map_irq(dev, pin);
1245 dev = bus->parent_dev;
1246 } while (dev);
05c0621e
AW
1247
1248 if (!bus->route_intx_to_irq) {
312fd5f2 1249 error_report("PCI: Bug - unimplemented PCI INTx routing (%s)",
05c0621e
AW
1250 object_get_typename(OBJECT(bus->qbus.parent)));
1251 return (PCIINTxRoute) { PCI_INTX_DISABLED, -1 };
1252 }
1253
3afa9bb4 1254 return bus->route_intx_to_irq(bus->irq_opaque, pin);
0ae16251
JK
1255}
1256
d6e65d54
AW
1257bool pci_intx_route_changed(PCIINTxRoute *old, PCIINTxRoute *new)
1258{
1259 return old->mode != new->mode || old->irq != new->irq;
1260}
1261
0ae16251
JK
1262void pci_bus_fire_intx_routing_notifier(PCIBus *bus)
1263{
1264 PCIDevice *dev;
1265 PCIBus *sec;
1266 int i;
1267
1268 for (i = 0; i < ARRAY_SIZE(bus->devices); ++i) {
1269 dev = bus->devices[i];
1270 if (dev && dev->intx_routing_notifier) {
1271 dev->intx_routing_notifier(dev);
1272 }
e5368f0d
AW
1273 }
1274
1275 QLIST_FOREACH(sec, &bus->child, sibling) {
1276 pci_bus_fire_intx_routing_notifier(sec);
0ae16251
JK
1277 }
1278}
1279
1280void pci_device_set_intx_routing_notifier(PCIDevice *dev,
1281 PCIINTxRoutingNotifier notifier)
1282{
1283 dev->intx_routing_notifier = notifier;
69b91039
FB
1284}
1285
91e56159
IY
1286/*
1287 * PCI-to-PCI bridge specification
1288 * 9.1: Interrupt routing. Table 9-1
1289 *
1290 * the PCI Express Base Specification, Revision 2.1
1291 * 2.2.8.1: INTx interrutp signaling - Rules
1292 * the Implementation Note
1293 * Table 2-20
1294 */
1295/*
1296 * 0 <= pin <= 3 0 = INTA, 1 = INTB, 2 = INTC, 3 = INTD
1297 * 0-origin unlike PCI interrupt pin register.
1298 */
1299int pci_swizzle_map_irq_fn(PCIDevice *pci_dev, int pin)
1300{
1301 return (pin + PCI_SLOT(pci_dev->devfn)) % PCI_NUM_PINS;
1302}
1303
502a5395
PB
1304/***********************************************************/
1305/* monitor info on PCI */
0ac32c83 1306
6650ee6d
PB
1307typedef struct {
1308 uint16_t class;
1309 const char *desc;
5e0259e7
GN
1310 const char *fw_name;
1311 uint16_t fw_ign_bits;
6650ee6d
PB
1312} pci_class_desc;
1313
09bc878a 1314static const pci_class_desc pci_class_descriptions[] =
6650ee6d 1315{
5e0259e7
GN
1316 { 0x0001, "VGA controller", "display"},
1317 { 0x0100, "SCSI controller", "scsi"},
1318 { 0x0101, "IDE controller", "ide"},
1319 { 0x0102, "Floppy controller", "fdc"},
1320 { 0x0103, "IPI controller", "ipi"},
1321 { 0x0104, "RAID controller", "raid"},
dcb5b19a
TS
1322 { 0x0106, "SATA controller"},
1323 { 0x0107, "SAS controller"},
1324 { 0x0180, "Storage controller"},
5e0259e7
GN
1325 { 0x0200, "Ethernet controller", "ethernet"},
1326 { 0x0201, "Token Ring controller", "token-ring"},
1327 { 0x0202, "FDDI controller", "fddi"},
1328 { 0x0203, "ATM controller", "atm"},
dcb5b19a 1329 { 0x0280, "Network controller"},
5e0259e7 1330 { 0x0300, "VGA controller", "display", 0x00ff},
dcb5b19a
TS
1331 { 0x0301, "XGA controller"},
1332 { 0x0302, "3D controller"},
1333 { 0x0380, "Display controller"},
5e0259e7
GN
1334 { 0x0400, "Video controller", "video"},
1335 { 0x0401, "Audio controller", "sound"},
dcb5b19a 1336 { 0x0402, "Phone"},
602ef4d9 1337 { 0x0403, "Audio controller", "sound"},
dcb5b19a 1338 { 0x0480, "Multimedia controller"},
5e0259e7
GN
1339 { 0x0500, "RAM controller", "memory"},
1340 { 0x0501, "Flash controller", "flash"},
dcb5b19a 1341 { 0x0580, "Memory controller"},
5e0259e7
GN
1342 { 0x0600, "Host bridge", "host"},
1343 { 0x0601, "ISA bridge", "isa"},
1344 { 0x0602, "EISA bridge", "eisa"},
1345 { 0x0603, "MC bridge", "mca"},
4c41425d 1346 { 0x0604, "PCI bridge", "pci-bridge"},
5e0259e7
GN
1347 { 0x0605, "PCMCIA bridge", "pcmcia"},
1348 { 0x0606, "NUBUS bridge", "nubus"},
1349 { 0x0607, "CARDBUS bridge", "cardbus"},
dcb5b19a
TS
1350 { 0x0608, "RACEWAY bridge"},
1351 { 0x0680, "Bridge"},
5e0259e7
GN
1352 { 0x0700, "Serial port", "serial"},
1353 { 0x0701, "Parallel port", "parallel"},
1354 { 0x0800, "Interrupt controller", "interrupt-controller"},
1355 { 0x0801, "DMA controller", "dma-controller"},
1356 { 0x0802, "Timer", "timer"},
1357 { 0x0803, "RTC", "rtc"},
1358 { 0x0900, "Keyboard", "keyboard"},
1359 { 0x0901, "Pen", "pen"},
1360 { 0x0902, "Mouse", "mouse"},
1361 { 0x0A00, "Dock station", "dock", 0x00ff},
1362 { 0x0B00, "i386 cpu", "cpu", 0x00ff},
1363 { 0x0c00, "Fireware contorller", "fireware"},
1364 { 0x0c01, "Access bus controller", "access-bus"},
1365 { 0x0c02, "SSA controller", "ssa"},
1366 { 0x0c03, "USB controller", "usb"},
1367 { 0x0c04, "Fibre channel controller", "fibre-channel"},
f7748569 1368 { 0x0c05, "SMBus"},
6650ee6d
PB
1369 { 0, NULL}
1370};
1371
163c8a59 1372static void pci_for_each_device_under_bus(PCIBus *bus,
7aa8cbb9
AP
1373 void (*fn)(PCIBus *b, PCIDevice *d,
1374 void *opaque),
1375 void *opaque)
30468f78 1376{
163c8a59
LC
1377 PCIDevice *d;
1378 int devfn;
30468f78 1379
163c8a59
LC
1380 for(devfn = 0; devfn < ARRAY_SIZE(bus->devices); devfn++) {
1381 d = bus->devices[devfn];
1382 if (d) {
7aa8cbb9 1383 fn(bus, d, opaque);
163c8a59
LC
1384 }
1385 }
1386}
1387
1388void pci_for_each_device(PCIBus *bus, int bus_num,
7aa8cbb9
AP
1389 void (*fn)(PCIBus *b, PCIDevice *d, void *opaque),
1390 void *opaque)
163c8a59 1391{
d662210a 1392 bus = pci_find_bus_nr(bus, bus_num);
163c8a59
LC
1393
1394 if (bus) {
7aa8cbb9 1395 pci_for_each_device_under_bus(bus, fn, opaque);
163c8a59
LC
1396 }
1397}
1398
79627472 1399static const pci_class_desc *get_class_desc(int class)
163c8a59 1400{
79627472 1401 const pci_class_desc *desc;
163c8a59 1402
79627472
LC
1403 desc = pci_class_descriptions;
1404 while (desc->desc && class != desc->class) {
1405 desc++;
30468f78 1406 }
b4dccd8d 1407
79627472
LC
1408 return desc;
1409}
14421258 1410
79627472 1411static PciDeviceInfoList *qmp_query_pci_devices(PCIBus *bus, int bus_num);
163c8a59 1412
79627472
LC
1413static PciMemoryRegionList *qmp_query_pci_regions(const PCIDevice *dev)
1414{
1415 PciMemoryRegionList *head = NULL, *cur_item = NULL;
1416 int i;
163c8a59 1417
79627472
LC
1418 for (i = 0; i < PCI_NUM_REGIONS; i++) {
1419 const PCIIORegion *r = &dev->io_regions[i];
1420 PciMemoryRegionList *region;
1421
1422 if (!r->size) {
1423 continue;
502a5395 1424 }
163c8a59 1425
79627472
LC
1426 region = g_malloc0(sizeof(*region));
1427 region->value = g_malloc0(sizeof(*region->value));
163c8a59 1428
79627472
LC
1429 if (r->type & PCI_BASE_ADDRESS_SPACE_IO) {
1430 region->value->type = g_strdup("io");
1431 } else {
1432 region->value->type = g_strdup("memory");
1433 region->value->has_prefetch = true;
1434 region->value->prefetch = !!(r->type & PCI_BASE_ADDRESS_MEM_PREFETCH);
1435 region->value->has_mem_type_64 = true;
1436 region->value->mem_type_64 = !!(r->type & PCI_BASE_ADDRESS_MEM_TYPE_64);
d5e4acf7 1437 }
163c8a59 1438
79627472
LC
1439 region->value->bar = i;
1440 region->value->address = r->addr;
1441 region->value->size = r->size;
163c8a59 1442
79627472
LC
1443 /* XXX: waiting for the qapi to support GSList */
1444 if (!cur_item) {
1445 head = cur_item = region;
1446 } else {
1447 cur_item->next = region;
1448 cur_item = region;
163c8a59 1449 }
80b3ada7 1450 }
384d8876 1451
79627472 1452 return head;
163c8a59
LC
1453}
1454
79627472
LC
1455static PciBridgeInfo *qmp_query_pci_bridge(PCIDevice *dev, PCIBus *bus,
1456 int bus_num)
163c8a59 1457{
79627472 1458 PciBridgeInfo *info;
163c8a59 1459
79627472 1460 info = g_malloc0(sizeof(*info));
163c8a59 1461
79627472
LC
1462 info->bus.number = dev->config[PCI_PRIMARY_BUS];
1463 info->bus.secondary = dev->config[PCI_SECONDARY_BUS];
1464 info->bus.subordinate = dev->config[PCI_SUBORDINATE_BUS];
163c8a59 1465
79627472
LC
1466 info->bus.io_range = g_malloc0(sizeof(*info->bus.io_range));
1467 info->bus.io_range->base = pci_bridge_get_base(dev, PCI_BASE_ADDRESS_SPACE_IO);
1468 info->bus.io_range->limit = pci_bridge_get_limit(dev, PCI_BASE_ADDRESS_SPACE_IO);
163c8a59 1469
79627472
LC
1470 info->bus.memory_range = g_malloc0(sizeof(*info->bus.memory_range));
1471 info->bus.memory_range->base = pci_bridge_get_base(dev, PCI_BASE_ADDRESS_SPACE_MEMORY);
1472 info->bus.memory_range->limit = pci_bridge_get_limit(dev, PCI_BASE_ADDRESS_SPACE_MEMORY);
163c8a59 1473
79627472
LC
1474 info->bus.prefetchable_range = g_malloc0(sizeof(*info->bus.prefetchable_range));
1475 info->bus.prefetchable_range->base = pci_bridge_get_base(dev, PCI_BASE_ADDRESS_MEM_PREFETCH);
1476 info->bus.prefetchable_range->limit = pci_bridge_get_limit(dev, PCI_BASE_ADDRESS_MEM_PREFETCH);
163c8a59 1477
79627472 1478 if (dev->config[PCI_SECONDARY_BUS] != 0) {
d662210a 1479 PCIBus *child_bus = pci_find_bus_nr(bus, dev->config[PCI_SECONDARY_BUS]);
79627472
LC
1480 if (child_bus) {
1481 info->has_devices = true;
1482 info->devices = qmp_query_pci_devices(child_bus, dev->config[PCI_SECONDARY_BUS]);
1483 }
163c8a59
LC
1484 }
1485
79627472 1486 return info;
163c8a59
LC
1487}
1488
79627472
LC
1489static PciDeviceInfo *qmp_query_pci_device(PCIDevice *dev, PCIBus *bus,
1490 int bus_num)
163c8a59 1491{
79627472
LC
1492 const pci_class_desc *desc;
1493 PciDeviceInfo *info;
b5937f29 1494 uint8_t type;
79627472 1495 int class;
163c8a59 1496
79627472
LC
1497 info = g_malloc0(sizeof(*info));
1498 info->bus = bus_num;
1499 info->slot = PCI_SLOT(dev->devfn);
1500 info->function = PCI_FUNC(dev->devfn);
1501
1502 class = pci_get_word(dev->config + PCI_CLASS_DEVICE);
6f88009e 1503 info->class_info.q_class = class;
79627472
LC
1504 desc = get_class_desc(class);
1505 if (desc->desc) {
1506 info->class_info.has_desc = true;
1507 info->class_info.desc = g_strdup(desc->desc);
1508 }
1509
1510 info->id.vendor = pci_get_word(dev->config + PCI_VENDOR_ID);
1511 info->id.device = pci_get_word(dev->config + PCI_DEVICE_ID);
1512 info->regions = qmp_query_pci_regions(dev);
1513 info->qdev_id = g_strdup(dev->qdev.id ? dev->qdev.id : "");
163c8a59
LC
1514
1515 if (dev->config[PCI_INTERRUPT_PIN] != 0) {
79627472
LC
1516 info->has_irq = true;
1517 info->irq = dev->config[PCI_INTERRUPT_LINE];
163c8a59
LC
1518 }
1519
b5937f29
IY
1520 type = dev->config[PCI_HEADER_TYPE] & ~PCI_HEADER_TYPE_MULTI_FUNCTION;
1521 if (type == PCI_HEADER_TYPE_BRIDGE) {
79627472
LC
1522 info->has_pci_bridge = true;
1523 info->pci_bridge = qmp_query_pci_bridge(dev, bus, bus_num);
163c8a59
LC
1524 }
1525
79627472 1526 return info;
163c8a59
LC
1527}
1528
79627472 1529static PciDeviceInfoList *qmp_query_pci_devices(PCIBus *bus, int bus_num)
384d8876 1530{
79627472 1531 PciDeviceInfoList *info, *head = NULL, *cur_item = NULL;
163c8a59 1532 PCIDevice *dev;
79627472 1533 int devfn;
163c8a59
LC
1534
1535 for (devfn = 0; devfn < ARRAY_SIZE(bus->devices); devfn++) {
1536 dev = bus->devices[devfn];
1537 if (dev) {
79627472
LC
1538 info = g_malloc0(sizeof(*info));
1539 info->value = qmp_query_pci_device(dev, bus, bus_num);
1540
1541 /* XXX: waiting for the qapi to support GSList */
1542 if (!cur_item) {
1543 head = cur_item = info;
1544 } else {
1545 cur_item->next = info;
1546 cur_item = info;
1547 }
163c8a59 1548 }
1074df4f 1549 }
163c8a59 1550
79627472 1551 return head;
1074df4f
IY
1552}
1553
79627472 1554static PciInfo *qmp_query_pci_bus(PCIBus *bus, int bus_num)
1074df4f 1555{
79627472
LC
1556 PciInfo *info = NULL;
1557
d662210a 1558 bus = pci_find_bus_nr(bus, bus_num);
502a5395 1559 if (bus) {
79627472
LC
1560 info = g_malloc0(sizeof(*info));
1561 info->bus = bus_num;
1562 info->devices = qmp_query_pci_devices(bus, bus_num);
f2aa58c6 1563 }
163c8a59 1564
79627472 1565 return info;
f2aa58c6
FB
1566}
1567
79627472 1568PciInfoList *qmp_query_pci(Error **errp)
f2aa58c6 1569{
79627472 1570 PciInfoList *info, *head = NULL, *cur_item = NULL;
7588e2b0 1571 PCIHostState *host_bridge;
163c8a59 1572
7588e2b0 1573 QLIST_FOREACH(host_bridge, &pci_host_bridges, next) {
79627472 1574 info = g_malloc0(sizeof(*info));
7588e2b0 1575 info->value = qmp_query_pci_bus(host_bridge->bus, 0);
79627472
LC
1576
1577 /* XXX: waiting for the qapi to support GSList */
1578 if (!cur_item) {
1579 head = cur_item = info;
1580 } else {
1581 cur_item->next = info;
1582 cur_item = info;
163c8a59 1583 }
e822a52a 1584 }
163c8a59 1585
79627472 1586 return head;
77d4bc34 1587}
a41b2ff2 1588
cb457d76
AL
1589static const char * const pci_nic_models[] = {
1590 "ne2k_pci",
1591 "i82551",
1592 "i82557b",
1593 "i82559er",
1594 "rtl8139",
1595 "e1000",
1596 "pcnet",
1597 "virtio",
1598 NULL
1599};
1600
9d07d757
PB
1601static const char * const pci_nic_names[] = {
1602 "ne2k_pci",
1603 "i82551",
1604 "i82557b",
1605 "i82559er",
1606 "rtl8139",
1607 "e1000",
1608 "pcnet",
53c25cea 1609 "virtio-net-pci",
cb457d76
AL
1610 NULL
1611};
1612
a41b2ff2 1613/* Initialize a PCI NIC. */
6dbcb819
MA
1614static PCIDevice *pci_nic_init(NICInfo *nd, PCIBus *rootbus,
1615 const char *default_model,
558ecef2
MA
1616 const char *default_devaddr,
1617 Error **errp)
a41b2ff2 1618{
5607c388 1619 const char *devaddr = nd->devaddr ? nd->devaddr : default_devaddr;
558ecef2 1620 Error *err = NULL;
07caea31
MA
1621 PCIBus *bus;
1622 int devfn;
5607c388 1623 PCIDevice *pci_dev;
9d07d757 1624 DeviceState *dev;
cb457d76
AL
1625 int i;
1626
07caea31
MA
1627 i = qemu_find_nic_model(nd, pci_nic_models, default_model);
1628 if (i < 0)
1629 return NULL;
1630
29b358f9 1631 bus = pci_get_bus_devfn(&devfn, rootbus, devaddr);
07caea31 1632 if (!bus) {
1ecda02b
MA
1633 error_report("Invalid PCI device address %s for device %s",
1634 devaddr, pci_nic_names[i]);
07caea31
MA
1635 return NULL;
1636 }
1637
499cf102 1638 pci_dev = pci_create(bus, devfn, pci_nic_names[i]);
9ee05825 1639 dev = &pci_dev->qdev;
1cc33683 1640 qdev_set_nic_properties(dev, nd);
558ecef2
MA
1641
1642 object_property_set_bool(OBJECT(dev), true, "realized", &err);
1643 if (err) {
1644 error_propagate(errp, err);
1645 object_unparent(OBJECT(dev));
07caea31 1646 return NULL;
558ecef2 1647 }
9ee05825 1648 return pci_dev;
a41b2ff2
PB
1649}
1650
29b358f9
DG
1651PCIDevice *pci_nic_init_nofail(NICInfo *nd, PCIBus *rootbus,
1652 const char *default_model,
07caea31
MA
1653 const char *default_devaddr)
1654{
558ecef2 1655 Error *err = NULL;
07caea31
MA
1656 PCIDevice *res;
1657
1658 if (qemu_show_nic_models(nd->model, pci_nic_models))
1659 exit(0);
1660
558ecef2
MA
1661 res = pci_nic_init(nd, rootbus, default_model, default_devaddr, &err);
1662 if (!res) {
4d0ecde4
TH
1663 if (err) {
1664 error_report_err(err);
1665 }
07caea31 1666 exit(1);
558ecef2 1667 }
07caea31
MA
1668 return res;
1669}
1670
129d42fb
AJ
1671PCIDevice *pci_vga_init(PCIBus *bus)
1672{
1673 switch (vga_interface_type) {
1674 case VGA_CIRRUS:
1675 return pci_create_simple(bus, -1, "cirrus-vga");
1676 case VGA_QXL:
1677 return pci_create_simple(bus, -1, "qxl-vga");
1678 case VGA_STD:
1679 return pci_create_simple(bus, -1, "VGA");
1680 case VGA_VMWARE:
1681 return pci_create_simple(bus, -1, "vmware-svga");
1682 case VGA_NONE:
1683 default: /* Other non-PCI types. Checking for unsupported types is already
1684 done in vl.c. */
1685 return NULL;
1686 }
1687}
1688
929176c3
MT
1689/* Whether a given bus number is in range of the secondary
1690 * bus of the given bridge device. */
1691static bool pci_secondary_bus_in_range(PCIDevice *dev, int bus_num)
1692{
1693 return !(pci_get_word(dev->config + PCI_BRIDGE_CONTROL) &
1694 PCI_BRIDGE_CTL_BUS_RESET) /* Don't walk the bus if it's reset. */ &&
1695 dev->config[PCI_SECONDARY_BUS] < bus_num &&
1696 bus_num <= dev->config[PCI_SUBORDINATE_BUS];
1697}
1698
d662210a 1699static PCIBus *pci_find_bus_nr(PCIBus *bus, int bus_num)
3ae80618 1700{
470e6363 1701 PCIBus *sec;
3ae80618 1702
470e6363 1703 if (!bus) {
e822a52a 1704 return NULL;
470e6363 1705 }
3ae80618 1706
e822a52a
IY
1707 if (pci_bus_num(bus) == bus_num) {
1708 return bus;
1709 }
1710
929176c3 1711 /* Consider all bus numbers in range for the host pci bridge. */
0889464a 1712 if (!pci_bus_is_root(bus) &&
929176c3
MT
1713 !pci_secondary_bus_in_range(bus->parent_dev, bus_num)) {
1714 return NULL;
1715 }
1716
e822a52a 1717 /* try child bus */
929176c3
MT
1718 for (; bus; bus = sec) {
1719 QLIST_FOREACH(sec, &bus->child, sibling) {
0889464a 1720 assert(!pci_bus_is_root(sec));
929176c3
MT
1721 if (sec->parent_dev->config[PCI_SECONDARY_BUS] == bus_num) {
1722 return sec;
1723 }
1724 if (pci_secondary_bus_in_range(sec->parent_dev, bus_num)) {
1725 break;
c021f8e6 1726 }
e822a52a
IY
1727 }
1728 }
1729
1730 return NULL;
3ae80618
AL
1731}
1732
eb0acfdd
MT
1733void pci_for_each_bus_depth_first(PCIBus *bus,
1734 void *(*begin)(PCIBus *bus, void *parent_state),
1735 void (*end)(PCIBus *bus, void *state),
1736 void *parent_state)
1737{
1738 PCIBus *sec;
1739 void *state;
1740
1741 if (!bus) {
1742 return;
1743 }
1744
1745 if (begin) {
1746 state = begin(bus, parent_state);
1747 } else {
1748 state = parent_state;
1749 }
1750
1751 QLIST_FOREACH(sec, &bus->child, sibling) {
1752 pci_for_each_bus_depth_first(sec, begin, end, state);
1753 }
1754
1755 if (end) {
1756 end(bus, state);
1757 }
1758}
1759
1760
5256d8bf 1761PCIDevice *pci_find_device(PCIBus *bus, int bus_num, uint8_t devfn)
3ae80618 1762{
d662210a 1763 bus = pci_find_bus_nr(bus, bus_num);
3ae80618
AL
1764
1765 if (!bus)
1766 return NULL;
1767
5256d8bf 1768 return bus->devices[devfn];
3ae80618
AL
1769}
1770
133e9b22 1771static void pci_qdev_realize(DeviceState *qdev, Error **errp)
6b1b92d3
PB
1772{
1773 PCIDevice *pci_dev = (PCIDevice *)qdev;
40021f08 1774 PCIDeviceClass *pc = PCI_DEVICE_GET_CLASS(pci_dev);
133e9b22 1775 Error *local_err = NULL;
6b1b92d3 1776 PCIBus *bus;
ab85ceb1 1777 bool is_default_rom;
6b1b92d3 1778
a9f49946 1779 /* initialize cap_present for pci_is_express() and pci_config_size() */
40021f08 1780 if (pc->is_express) {
a9f49946
IY
1781 pci_dev->cap_present |= QEMU_PCI_CAP_EXPRESS;
1782 }
1783
fef7fbc9 1784 bus = PCI_BUS(qdev_get_parent_bus(qdev));
6e008585
AL
1785 pci_dev = do_pci_register_device(pci_dev, bus,
1786 object_get_typename(OBJECT(qdev)),
133e9b22 1787 pci_dev->devfn, errp);
09e3acc6 1788 if (pci_dev == NULL)
133e9b22 1789 return;
2897ae02 1790
7ee6c1e1
MA
1791 if (pc->realize) {
1792 pc->realize(pci_dev, &local_err);
1793 if (local_err) {
1794 error_propagate(errp, local_err);
c2afc922 1795 do_pci_unregister_device(pci_dev);
133e9b22 1796 return;
c2afc922 1797 }
925fe64a 1798 }
8c52c8f3
GH
1799
1800 /* rom loading */
ab85ceb1 1801 is_default_rom = false;
40021f08
AL
1802 if (pci_dev->romfile == NULL && pc->romfile != NULL) {
1803 pci_dev->romfile = g_strdup(pc->romfile);
ab85ceb1
SW
1804 is_default_rom = true;
1805 }
178e785f 1806
133e9b22
MA
1807 pci_add_option_rom(pci_dev, is_default_rom, &local_err);
1808 if (local_err) {
1809 error_propagate(errp, local_err);
1810 pci_qdev_unrealize(DEVICE(pci_dev), NULL);
1811 return;
178e785f 1812 }
ee995ffb
GH
1813}
1814
7ee6c1e1
MA
1815static void pci_default_realize(PCIDevice *dev, Error **errp)
1816{
1817 PCIDeviceClass *pc = PCI_DEVICE_GET_CLASS(dev);
1818
1819 if (pc->init) {
1820 if (pc->init(dev) < 0) {
1821 error_setg(errp, "Device initialization failed");
1822 return;
1823 }
1824 }
1825}
1826
49823868
IY
1827PCIDevice *pci_create_multifunction(PCIBus *bus, int devfn, bool multifunction,
1828 const char *name)
6b1b92d3
PB
1829{
1830 DeviceState *dev;
1831
02e2da45 1832 dev = qdev_create(&bus->qbus, name);
09f1bbcd 1833 qdev_prop_set_int32(dev, "addr", devfn);
49823868 1834 qdev_prop_set_bit(dev, "multifunction", multifunction);
40021f08 1835 return PCI_DEVICE(dev);
71077c1c 1836}
6b1b92d3 1837
49823868
IY
1838PCIDevice *pci_create_simple_multifunction(PCIBus *bus, int devfn,
1839 bool multifunction,
1840 const char *name)
71077c1c 1841{
49823868 1842 PCIDevice *dev = pci_create_multifunction(bus, devfn, multifunction, name);
e23a1b33 1843 qdev_init_nofail(&dev->qdev);
71077c1c 1844 return dev;
6b1b92d3 1845}
6f4cbd39 1846
49823868
IY
1847PCIDevice *pci_create(PCIBus *bus, int devfn, const char *name)
1848{
1849 return pci_create_multifunction(bus, devfn, false, name);
1850}
1851
1852PCIDevice *pci_create_simple(PCIBus *bus, int devfn, const char *name)
1853{
1854 return pci_create_simple_multifunction(bus, devfn, false, name);
1855}
1856
b56d701f 1857static uint8_t pci_find_space(PCIDevice *pdev, uint8_t size)
6f4cbd39
MT
1858{
1859 int offset = PCI_CONFIG_HEADER_SIZE;
1860 int i;
b56d701f 1861 for (i = PCI_CONFIG_HEADER_SIZE; i < PCI_CONFIG_SPACE_SIZE; ++i) {
6f4cbd39
MT
1862 if (pdev->used[i])
1863 offset = i + 1;
1864 else if (i - offset + 1 == size)
1865 return offset;
b56d701f 1866 }
6f4cbd39
MT
1867 return 0;
1868}
1869
1870static uint8_t pci_find_capability_list(PCIDevice *pdev, uint8_t cap_id,
1871 uint8_t *prev_p)
1872{
1873 uint8_t next, prev;
1874
1875 if (!(pdev->config[PCI_STATUS] & PCI_STATUS_CAP_LIST))
1876 return 0;
1877
1878 for (prev = PCI_CAPABILITY_LIST; (next = pdev->config[prev]);
1879 prev = next + PCI_CAP_LIST_NEXT)
1880 if (pdev->config[next + PCI_CAP_LIST_ID] == cap_id)
1881 break;
1882
1883 if (prev_p)
1884 *prev_p = prev;
1885 return next;
1886}
1887
c9abe111
JK
1888static uint8_t pci_find_capability_at_offset(PCIDevice *pdev, uint8_t offset)
1889{
1890 uint8_t next, prev, found = 0;
1891
1892 if (!(pdev->used[offset])) {
1893 return 0;
1894 }
1895
1896 assert(pdev->config[PCI_STATUS] & PCI_STATUS_CAP_LIST);
1897
1898 for (prev = PCI_CAPABILITY_LIST; (next = pdev->config[prev]);
1899 prev = next + PCI_CAP_LIST_NEXT) {
1900 if (next <= offset && next > found) {
1901 found = next;
1902 }
1903 }
1904 return found;
1905}
1906
ab85ceb1
SW
1907/* Patch the PCI vendor and device ids in a PCI rom image if necessary.
1908 This is needed for an option rom which is used for more than one device. */
1909static void pci_patch_ids(PCIDevice *pdev, uint8_t *ptr, int size)
1910{
1911 uint16_t vendor_id;
1912 uint16_t device_id;
1913 uint16_t rom_vendor_id;
1914 uint16_t rom_device_id;
1915 uint16_t rom_magic;
1916 uint16_t pcir_offset;
1917 uint8_t checksum;
1918
1919 /* Words in rom data are little endian (like in PCI configuration),
1920 so they can be read / written with pci_get_word / pci_set_word. */
1921
1922 /* Only a valid rom will be patched. */
1923 rom_magic = pci_get_word(ptr);
1924 if (rom_magic != 0xaa55) {
1925 PCI_DPRINTF("Bad ROM magic %04x\n", rom_magic);
1926 return;
1927 }
1928 pcir_offset = pci_get_word(ptr + 0x18);
1929 if (pcir_offset + 8 >= size || memcmp(ptr + pcir_offset, "PCIR", 4)) {
1930 PCI_DPRINTF("Bad PCIR offset 0x%x or signature\n", pcir_offset);
1931 return;
1932 }
1933
1934 vendor_id = pci_get_word(pdev->config + PCI_VENDOR_ID);
1935 device_id = pci_get_word(pdev->config + PCI_DEVICE_ID);
1936 rom_vendor_id = pci_get_word(ptr + pcir_offset + 4);
1937 rom_device_id = pci_get_word(ptr + pcir_offset + 6);
1938
1939 PCI_DPRINTF("%s: ROM id %04x%04x / PCI id %04x%04x\n", pdev->romfile,
1940 vendor_id, device_id, rom_vendor_id, rom_device_id);
1941
1942 checksum = ptr[6];
1943
1944 if (vendor_id != rom_vendor_id) {
1945 /* Patch vendor id and checksum (at offset 6 for etherboot roms). */
1946 checksum += (uint8_t)rom_vendor_id + (uint8_t)(rom_vendor_id >> 8);
1947 checksum -= (uint8_t)vendor_id + (uint8_t)(vendor_id >> 8);
1948 PCI_DPRINTF("ROM checksum %02x / %02x\n", ptr[6], checksum);
1949 ptr[6] = checksum;
1950 pci_set_word(ptr + pcir_offset + 4, vendor_id);
1951 }
1952
1953 if (device_id != rom_device_id) {
1954 /* Patch device id and checksum (at offset 6 for etherboot roms). */
1955 checksum += (uint8_t)rom_device_id + (uint8_t)(rom_device_id >> 8);
1956 checksum -= (uint8_t)device_id + (uint8_t)(device_id >> 8);
1957 PCI_DPRINTF("ROM checksum %02x / %02x\n", ptr[6], checksum);
1958 ptr[6] = checksum;
1959 pci_set_word(ptr + pcir_offset + 6, device_id);
1960 }
1961}
1962
c2039bd0 1963/* Add an option rom for the device */
133e9b22
MA
1964static void pci_add_option_rom(PCIDevice *pdev, bool is_default_rom,
1965 Error **errp)
c2039bd0
AL
1966{
1967 int size;
1968 char *path;
1969 void *ptr;
1724f049 1970 char name[32];
4be9f0d1 1971 const VMStateDescription *vmsd;
c2039bd0 1972
8c52c8f3 1973 if (!pdev->romfile)
133e9b22 1974 return;
8c52c8f3 1975 if (strlen(pdev->romfile) == 0)
133e9b22 1976 return;
8c52c8f3 1977
88169ddf
GH
1978 if (!pdev->rom_bar) {
1979 /*
1980 * Load rom via fw_cfg instead of creating a rom bar,
1981 * for 0.11 compatibility.
1982 */
1983 int class = pci_get_word(pdev->config + PCI_CLASS_DEVICE);
db80c7b9
MA
1984
1985 /*
1986 * Hot-plugged devices can't use the option ROM
1987 * if the rom bar is disabled.
1988 */
1989 if (DEVICE(pdev)->hotplugged) {
133e9b22
MA
1990 error_setg(errp, "Hot-plugged device without ROM bar"
1991 " can't have an option ROM");
1992 return;
db80c7b9
MA
1993 }
1994
88169ddf
GH
1995 if (class == 0x0300) {
1996 rom_add_vga(pdev->romfile);
1997 } else {
2e55e842 1998 rom_add_option(pdev->romfile, -1);
88169ddf 1999 }
133e9b22 2000 return;
88169ddf
GH
2001 }
2002
8c52c8f3 2003 path = qemu_find_file(QEMU_FILE_TYPE_BIOS, pdev->romfile);
c2039bd0 2004 if (path == NULL) {
7267c094 2005 path = g_strdup(pdev->romfile);
c2039bd0
AL
2006 }
2007
2008 size = get_image_size(path);
8c52c8f3 2009 if (size < 0) {
133e9b22 2010 error_setg(errp, "failed to find romfile \"%s\"", pdev->romfile);
8c7f3dd0 2011 g_free(path);
133e9b22 2012 return;
8c7f3dd0 2013 } else if (size == 0) {
133e9b22 2014 error_setg(errp, "romfile \"%s\" is empty", pdev->romfile);
7267c094 2015 g_free(path);
133e9b22 2016 return;
8c52c8f3 2017 }
c2039bd0
AL
2018 if (size & (size - 1)) {
2019 size = 1 << qemu_fls(size);
2020 }
2021
4be9f0d1
AL
2022 vmsd = qdev_get_vmsd(DEVICE(pdev));
2023
2024 if (vmsd) {
2025 snprintf(name, sizeof(name), "%s.rom", vmsd->name);
2026 } else {
f79f2bfc 2027 snprintf(name, sizeof(name), "%s.rom", object_get_typename(OBJECT(pdev)));
4be9f0d1 2028 }
14caaf7f 2029 pdev->has_rom = true;
49946538 2030 memory_region_init_ram(&pdev->rom, OBJECT(pdev), name, size, &error_abort);
c5705a77 2031 vmstate_register_ram(&pdev->rom, &pdev->qdev);
14caaf7f 2032 ptr = memory_region_get_ram_ptr(&pdev->rom);
c2039bd0 2033 load_image(path, ptr);
7267c094 2034 g_free(path);
c2039bd0 2035
ab85ceb1
SW
2036 if (is_default_rom) {
2037 /* Only the default rom images will be patched (if needed). */
2038 pci_patch_ids(pdev, ptr, size);
2039 }
2040
e824b2cc 2041 pci_register_bar(pdev, PCI_ROM_SLOT, 0, &pdev->rom);
c2039bd0
AL
2042}
2043
230741dc
AW
2044static void pci_del_option_rom(PCIDevice *pdev)
2045{
14caaf7f 2046 if (!pdev->has_rom)
230741dc
AW
2047 return;
2048
c5705a77 2049 vmstate_unregister_ram(&pdev->rom, &pdev->qdev);
14caaf7f 2050 pdev->has_rom = false;
230741dc
AW
2051}
2052
ca77089d
IY
2053/*
2054 * if !offset
2055 * Reserve space and add capability to the linked list in pci config space
2056 *
2057 * if offset = 0,
2058 * Find and reserve space and add capability to the linked list
2059 * in pci config space */
2060int pci_add_capability(PCIDevice *pdev, uint8_t cap_id,
2061 uint8_t offset, uint8_t size)
cd9aa33e
LE
2062{
2063 int ret;
2064 Error *local_err = NULL;
2065
2066 ret = pci_add_capability2(pdev, cap_id, offset, size, &local_err);
2067 if (local_err) {
2068 assert(ret < 0);
565f65d2 2069 error_report_err(local_err);
cd9aa33e
LE
2070 } else {
2071 /* success implies a positive offset in config space */
2072 assert(ret > 0);
2073 }
2074 return ret;
2075}
2076
2077int pci_add_capability2(PCIDevice *pdev, uint8_t cap_id,
2078 uint8_t offset, uint8_t size,
2079 Error **errp)
6f4cbd39 2080{
ca77089d 2081 uint8_t *config;
c9abe111
JK
2082 int i, overlapping_cap;
2083
ca77089d
IY
2084 if (!offset) {
2085 offset = pci_find_space(pdev, size);
2086 if (!offset) {
cd9aa33e 2087 error_setg(errp, "out of PCI config space");
ca77089d
IY
2088 return -ENOSPC;
2089 }
c9abe111
JK
2090 } else {
2091 /* Verify that capabilities don't overlap. Note: device assignment
2092 * depends on this check to verify that the device is not broken.
2093 * Should never trigger for emulated devices, but it's helpful
2094 * for debugging these. */
2095 for (i = offset; i < offset + size; i++) {
2096 overlapping_cap = pci_find_capability_at_offset(pdev, i);
2097 if (overlapping_cap) {
cd9aa33e
LE
2098 error_setg(errp, "%s:%02x:%02x.%x "
2099 "Attempt to add PCI capability %x at offset "
2100 "%x overlaps existing capability %x at offset %x",
2101 pci_root_bus_path(pdev), pci_bus_num(pdev->bus),
2102 PCI_SLOT(pdev->devfn), PCI_FUNC(pdev->devfn),
2103 cap_id, offset, overlapping_cap, i);
c9abe111
JK
2104 return -EINVAL;
2105 }
2106 }
ca77089d
IY
2107 }
2108
2109 config = pdev->config + offset;
6f4cbd39
MT
2110 config[PCI_CAP_LIST_ID] = cap_id;
2111 config[PCI_CAP_LIST_NEXT] = pdev->config[PCI_CAPABILITY_LIST];
2112 pdev->config[PCI_CAPABILITY_LIST] = offset;
2113 pdev->config[PCI_STATUS] |= PCI_STATUS_CAP_LIST;
e26631b7 2114 memset(pdev->used + offset, 0xFF, QEMU_ALIGN_UP(size, 4));
6f4cbd39
MT
2115 /* Make capability read-only by default */
2116 memset(pdev->wmask + offset, 0, size);
bd4b65ee
MT
2117 /* Check capability by default */
2118 memset(pdev->cmask + offset, 0xFF, size);
6f4cbd39
MT
2119 return offset;
2120}
2121
2122/* Unlink capability from the pci config space. */
2123void pci_del_capability(PCIDevice *pdev, uint8_t cap_id, uint8_t size)
2124{
2125 uint8_t prev, offset = pci_find_capability_list(pdev, cap_id, &prev);
2126 if (!offset)
2127 return;
2128 pdev->config[prev] = pdev->config[offset + PCI_CAP_LIST_NEXT];
ebabb67a 2129 /* Make capability writable again */
6f4cbd39 2130 memset(pdev->wmask + offset, 0xff, size);
1a4f5971 2131 memset(pdev->w1cmask + offset, 0, size);
bd4b65ee
MT
2132 /* Clear cmask as device-specific registers can't be checked */
2133 memset(pdev->cmask + offset, 0, size);
e26631b7 2134 memset(pdev->used + offset, 0, QEMU_ALIGN_UP(size, 4));
6f4cbd39
MT
2135
2136 if (!pdev->config[PCI_CAPABILITY_LIST])
2137 pdev->config[PCI_STATUS] &= ~PCI_STATUS_CAP_LIST;
2138}
2139
6f4cbd39
MT
2140uint8_t pci_find_capability(PCIDevice *pdev, uint8_t cap_id)
2141{
2142 return pci_find_capability_list(pdev, cap_id, NULL);
2143}
10c4c98a
GH
2144
2145static void pcibus_dev_print(Monitor *mon, DeviceState *dev, int indent)
2146{
2147 PCIDevice *d = (PCIDevice *)dev;
2148 const pci_class_desc *desc;
2149 char ctxt[64];
2150 PCIIORegion *r;
2151 int i, class;
2152
b0ff8eb2 2153 class = pci_get_word(d->config + PCI_CLASS_DEVICE);
10c4c98a
GH
2154 desc = pci_class_descriptions;
2155 while (desc->desc && class != desc->class)
2156 desc++;
2157 if (desc->desc) {
2158 snprintf(ctxt, sizeof(ctxt), "%s", desc->desc);
2159 } else {
2160 snprintf(ctxt, sizeof(ctxt), "Class %04x", class);
2161 }
2162
2163 monitor_printf(mon, "%*sclass %s, addr %02x:%02x.%x, "
2164 "pci id %04x:%04x (sub %04x:%04x)\n",
7f5feab4 2165 indent, "", ctxt, pci_bus_num(d->bus),
e822a52a 2166 PCI_SLOT(d->devfn), PCI_FUNC(d->devfn),
b0ff8eb2
IY
2167 pci_get_word(d->config + PCI_VENDOR_ID),
2168 pci_get_word(d->config + PCI_DEVICE_ID),
2169 pci_get_word(d->config + PCI_SUBSYSTEM_VENDOR_ID),
2170 pci_get_word(d->config + PCI_SUBSYSTEM_ID));
10c4c98a
GH
2171 for (i = 0; i < PCI_NUM_REGIONS; i++) {
2172 r = &d->io_regions[i];
2173 if (!r->size)
2174 continue;
89e8b13c
IY
2175 monitor_printf(mon, "%*sbar %d: %s at 0x%"FMT_PCIBUS
2176 " [0x%"FMT_PCIBUS"]\n",
2177 indent, "",
0392a017 2178 i, r->type & PCI_BASE_ADDRESS_SPACE_IO ? "i/o" : "mem",
10c4c98a
GH
2179 r->addr, r->addr + r->size - 1);
2180 }
2181}
03587182 2182
5e0259e7
GN
2183static char *pci_dev_fw_name(DeviceState *dev, char *buf, int len)
2184{
2185 PCIDevice *d = (PCIDevice *)dev;
2186 const char *name = NULL;
2187 const pci_class_desc *desc = pci_class_descriptions;
2188 int class = pci_get_word(d->config + PCI_CLASS_DEVICE);
2189
2190 while (desc->desc &&
2191 (class & ~desc->fw_ign_bits) !=
2192 (desc->class & ~desc->fw_ign_bits)) {
2193 desc++;
2194 }
2195
2196 if (desc->desc) {
2197 name = desc->fw_name;
2198 }
2199
2200 if (name) {
2201 pstrcpy(buf, len, name);
2202 } else {
2203 snprintf(buf, len, "pci%04x,%04x",
2204 pci_get_word(d->config + PCI_VENDOR_ID),
2205 pci_get_word(d->config + PCI_DEVICE_ID));
2206 }
2207
2208 return buf;
2209}
2210
2211static char *pcibus_get_fw_dev_path(DeviceState *dev)
2212{
2213 PCIDevice *d = (PCIDevice *)dev;
2214 char path[50], name[33];
2215 int off;
2216
2217 off = snprintf(path, sizeof(path), "%s@%x",
2218 pci_dev_fw_name(dev, name, sizeof name),
2219 PCI_SLOT(d->devfn));
2220 if (PCI_FUNC(d->devfn))
2221 snprintf(path + off, sizeof(path) + off, ",%x", PCI_FUNC(d->devfn));
a5cf8262 2222 return g_strdup(path);
5e0259e7
GN
2223}
2224
4f43c1ff
AW
2225static char *pcibus_get_dev_path(DeviceState *dev)
2226{
a6a7005d
MT
2227 PCIDevice *d = container_of(dev, PCIDevice, qdev);
2228 PCIDevice *t;
2229 int slot_depth;
2230 /* Path format: Domain:00:Slot.Function:Slot.Function....:Slot.Function.
2231 * 00 is added here to make this format compatible with
2232 * domain:Bus:Slot.Func for systems without nested PCI bridges.
2233 * Slot.Function list specifies the slot and function numbers for all
2234 * devices on the path from root to the specific device. */
568f0690
DG
2235 const char *root_bus_path;
2236 int root_bus_len;
2991181a 2237 char slot[] = ":SS.F";
2991181a 2238 int slot_len = sizeof slot - 1 /* For '\0' */;
a6a7005d
MT
2239 int path_len;
2240 char *path, *p;
2991181a 2241 int s;
a6a7005d 2242
568f0690
DG
2243 root_bus_path = pci_root_bus_path(d);
2244 root_bus_len = strlen(root_bus_path);
2245
a6a7005d
MT
2246 /* Calculate # of slots on path between device and root. */;
2247 slot_depth = 0;
2248 for (t = d; t; t = t->bus->parent_dev) {
2249 ++slot_depth;
2250 }
2251
568f0690 2252 path_len = root_bus_len + slot_len * slot_depth;
a6a7005d
MT
2253
2254 /* Allocate memory, fill in the terminating null byte. */
7267c094 2255 path = g_malloc(path_len + 1 /* For '\0' */);
a6a7005d
MT
2256 path[path_len] = '\0';
2257
568f0690 2258 memcpy(path, root_bus_path, root_bus_len);
a6a7005d
MT
2259
2260 /* Fill in slot numbers. We walk up from device to root, so need to print
2261 * them in the reverse order, last to first. */
2262 p = path + path_len;
2263 for (t = d; t; t = t->bus->parent_dev) {
2264 p -= slot_len;
2991181a 2265 s = snprintf(slot, sizeof slot, ":%02x.%x",
4c900518 2266 PCI_SLOT(t->devfn), PCI_FUNC(t->devfn));
2991181a
MT
2267 assert(s == slot_len);
2268 memcpy(p, slot, slot_len);
a6a7005d
MT
2269 }
2270
2271 return path;
4f43c1ff
AW
2272}
2273
f3006dd1
IY
2274static int pci_qdev_find_recursive(PCIBus *bus,
2275 const char *id, PCIDevice **pdev)
2276{
2277 DeviceState *qdev = qdev_find_recursive(&bus->qbus, id);
2278 if (!qdev) {
2279 return -ENODEV;
2280 }
2281
2282 /* roughly check if given qdev is pci device */
4be9f0d1 2283 if (object_dynamic_cast(OBJECT(qdev), TYPE_PCI_DEVICE)) {
40021f08 2284 *pdev = PCI_DEVICE(qdev);
f3006dd1
IY
2285 return 0;
2286 }
2287 return -EINVAL;
2288}
2289
2290int pci_qdev_find_device(const char *id, PCIDevice **pdev)
2291{
7588e2b0 2292 PCIHostState *host_bridge;
f3006dd1
IY
2293 int rc = -ENODEV;
2294
7588e2b0
DG
2295 QLIST_FOREACH(host_bridge, &pci_host_bridges, next) {
2296 int tmp = pci_qdev_find_recursive(host_bridge->bus, id, pdev);
f3006dd1
IY
2297 if (!tmp) {
2298 rc = 0;
2299 break;
2300 }
2301 if (tmp != -ENODEV) {
2302 rc = tmp;
2303 }
2304 }
2305
2306 return rc;
2307}
f5e6fed8
AK
2308
2309MemoryRegion *pci_address_space(PCIDevice *dev)
2310{
2311 return dev->bus->address_space_mem;
2312}
e11d6439
RH
2313
2314MemoryRegion *pci_address_space_io(PCIDevice *dev)
2315{
2316 return dev->bus->address_space_io;
2317}
40021f08 2318
39bffca2
AL
2319static void pci_device_class_init(ObjectClass *klass, void *data)
2320{
2321 DeviceClass *k = DEVICE_CLASS(klass);
7ee6c1e1
MA
2322 PCIDeviceClass *pc = PCI_DEVICE_CLASS(klass);
2323
133e9b22
MA
2324 k->realize = pci_qdev_realize;
2325 k->unrealize = pci_qdev_unrealize;
0d936928 2326 k->bus_type = TYPE_PCI_BUS;
bce54474 2327 k->props = pci_props;
7ee6c1e1 2328 pc->realize = pci_default_realize;
39bffca2
AL
2329}
2330
9eda7d37
AK
2331AddressSpace *pci_device_iommu_address_space(PCIDevice *dev)
2332{
2333 PCIBus *bus = PCI_BUS(dev->bus);
2334
2335 if (bus->iommu_fn) {
2336 return bus->iommu_fn(bus, bus->iommu_opaque, dev->devfn);
2337 }
2338
2339 if (bus->parent_dev) {
2340 /** We are ignoring the bus master DMA bit of the bridge
2341 * as it would complicate things such as VFIO for no good reason */
2342 return pci_device_iommu_address_space(bus->parent_dev);
2343 }
2344
2345 return &address_space_memory;
2346}
2347
e00387d5 2348void pci_setup_iommu(PCIBus *bus, PCIIOMMUFunc fn, void *opaque)
5fa45de5 2349{
e00387d5
AK
2350 bus->iommu_fn = fn;
2351 bus->iommu_opaque = opaque;
5fa45de5
DG
2352}
2353
43864069
MT
2354static void pci_dev_get_w64(PCIBus *b, PCIDevice *dev, void *opaque)
2355{
2356 Range *range = opaque;
2357 PCIDeviceClass *pc = PCI_DEVICE_GET_CLASS(dev);
2358 uint16_t cmd = pci_get_word(dev->config + PCI_COMMAND);
77d6f4ea 2359 int i;
43864069
MT
2360
2361 if (!(cmd & PCI_COMMAND_MEMORY)) {
2362 return;
2363 }
2364
2365 if (pc->is_bridge) {
2366 pcibus_t base = pci_bridge_get_base(dev, PCI_BASE_ADDRESS_MEM_PREFETCH);
2367 pcibus_t limit = pci_bridge_get_limit(dev, PCI_BASE_ADDRESS_MEM_PREFETCH);
2368
2369 base = MAX(base, 0x1ULL << 32);
2370
2371 if (limit >= base) {
2372 Range pref_range;
2373 pref_range.begin = base;
2374 pref_range.end = limit + 1;
2375 range_extend(range, &pref_range);
2376 }
2377 }
77d6f4ea
MT
2378 for (i = 0; i < PCI_NUM_REGIONS; ++i) {
2379 PCIIORegion *r = &dev->io_regions[i];
43864069
MT
2380 Range region_range;
2381
77d6f4ea
MT
2382 if (!r->size ||
2383 (r->type & PCI_BASE_ADDRESS_SPACE_IO) ||
2384 !(r->type & PCI_BASE_ADDRESS_MEM_TYPE_64)) {
2385 continue;
2386 }
2387 region_range.begin = pci_bar_address(dev, i, r->type, r->size);
2388 region_range.end = region_range.begin + r->size;
2389
2390 if (region_range.begin == PCI_BAR_UNMAPPED) {
43864069
MT
2391 continue;
2392 }
43864069
MT
2393
2394 region_range.begin = MAX(region_range.begin, 0x1ULL << 32);
2395
2396 if (region_range.end - 1 >= region_range.begin) {
2397 range_extend(range, &region_range);
2398 }
2399 }
2400}
2401
2402void pci_bus_get_w64_range(PCIBus *bus, Range *range)
2403{
2404 range->begin = range->end = 0;
2405 pci_for_each_device_under_bus(bus, pci_dev_get_w64, range);
2406}
2407
8c43a6f0 2408static const TypeInfo pci_device_type_info = {
40021f08
AL
2409 .name = TYPE_PCI_DEVICE,
2410 .parent = TYPE_DEVICE,
2411 .instance_size = sizeof(PCIDevice),
2412 .abstract = true,
2413 .class_size = sizeof(PCIDeviceClass),
39bffca2 2414 .class_init = pci_device_class_init,
40021f08
AL
2415};
2416
83f7d43a 2417static void pci_register_types(void)
40021f08 2418{
0d936928 2419 type_register_static(&pci_bus_info);
3a861c46 2420 type_register_static(&pcie_bus_info);
40021f08
AL
2421 type_register_static(&pci_device_type_info);
2422}
2423
83f7d43a 2424type_init(pci_register_types)