]> git.proxmox.com Git - mirror_qemu.git/blame - hw/pci-bridge/xio3130_downstream.c
Merge remote-tracking branch 'remotes/vivier/tags/q800-for-5.0-pull-request' into...
[mirror_qemu.git] / hw / pci-bridge / xio3130_downstream.c
CommitLineData
48ebf2f9
IY
1/*
2 * x3130_downstream.c
3 * TI X3130 pci express downstream port switch
4 *
5 * Copyright (c) 2010 Isaku Yamahata <yamahata at valinux co jp>
6 * VA Linux Systems Japan K.K.
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or
11 * (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License along
19 * with this program; if not, see <http://www.gnu.org/licenses/>.
20 */
21
97d5408f 22#include "qemu/osdep.h"
83c9f4ca
PB
23#include "hw/pci/pci_ids.h"
24#include "hw/pci/msi.h"
25#include "hw/pci/pcie.h"
c6329a2d 26#include "hw/pci/pcie_port.h"
a27bd6c7 27#include "hw/qdev-properties.h"
d6454270 28#include "migration/vmstate.h"
1108b2f8 29#include "qapi/error.h"
0b8fa32f 30#include "qemu/module.h"
48ebf2f9
IY
31
32#define PCI_DEVICE_ID_TI_XIO3130D 0x8233 /* downstream port */
33#define XIO3130_REVISION 0x1
34#define XIO3130_MSI_OFFSET 0x70
35#define XIO3130_MSI_SUPPORTED_FLAGS PCI_MSI_FLAGS_64BIT
36#define XIO3130_MSI_NR_VECTOR 1
37#define XIO3130_SSVID_OFFSET 0x80
38#define XIO3130_SSVID_SVID 0
39#define XIO3130_SSVID_SSID 0
40#define XIO3130_EXP_OFFSET 0x90
41#define XIO3130_AER_OFFSET 0x100
42
43static void xio3130_downstream_write_config(PCIDevice *d, uint32_t address,
44 uint32_t val, int len)
45{
2841ab43
MT
46 uint16_t slt_ctl, slt_sta;
47
8e2e95ef 48 pcie_cap_slot_get(d, &slt_ctl, &slt_sta);
48ebf2f9
IY
49 pci_bridge_write_config(d, address, val, len);
50 pcie_cap_flr_write_config(d, address, val, len);
2841ab43 51 pcie_cap_slot_write_config(d, slt_ctl, slt_sta, address, val, len);
09b926d4 52 pcie_aer_write_config(d, address, val, len);
48ebf2f9
IY
53}
54
55static void xio3130_downstream_reset(DeviceState *qdev)
56{
40021f08 57 PCIDevice *d = PCI_DEVICE(qdev);
cbd2d434 58
48ebf2f9
IY
59 pcie_cap_deverr_reset(d);
60 pcie_cap_slot_reset(d);
821be9db 61 pcie_cap_arifwd_reset(d);
48ebf2f9
IY
62 pci_bridge_reset(qdev);
63}
64
f8cd1b02 65static void xio3130_downstream_realize(PCIDevice *d, Error **errp)
48ebf2f9 66{
bcb75750
AF
67 PCIEPort *p = PCIE_PORT(d);
68 PCIESlot *s = PCIE_SLOT(d);
48ebf2f9
IY
69 int rc;
70
9cfaa007 71 pci_bridge_initfn(d, TYPE_PCIE_BUS);
48ebf2f9 72 pcie_port_init_reg(d);
48ebf2f9
IY
73
74 rc = msi_init(d, XIO3130_MSI_OFFSET, XIO3130_MSI_NR_VECTOR,
75 XIO3130_MSI_SUPPORTED_FLAGS & PCI_MSI_FLAGS_64BIT,
f8cd1b02
MZ
76 XIO3130_MSI_SUPPORTED_FLAGS & PCI_MSI_FLAGS_MASKBIT,
77 errp);
48ebf2f9 78 if (rc < 0) {
1108b2f8 79 assert(rc == -ENOTSUP);
09b926d4 80 goto err_bridge;
48ebf2f9 81 }
52ea63de 82
48ebf2f9 83 rc = pci_bridge_ssvid_init(d, XIO3130_SSVID_OFFSET,
f8cd1b02
MZ
84 XIO3130_SSVID_SVID, XIO3130_SSVID_SSID,
85 errp);
48ebf2f9 86 if (rc < 0) {
09b926d4 87 goto err_bridge;
48ebf2f9 88 }
52ea63de 89
48ebf2f9 90 rc = pcie_cap_init(d, XIO3130_EXP_OFFSET, PCI_EXP_TYPE_DOWNSTREAM,
f8cd1b02 91 p->port, errp);
48ebf2f9 92 if (rc < 0) {
09b926d4 93 goto err_msi;
48ebf2f9 94 }
0ead87c8 95 pcie_cap_flr_init(d);
48ebf2f9 96 pcie_cap_deverr_init(d);
530a0963 97 pcie_cap_slot_init(d, s);
52ea63de
C
98 pcie_cap_arifwd_init(d);
99
48ebf2f9
IY
100 pcie_chassis_create(s->chassis);
101 rc = pcie_chassis_add_slot(s);
102 if (rc < 0) {
8b3d2634 103 error_setg(errp, "Can't add chassis slot, error %d", rc);
09b926d4 104 goto err_pcie_cap;
48ebf2f9 105 }
52ea63de 106
f18c697b 107 rc = pcie_aer_init(d, PCI_ERR_VER, XIO3130_AER_OFFSET,
f8cd1b02 108 PCI_ERR_SIZEOF, errp);
09b926d4
IY
109 if (rc < 0) {
110 goto err;
111 }
48ebf2f9 112
f8cd1b02 113 return;
09b926d4
IY
114
115err:
116 pcie_chassis_del_slot(s);
117err_pcie_cap:
118 pcie_cap_exit(d);
119err_msi:
120 msi_uninit(d);
121err_bridge:
f90c2bcd 122 pci_bridge_exitfn(d);
48ebf2f9
IY
123}
124
f90c2bcd 125static void xio3130_downstream_exitfn(PCIDevice *d)
48ebf2f9 126{
bcb75750 127 PCIESlot *s = PCIE_SLOT(d);
09b926d4
IY
128
129 pcie_aer_exit(d);
130 pcie_chassis_del_slot(s);
48ebf2f9 131 pcie_cap_exit(d);
09b926d4 132 msi_uninit(d);
f90c2bcd 133 pci_bridge_exitfn(d);
48ebf2f9
IY
134}
135
f23b6bdc
MA
136static Property xio3130_downstream_props[] = {
137 DEFINE_PROP_BIT(COMPAT_PROP_PCP, PCIDevice, cap_present,
138 QEMU_PCIE_SLTCAP_PCP_BITNR, true),
139 DEFINE_PROP_END_OF_LIST()
140};
141
48ebf2f9
IY
142static const VMStateDescription vmstate_xio3130_downstream = {
143 .name = "xio3130-express-downstream-port",
9d6b9db1 144 .priority = MIG_PRI_PCI_BUS,
48ebf2f9
IY
145 .version_id = 1,
146 .minimum_version_id = 1,
6bde6aaa 147 .post_load = pcie_cap_slot_post_load,
48ebf2f9 148 .fields = (VMStateField[]) {
20daa90a 149 VMSTATE_PCI_DEVICE(parent_obj.parent_obj.parent_obj, PCIESlot),
bcb75750
AF
150 VMSTATE_STRUCT(parent_obj.parent_obj.parent_obj.exp.aer_log,
151 PCIESlot, 0, vmstate_pcie_aer_log, PCIEAERLog),
48ebf2f9
IY
152 VMSTATE_END_OF_LIST()
153 }
154};
155
40021f08
AL
156static void xio3130_downstream_class_init(ObjectClass *klass, void *data)
157{
39bffca2 158 DeviceClass *dc = DEVICE_CLASS(klass);
40021f08
AL
159 PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
160
91f4c995 161 k->is_bridge = true;
40021f08 162 k->config_write = xio3130_downstream_write_config;
f8cd1b02 163 k->realize = xio3130_downstream_realize;
40021f08
AL
164 k->exit = xio3130_downstream_exitfn;
165 k->vendor_id = PCI_VENDOR_ID_TI;
166 k->device_id = PCI_DEVICE_ID_TI_XIO3130D;
167 k->revision = XIO3130_REVISION;
125ee0ed 168 set_bit(DEVICE_CATEGORY_BRIDGE, dc->categories);
39bffca2
AL
169 dc->desc = "TI X3130 Downstream Port of PCI Express Switch";
170 dc->reset = xio3130_downstream_reset;
171 dc->vmsd = &vmstate_xio3130_downstream;
4f67d30b 172 device_class_set_props(dc, xio3130_downstream_props);
40021f08
AL
173}
174
8c43a6f0 175static const TypeInfo xio3130_downstream_info = {
39bffca2 176 .name = "xio3130-downstream",
bcb75750 177 .parent = TYPE_PCIE_SLOT,
39bffca2 178 .class_init = xio3130_downstream_class_init,
71d78767
EH
179 .interfaces = (InterfaceInfo[]) {
180 { INTERFACE_PCIE_DEVICE },
181 { }
182 },
48ebf2f9
IY
183};
184
83f7d43a 185static void xio3130_downstream_register_types(void)
48ebf2f9 186{
39bffca2 187 type_register_static(&xio3130_downstream_info);
48ebf2f9
IY
188}
189
83f7d43a 190type_init(xio3130_downstream_register_types)