]> git.proxmox.com Git - mirror_qemu.git/blame - hw/pci-bridge/xio3130_downstream.c
pcie: Simplify pci_adjust_config_limit()
[mirror_qemu.git] / hw / pci-bridge / xio3130_downstream.c
CommitLineData
48ebf2f9
IY
1/*
2 * x3130_downstream.c
3 * TI X3130 pci express downstream port switch
4 *
5 * Copyright (c) 2010 Isaku Yamahata <yamahata at valinux co jp>
6 * VA Linux Systems Japan K.K.
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or
11 * (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License along
19 * with this program; if not, see <http://www.gnu.org/licenses/>.
20 */
21
97d5408f 22#include "qemu/osdep.h"
83c9f4ca
PB
23#include "hw/pci/pci_ids.h"
24#include "hw/pci/msi.h"
25#include "hw/pci/pcie.h"
c6329a2d 26#include "hw/pci/pcie_port.h"
1108b2f8 27#include "qapi/error.h"
48ebf2f9
IY
28
29#define PCI_DEVICE_ID_TI_XIO3130D 0x8233 /* downstream port */
30#define XIO3130_REVISION 0x1
31#define XIO3130_MSI_OFFSET 0x70
32#define XIO3130_MSI_SUPPORTED_FLAGS PCI_MSI_FLAGS_64BIT
33#define XIO3130_MSI_NR_VECTOR 1
34#define XIO3130_SSVID_OFFSET 0x80
35#define XIO3130_SSVID_SVID 0
36#define XIO3130_SSVID_SSID 0
37#define XIO3130_EXP_OFFSET 0x90
38#define XIO3130_AER_OFFSET 0x100
39
40static void xio3130_downstream_write_config(PCIDevice *d, uint32_t address,
41 uint32_t val, int len)
42{
48ebf2f9
IY
43 pci_bridge_write_config(d, address, val, len);
44 pcie_cap_flr_write_config(d, address, val, len);
6bde6aaa 45 pcie_cap_slot_write_config(d, address, val, len);
09b926d4 46 pcie_aer_write_config(d, address, val, len);
48ebf2f9
IY
47}
48
49static void xio3130_downstream_reset(DeviceState *qdev)
50{
40021f08 51 PCIDevice *d = PCI_DEVICE(qdev);
cbd2d434 52
48ebf2f9
IY
53 pcie_cap_deverr_reset(d);
54 pcie_cap_slot_reset(d);
821be9db 55 pcie_cap_arifwd_reset(d);
48ebf2f9
IY
56 pci_bridge_reset(qdev);
57}
58
f8cd1b02 59static void xio3130_downstream_realize(PCIDevice *d, Error **errp)
48ebf2f9 60{
bcb75750
AF
61 PCIEPort *p = PCIE_PORT(d);
62 PCIESlot *s = PCIE_SLOT(d);
48ebf2f9
IY
63 int rc;
64
9cfaa007 65 pci_bridge_initfn(d, TYPE_PCIE_BUS);
48ebf2f9 66 pcie_port_init_reg(d);
48ebf2f9
IY
67
68 rc = msi_init(d, XIO3130_MSI_OFFSET, XIO3130_MSI_NR_VECTOR,
69 XIO3130_MSI_SUPPORTED_FLAGS & PCI_MSI_FLAGS_64BIT,
f8cd1b02
MZ
70 XIO3130_MSI_SUPPORTED_FLAGS & PCI_MSI_FLAGS_MASKBIT,
71 errp);
48ebf2f9 72 if (rc < 0) {
1108b2f8 73 assert(rc == -ENOTSUP);
09b926d4 74 goto err_bridge;
48ebf2f9 75 }
52ea63de 76
48ebf2f9 77 rc = pci_bridge_ssvid_init(d, XIO3130_SSVID_OFFSET,
f8cd1b02
MZ
78 XIO3130_SSVID_SVID, XIO3130_SSVID_SSID,
79 errp);
48ebf2f9 80 if (rc < 0) {
09b926d4 81 goto err_bridge;
48ebf2f9 82 }
52ea63de 83
48ebf2f9 84 rc = pcie_cap_init(d, XIO3130_EXP_OFFSET, PCI_EXP_TYPE_DOWNSTREAM,
f8cd1b02 85 p->port, errp);
48ebf2f9 86 if (rc < 0) {
09b926d4 87 goto err_msi;
48ebf2f9 88 }
0ead87c8 89 pcie_cap_flr_init(d);
48ebf2f9
IY
90 pcie_cap_deverr_init(d);
91 pcie_cap_slot_init(d, s->slot);
52ea63de
C
92 pcie_cap_arifwd_init(d);
93
48ebf2f9
IY
94 pcie_chassis_create(s->chassis);
95 rc = pcie_chassis_add_slot(s);
96 if (rc < 0) {
8b3d2634 97 error_setg(errp, "Can't add chassis slot, error %d", rc);
09b926d4 98 goto err_pcie_cap;
48ebf2f9 99 }
52ea63de 100
f18c697b 101 rc = pcie_aer_init(d, PCI_ERR_VER, XIO3130_AER_OFFSET,
f8cd1b02 102 PCI_ERR_SIZEOF, errp);
09b926d4
IY
103 if (rc < 0) {
104 goto err;
105 }
48ebf2f9 106
f8cd1b02 107 return;
09b926d4
IY
108
109err:
110 pcie_chassis_del_slot(s);
111err_pcie_cap:
112 pcie_cap_exit(d);
113err_msi:
114 msi_uninit(d);
115err_bridge:
f90c2bcd 116 pci_bridge_exitfn(d);
48ebf2f9
IY
117}
118
f90c2bcd 119static void xio3130_downstream_exitfn(PCIDevice *d)
48ebf2f9 120{
bcb75750 121 PCIESlot *s = PCIE_SLOT(d);
09b926d4
IY
122
123 pcie_aer_exit(d);
124 pcie_chassis_del_slot(s);
48ebf2f9 125 pcie_cap_exit(d);
09b926d4 126 msi_uninit(d);
f90c2bcd 127 pci_bridge_exitfn(d);
48ebf2f9
IY
128}
129
f23b6bdc
MA
130static Property xio3130_downstream_props[] = {
131 DEFINE_PROP_BIT(COMPAT_PROP_PCP, PCIDevice, cap_present,
132 QEMU_PCIE_SLTCAP_PCP_BITNR, true),
133 DEFINE_PROP_END_OF_LIST()
134};
135
48ebf2f9
IY
136static const VMStateDescription vmstate_xio3130_downstream = {
137 .name = "xio3130-express-downstream-port",
9d6b9db1 138 .priority = MIG_PRI_PCI_BUS,
48ebf2f9
IY
139 .version_id = 1,
140 .minimum_version_id = 1,
6bde6aaa 141 .post_load = pcie_cap_slot_post_load,
48ebf2f9 142 .fields = (VMStateField[]) {
20daa90a 143 VMSTATE_PCI_DEVICE(parent_obj.parent_obj.parent_obj, PCIESlot),
bcb75750
AF
144 VMSTATE_STRUCT(parent_obj.parent_obj.parent_obj.exp.aer_log,
145 PCIESlot, 0, vmstate_pcie_aer_log, PCIEAERLog),
48ebf2f9
IY
146 VMSTATE_END_OF_LIST()
147 }
148};
149
40021f08
AL
150static void xio3130_downstream_class_init(ObjectClass *klass, void *data)
151{
39bffca2 152 DeviceClass *dc = DEVICE_CLASS(klass);
40021f08
AL
153 PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
154
40021f08
AL
155 k->is_bridge = 1;
156 k->config_write = xio3130_downstream_write_config;
f8cd1b02 157 k->realize = xio3130_downstream_realize;
40021f08
AL
158 k->exit = xio3130_downstream_exitfn;
159 k->vendor_id = PCI_VENDOR_ID_TI;
160 k->device_id = PCI_DEVICE_ID_TI_XIO3130D;
161 k->revision = XIO3130_REVISION;
125ee0ed 162 set_bit(DEVICE_CATEGORY_BRIDGE, dc->categories);
39bffca2
AL
163 dc->desc = "TI X3130 Downstream Port of PCI Express Switch";
164 dc->reset = xio3130_downstream_reset;
165 dc->vmsd = &vmstate_xio3130_downstream;
f23b6bdc 166 dc->props = xio3130_downstream_props;
40021f08
AL
167}
168
8c43a6f0 169static const TypeInfo xio3130_downstream_info = {
39bffca2 170 .name = "xio3130-downstream",
bcb75750 171 .parent = TYPE_PCIE_SLOT,
39bffca2 172 .class_init = xio3130_downstream_class_init,
71d78767
EH
173 .interfaces = (InterfaceInfo[]) {
174 { INTERFACE_PCIE_DEVICE },
175 { }
176 },
48ebf2f9
IY
177};
178
83f7d43a 179static void xio3130_downstream_register_types(void)
48ebf2f9 180{
39bffca2 181 type_register_static(&xio3130_downstream_info);
48ebf2f9
IY
182}
183
83f7d43a 184type_init(xio3130_downstream_register_types)