]>
Commit | Line | Data |
---|---|---|
502a5395 PB |
1 | /* |
2 | * QEMU i440FX/PIIX3 PCI Bridge Emulation | |
3 | * | |
4 | * Copyright (c) 2006 Fabrice Bellard | |
5fafdf24 | 5 | * |
502a5395 PB |
6 | * Permission is hereby granted, free of charge, to any person obtaining a copy |
7 | * of this software and associated documentation files (the "Software"), to deal | |
8 | * in the Software without restriction, including without limitation the rights | |
9 | * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | |
10 | * copies of the Software, and to permit persons to whom the Software is | |
11 | * furnished to do so, subject to the following conditions: | |
12 | * | |
13 | * The above copyright notice and this permission notice shall be included in | |
14 | * all copies or substantial portions of the Software. | |
15 | * | |
16 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | |
17 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | |
18 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | |
19 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | |
20 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | |
21 | * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | |
22 | * THE SOFTWARE. | |
23 | */ | |
24 | ||
83c9f4ca | 25 | #include "hw/hw.h" |
0d09e41a | 26 | #include "hw/i386/pc.h" |
83c9f4ca PB |
27 | #include "hw/pci/pci.h" |
28 | #include "hw/pci/pci_host.h" | |
0d09e41a | 29 | #include "hw/isa/isa.h" |
83c9f4ca | 30 | #include "hw/sysbus.h" |
1de7afc9 | 31 | #include "qemu/range.h" |
0d09e41a PB |
32 | #include "hw/xen/xen.h" |
33 | #include "hw/pci-host/pam.h" | |
1ec4ba74 | 34 | #include "sysemu/sysemu.h" |
39848901 IM |
35 | #include "hw/i386/ioapic.h" |
36 | #include "qapi/visitor.h" | |
87ecb68b | 37 | |
56594fe3 IY |
38 | /* |
39 | * I440FX chipset data sheet. | |
40 | * http://download.intel.com/design/chipsets/datashts/29054901.pdf | |
41 | */ | |
42 | ||
1d0d4aa4 IM |
43 | #define TYPE_I440FX_PCI_HOST_BRIDGE "i440FX-pcihost" |
44 | #define I440FX_PCI_HOST_BRIDGE(obj) \ | |
45 | OBJECT_CHECK(I440FXState, (obj), TYPE_I440FX_PCI_HOST_BRIDGE) | |
46 | ||
67c332fd AF |
47 | typedef struct I440FXState { |
48 | PCIHostState parent_obj; | |
39848901 IM |
49 | PcPciInfo pci_info; |
50 | uint64_t pci_hole64_size; | |
67c332fd | 51 | } I440FXState; |
502a5395 | 52 | |
ab431c28 | 53 | #define PIIX_NUM_PIC_IRQS 16 /* i8259 * 2 */ |
e735b55a | 54 | #define PIIX_NUM_PIRQS 4ULL /* PIRQ[A-D] */ |
bf09551a | 55 | #define XEN_PIIX_NUM_PIRQS 128ULL |
ab431c28 | 56 | #define PIIX_PIRQC 0x60 |
e735b55a | 57 | |
1ec4ba74 LE |
58 | /* |
59 | * Reset Control Register: PCI-accessible ISA-Compatible Register at address | |
60 | * 0xcf9, provided by the PCI/ISA bridge (PIIX3 PCI function 0, 8086:7000). | |
61 | */ | |
62 | #define RCR_IOPORT 0xcf9 | |
63 | ||
fd37d881 JQ |
64 | typedef struct PIIX3State { |
65 | PCIDevice dev; | |
ab431c28 IY |
66 | |
67 | /* | |
68 | * bitmap to track pic levels. | |
69 | * The pic level is the logical OR of all the PCI irqs mapped to it | |
70 | * So one PIC level is tracked by PIIX_NUM_PIRQS bits. | |
71 | * | |
72 | * PIRQ is mapped to PIC pins, we track it by | |
73 | * PIIX_NUM_PIRQS * PIIX_NUM_PIC_IRQS = 64 bits with | |
74 | * pic_irq * PIIX_NUM_PIRQS + pirq | |
75 | */ | |
76 | #if PIIX_NUM_PIC_IRQS * PIIX_NUM_PIRQS > 64 | |
77 | #error "unable to encode pic state in 64bit in pic_levels." | |
78 | #endif | |
79 | uint64_t pic_levels; | |
80 | ||
bd7dce87 | 81 | qemu_irq *pic; |
e735b55a IY |
82 | |
83 | /* This member isn't used. Just for save/load compatibility */ | |
84 | int32_t pci_irq_levels_vmstate[PIIX_NUM_PIRQS]; | |
1ec4ba74 LE |
85 | |
86 | /* Reset Control Register contents */ | |
87 | uint8_t rcr; | |
88 | ||
89 | /* IO memory region for Reset Control Register (RCR_IOPORT) */ | |
90 | MemoryRegion rcr_mem; | |
7cd9eee0 | 91 | } PIIX3State; |
bd7dce87 | 92 | |
57a0f0c6 DW |
93 | #define TYPE_I440FX_PCI_DEVICE "i440FX" |
94 | #define I440FX_PCI_DEVICE(obj) \ | |
95 | OBJECT_CHECK(PCII440FXState, (obj), TYPE_I440FX_PCI_DEVICE) | |
96 | ||
0a3bacf3 | 97 | struct PCII440FXState { |
2aedfa46 HT |
98 | /*< private >*/ |
99 | PCIDevice parent_obj; | |
100 | /*< public >*/ | |
101 | ||
ae0a5466 AK |
102 | MemoryRegion *system_memory; |
103 | MemoryRegion *pci_address_space; | |
104 | MemoryRegion *ram_memory; | |
105 | MemoryRegion pci_hole; | |
106 | MemoryRegion pci_hole_64bit; | |
107 | PAMMemoryRegion pam_regions[13]; | |
108 | MemoryRegion smram_region; | |
6c009fa4 | 109 | uint8_t smm_enabled; |
0a3bacf3 JQ |
110 | }; |
111 | ||
f2c688bb IY |
112 | |
113 | #define I440FX_PAM 0x59 | |
114 | #define I440FX_PAM_SIZE 7 | |
115 | #define I440FX_SMRAM 0x72 | |
116 | ||
ab431c28 | 117 | static void piix3_set_irq(void *opaque, int pirq, int level); |
3afa9bb4 | 118 | static PCIINTxRoute piix3_route_intx_pin_to_irq(void *opaque, int pci_intx); |
bf09551a SS |
119 | static void piix3_write_config_xen(PCIDevice *dev, |
120 | uint32_t address, uint32_t val, int len); | |
d2b59317 PB |
121 | |
122 | /* return the global irq number corresponding to a given device irq | |
123 | pin. We could also use the bus number to have a more precise | |
124 | mapping. */ | |
ab431c28 | 125 | static int pci_slot_get_pirq(PCIDevice *pci_dev, int pci_intx) |
d2b59317 PB |
126 | { |
127 | int slot_addend; | |
128 | slot_addend = (pci_dev->devfn >> 3) - 1; | |
ab431c28 | 129 | return (pci_intx + slot_addend) & 3; |
d2b59317 | 130 | } |
502a5395 | 131 | |
0a3bacf3 | 132 | static void i440fx_update_memory_mappings(PCII440FXState *d) |
ee0ea1d0 | 133 | { |
410edd92 | 134 | int i; |
2aedfa46 | 135 | PCIDevice *pd = PCI_DEVICE(d); |
84631fd7 | 136 | |
72124c01 | 137 | memory_region_transaction_begin(); |
410edd92 IY |
138 | for (i = 0; i < 13; i++) { |
139 | pam_update(&d->pam_regions[i], i, | |
2aedfa46 | 140 | pd->config[I440FX_PAM + ((i + 1) / 2)]); |
ee0ea1d0 | 141 | } |
2aedfa46 | 142 | smram_update(&d->smram_region, pd->config[I440FX_SMRAM], d->smm_enabled); |
72124c01 | 143 | memory_region_transaction_commit(); |
ee0ea1d0 FB |
144 | } |
145 | ||
f885f1ea | 146 | static void i440fx_set_smm(int val, void *arg) |
ee0ea1d0 | 147 | { |
f885f1ea | 148 | PCII440FXState *d = arg; |
2aedfa46 | 149 | PCIDevice *pd = PCI_DEVICE(d); |
f885f1ea | 150 | |
410edd92 | 151 | memory_region_transaction_begin(); |
2aedfa46 | 152 | smram_set_smm(&d->smm_enabled, val, pd->config[I440FX_SMRAM], |
410edd92 IY |
153 | &d->smram_region); |
154 | memory_region_transaction_commit(); | |
ee0ea1d0 FB |
155 | } |
156 | ||
157 | ||
0a3bacf3 | 158 | static void i440fx_write_config(PCIDevice *dev, |
ee0ea1d0 FB |
159 | uint32_t address, uint32_t val, int len) |
160 | { | |
57a0f0c6 | 161 | PCII440FXState *d = I440FX_PCI_DEVICE(dev); |
0a3bacf3 | 162 | |
ee0ea1d0 | 163 | /* XXX: implement SMRAM.D_LOCK */ |
0a3bacf3 | 164 | pci_default_write_config(dev, address, val, len); |
4da5fcd3 IY |
165 | if (ranges_overlap(address, len, I440FX_PAM, I440FX_PAM_SIZE) || |
166 | range_covers_byte(address, len, I440FX_SMRAM)) { | |
ee0ea1d0 | 167 | i440fx_update_memory_mappings(d); |
4da5fcd3 | 168 | } |
ee0ea1d0 FB |
169 | } |
170 | ||
0c7d19e5 | 171 | static int i440fx_load_old(QEMUFile* f, void *opaque, int version_id) |
ee0ea1d0 | 172 | { |
0a3bacf3 | 173 | PCII440FXState *d = opaque; |
2aedfa46 | 174 | PCIDevice *pd = PCI_DEVICE(d); |
52fc1d83 | 175 | int ret, i; |
ee0ea1d0 | 176 | |
2aedfa46 | 177 | ret = pci_device_load(pd, f); |
ee0ea1d0 FB |
178 | if (ret < 0) |
179 | return ret; | |
180 | i440fx_update_memory_mappings(d); | |
6c009fa4 | 181 | qemu_get_8s(f, &d->smm_enabled); |
52fc1d83 | 182 | |
e735b55a IY |
183 | if (version_id == 2) { |
184 | for (i = 0; i < PIIX_NUM_PIRQS; i++) { | |
185 | qemu_get_be32(f); /* dummy load for compatibility */ | |
186 | } | |
187 | } | |
52fc1d83 | 188 | |
ee0ea1d0 FB |
189 | return 0; |
190 | } | |
191 | ||
e59fb374 | 192 | static int i440fx_post_load(void *opaque, int version_id) |
0c7d19e5 JQ |
193 | { |
194 | PCII440FXState *d = opaque; | |
195 | ||
196 | i440fx_update_memory_mappings(d); | |
197 | return 0; | |
198 | } | |
199 | ||
200 | static const VMStateDescription vmstate_i440fx = { | |
201 | .name = "I440FX", | |
202 | .version_id = 3, | |
203 | .minimum_version_id = 3, | |
204 | .minimum_version_id_old = 1, | |
205 | .load_state_old = i440fx_load_old, | |
752ff2fa | 206 | .post_load = i440fx_post_load, |
0c7d19e5 | 207 | .fields = (VMStateField []) { |
2aedfa46 | 208 | VMSTATE_PCI_DEVICE(parent_obj, PCII440FXState), |
0c7d19e5 JQ |
209 | VMSTATE_UINT8(smm_enabled, PCII440FXState), |
210 | VMSTATE_END_OF_LIST() | |
211 | } | |
212 | }; | |
213 | ||
39848901 IM |
214 | static void i440fx_pcihost_get_pci_hole_start(Object *obj, Visitor *v, |
215 | void *opaque, const char *name, | |
216 | Error **errp) | |
217 | { | |
218 | I440FXState *s = I440FX_PCI_HOST_BRIDGE(obj); | |
219 | uint32_t value = s->pci_info.w32.begin; | |
220 | ||
221 | visit_type_uint32(v, &value, name, errp); | |
222 | } | |
223 | ||
224 | static void i440fx_pcihost_get_pci_hole_end(Object *obj, Visitor *v, | |
225 | void *opaque, const char *name, | |
226 | Error **errp) | |
227 | { | |
228 | I440FXState *s = I440FX_PCI_HOST_BRIDGE(obj); | |
229 | uint32_t value = s->pci_info.w32.end; | |
230 | ||
231 | visit_type_uint32(v, &value, name, errp); | |
232 | } | |
233 | ||
234 | static void i440fx_pcihost_get_pci_hole64_start(Object *obj, Visitor *v, | |
235 | void *opaque, const char *name, | |
236 | Error **errp) | |
237 | { | |
238 | I440FXState *s = I440FX_PCI_HOST_BRIDGE(obj); | |
239 | ||
240 | visit_type_uint64(v, &s->pci_info.w64.begin, name, errp); | |
241 | } | |
242 | ||
243 | static void i440fx_pcihost_get_pci_hole64_end(Object *obj, Visitor *v, | |
244 | void *opaque, const char *name, | |
245 | Error **errp) | |
246 | { | |
247 | I440FXState *s = I440FX_PCI_HOST_BRIDGE(obj); | |
248 | ||
249 | visit_type_uint64(v, &s->pci_info.w64.end, name, errp); | |
250 | } | |
251 | ||
a3560fbf | 252 | static void i440fx_pcihost_initfn(Object *obj) |
502a5395 | 253 | { |
a3560fbf | 254 | PCIHostState *s = PCI_HOST_BRIDGE(obj); |
39848901 | 255 | I440FXState *d = I440FX_PCI_HOST_BRIDGE(obj); |
502a5395 | 256 | |
a3560fbf | 257 | memory_region_init_io(&s->conf_mem, obj, &pci_host_conf_le_ops, s, |
d0ed8076 | 258 | "pci-conf-idx", 4); |
a3560fbf | 259 | memory_region_init_io(&s->data_mem, obj, &pci_host_data_le_ops, s, |
d0ed8076 | 260 | "pci-conf-data", 4); |
39848901 IM |
261 | |
262 | object_property_add(obj, PCI_HOST_PROP_PCI_HOLE_START, "int", | |
263 | i440fx_pcihost_get_pci_hole_start, | |
264 | NULL, NULL, NULL, NULL); | |
265 | ||
266 | object_property_add(obj, PCI_HOST_PROP_PCI_HOLE_END, "int", | |
267 | i440fx_pcihost_get_pci_hole_end, | |
268 | NULL, NULL, NULL, NULL); | |
269 | ||
270 | object_property_add(obj, PCI_HOST_PROP_PCI_HOLE64_START, "int", | |
271 | i440fx_pcihost_get_pci_hole64_start, | |
272 | NULL, NULL, NULL, NULL); | |
273 | ||
274 | object_property_add(obj, PCI_HOST_PROP_PCI_HOLE64_END, "int", | |
275 | i440fx_pcihost_get_pci_hole64_end, | |
276 | NULL, NULL, NULL, NULL); | |
277 | ||
278 | d->pci_info.w32.end = IO_APIC_DEFAULT_ADDRESS; | |
a3560fbf | 279 | } |
502a5395 | 280 | |
a3560fbf HT |
281 | static void i440fx_pcihost_realize(DeviceState *dev, Error **errp) |
282 | { | |
283 | PCIHostState *s = PCI_HOST_BRIDGE(dev); | |
284 | SysBusDevice *sbd = SYS_BUS_DEVICE(dev); | |
285 | ||
286 | sysbus_add_io(sbd, 0xcf8, &s->conf_mem); | |
287 | sysbus_init_ioports(sbd, 0xcf8, 4); | |
288 | ||
289 | sysbus_add_io(sbd, 0xcfc, &s->data_mem); | |
290 | sysbus_init_ioports(sbd, 0xcfc, 4); | |
8a14daa5 | 291 | } |
502a5395 | 292 | |
0a3bacf3 | 293 | static int i440fx_initfn(PCIDevice *dev) |
8a14daa5 | 294 | { |
57a0f0c6 | 295 | PCII440FXState *d = I440FX_PCI_DEVICE(dev); |
ee0ea1d0 | 296 | |
2aedfa46 | 297 | dev->config[I440FX_SMRAM] = 0x02; |
ee0ea1d0 | 298 | |
f885f1ea | 299 | cpu_smm_register(&i440fx_set_smm, d); |
81a322d4 | 300 | return 0; |
8a14daa5 GH |
301 | } |
302 | ||
44fc8c5e IM |
303 | PCIBus *i440fx_init(PCII440FXState **pi440fx_state, |
304 | int *piix3_devfn, | |
305 | ISABus **isa_bus, qemu_irq *pic, | |
306 | MemoryRegion *address_space_mem, | |
307 | MemoryRegion *address_space_io, | |
308 | ram_addr_t ram_size, | |
309 | hwaddr pci_hole_start, | |
310 | hwaddr pci_hole_size, | |
39848901 | 311 | ram_addr_t above_4g_mem_size, |
44fc8c5e IM |
312 | MemoryRegion *pci_address_space, |
313 | MemoryRegion *ram_memory) | |
8a14daa5 GH |
314 | { |
315 | DeviceState *dev; | |
316 | PCIBus *b; | |
317 | PCIDevice *d; | |
8558d942 | 318 | PCIHostState *s; |
7cd9eee0 | 319 | PIIX3State *piix3; |
ae0a5466 | 320 | PCII440FXState *f; |
2725aec7 | 321 | unsigned i; |
39848901 | 322 | I440FXState *i440fx; |
8a14daa5 | 323 | |
1d0d4aa4 | 324 | dev = qdev_create(NULL, TYPE_I440FX_PCI_HOST_BRIDGE); |
8558d942 | 325 | s = PCI_HOST_BRIDGE(dev); |
67c332fd | 326 | b = pci_bus_new(dev, NULL, pci_address_space, |
60a0e443 | 327 | address_space_io, 0, TYPE_PCI_BUS); |
8a14daa5 | 328 | s->bus = b; |
f05f6b4a | 329 | object_property_add_child(qdev_get_machine(), "i440fx", OBJECT(dev), NULL); |
f424d5c4 | 330 | qdev_init_nofail(dev); |
8a14daa5 | 331 | |
44fc8c5e | 332 | d = pci_create_simple(b, 0, TYPE_I440FX_PCI_DEVICE); |
57a0f0c6 | 333 | *pi440fx_state = I440FX_PCI_DEVICE(d); |
ae0a5466 AK |
334 | f = *pi440fx_state; |
335 | f->system_memory = address_space_mem; | |
336 | f->pci_address_space = pci_address_space; | |
337 | f->ram_memory = ram_memory; | |
39848901 IM |
338 | |
339 | i440fx = I440FX_PCI_HOST_BRIDGE(dev); | |
340 | /* Set PCI window size the way seabios has always done it. */ | |
341 | /* Power of 2 so bios can cover it with a single MTRR */ | |
342 | if (ram_size <= 0x80000000) { | |
343 | i440fx->pci_info.w32.begin = 0x80000000; | |
344 | } else if (ram_size <= 0xc0000000) { | |
345 | i440fx->pci_info.w32.begin = 0xc0000000; | |
346 | } else { | |
347 | i440fx->pci_info.w32.begin = 0xe0000000; | |
348 | } | |
349 | ||
40c5dce9 | 350 | memory_region_init_alias(&f->pci_hole, OBJECT(d), "pci-hole", f->pci_address_space, |
ae0a5466 AK |
351 | pci_hole_start, pci_hole_size); |
352 | memory_region_add_subregion(f->system_memory, pci_hole_start, &f->pci_hole); | |
39848901 IM |
353 | |
354 | pc_init_pci64_hole(&i440fx->pci_info, 0x100000000ULL + above_4g_mem_size, | |
355 | i440fx->pci_hole64_size); | |
40c5dce9 | 356 | memory_region_init_alias(&f->pci_hole_64bit, OBJECT(d), "pci-hole64", |
ae0a5466 | 357 | f->pci_address_space, |
39848901 IM |
358 | i440fx->pci_info.w64.begin, |
359 | i440fx->pci_hole64_size); | |
360 | if (i440fx->pci_hole64_size) { | |
361 | memory_region_add_subregion(f->system_memory, | |
362 | i440fx->pci_info.w64.begin, | |
ae0a5466 AK |
363 | &f->pci_hole_64bit); |
364 | } | |
40c5dce9 | 365 | memory_region_init_alias(&f->smram_region, OBJECT(d), "smram-region", |
ae0a5466 | 366 | f->pci_address_space, 0xa0000, 0x20000); |
b41e1ed4 AK |
367 | memory_region_add_subregion_overlap(f->system_memory, 0xa0000, |
368 | &f->smram_region, 1); | |
369 | memory_region_set_enabled(&f->smram_region, false); | |
3cd2cf43 | 370 | init_pam(dev, f->ram_memory, f->system_memory, f->pci_address_space, |
410edd92 | 371 | &f->pam_regions[0], PAM_BIOS_BASE, PAM_BIOS_SIZE); |
2725aec7 | 372 | for (i = 0; i < 12; ++i) { |
3cd2cf43 | 373 | init_pam(dev, f->ram_memory, f->system_memory, f->pci_address_space, |
410edd92 IY |
374 | &f->pam_regions[i+1], PAM_EXPAN_BASE + i * PAM_EXPAN_SIZE, |
375 | PAM_EXPAN_SIZE); | |
2725aec7 | 376 | } |
8a14daa5 | 377 | |
bf09551a SS |
378 | /* Xen supports additional interrupt routes from the PCI devices to |
379 | * the IOAPIC: the four pins of each PCI device on the bus are also | |
380 | * connected to the IOAPIC directly. | |
381 | * These additional routes can be discovered through ACPI. */ | |
382 | if (xen_enabled()) { | |
383 | piix3 = DO_UPCAST(PIIX3State, dev, | |
384 | pci_create_simple_multifunction(b, -1, true, "PIIX3-xen")); | |
385 | pci_bus_irqs(b, xen_piix3_set_irq, xen_pci_slot_get_pirq, | |
386 | piix3, XEN_PIIX_NUM_PIRQS); | |
387 | } else { | |
388 | piix3 = DO_UPCAST(PIIX3State, dev, | |
389 | pci_create_simple_multifunction(b, -1, true, "PIIX3")); | |
390 | pci_bus_irqs(b, piix3_set_irq, pci_slot_get_pirq, piix3, | |
391 | PIIX_NUM_PIRQS); | |
3afa9bb4 | 392 | pci_bus_set_route_irq_fn(b, piix3_route_intx_pin_to_irq); |
bf09551a | 393 | } |
7cd9eee0 | 394 | piix3->pic = pic; |
d93a8a43 | 395 | *isa_bus = ISA_BUS(qdev_get_child_bus(DEVICE(piix3), "isa.0")); |
41445300 | 396 | |
7cd9eee0 | 397 | *piix3_devfn = piix3->dev.devfn; |
85a750ca | 398 | |
ec5f92ce | 399 | ram_size = ram_size / 8 / 1024 / 1024; |
2aedfa46 | 400 | if (ram_size > 255) { |
ec5f92ce | 401 | ram_size = 255; |
2aedfa46 HT |
402 | } |
403 | d->config[0x57] = ram_size; | |
ec5f92ce | 404 | |
ae0a5466 AK |
405 | i440fx_update_memory_mappings(f); |
406 | ||
502a5395 PB |
407 | return b; |
408 | } | |
409 | ||
410 | /* PIIX3 PCI to ISA bridge */ | |
ab431c28 IY |
411 | static void piix3_set_irq_pic(PIIX3State *piix3, int pic_irq) |
412 | { | |
413 | qemu_set_irq(piix3->pic[pic_irq], | |
414 | !!(piix3->pic_levels & | |
09de0f46 | 415 | (((1ULL << PIIX_NUM_PIRQS) - 1) << |
ab431c28 IY |
416 | (pic_irq * PIIX_NUM_PIRQS)))); |
417 | } | |
502a5395 | 418 | |
afe3ef1d | 419 | static void piix3_set_irq_level(PIIX3State *piix3, int pirq, int level) |
ab431c28 IY |
420 | { |
421 | int pic_irq; | |
422 | uint64_t mask; | |
423 | ||
424 | pic_irq = piix3->dev.config[PIIX_PIRQC + pirq]; | |
425 | if (pic_irq >= PIIX_NUM_PIC_IRQS) { | |
426 | return; | |
427 | } | |
428 | ||
429 | mask = 1ULL << ((pic_irq * PIIX_NUM_PIRQS) + pirq); | |
430 | piix3->pic_levels &= ~mask; | |
431 | piix3->pic_levels |= mask * !!level; | |
432 | ||
afe3ef1d | 433 | piix3_set_irq_pic(piix3, pic_irq); |
ab431c28 IY |
434 | } |
435 | ||
436 | static void piix3_set_irq(void *opaque, int pirq, int level) | |
502a5395 | 437 | { |
7cd9eee0 | 438 | PIIX3State *piix3 = opaque; |
afe3ef1d | 439 | piix3_set_irq_level(piix3, pirq, level); |
ab431c28 | 440 | } |
502a5395 | 441 | |
3afa9bb4 MT |
442 | static PCIINTxRoute piix3_route_intx_pin_to_irq(void *opaque, int pin) |
443 | { | |
444 | PIIX3State *piix3 = opaque; | |
445 | int irq = piix3->dev.config[PIIX_PIRQC + pin]; | |
446 | PCIINTxRoute route; | |
447 | ||
448 | if (irq < PIIX_NUM_PIC_IRQS) { | |
449 | route.mode = PCI_INTX_ENABLED; | |
450 | route.irq = irq; | |
451 | } else { | |
452 | route.mode = PCI_INTX_DISABLED; | |
453 | route.irq = -1; | |
454 | } | |
455 | return route; | |
456 | } | |
457 | ||
ab431c28 IY |
458 | /* irq routing is changed. so rebuild bitmap */ |
459 | static void piix3_update_irq_levels(PIIX3State *piix3) | |
460 | { | |
461 | int pirq; | |
462 | ||
463 | piix3->pic_levels = 0; | |
464 | for (pirq = 0; pirq < PIIX_NUM_PIRQS; pirq++) { | |
465 | piix3_set_irq_level(piix3, pirq, | |
afe3ef1d | 466 | pci_bus_get_irq_level(piix3->dev.bus, pirq)); |
ab431c28 IY |
467 | } |
468 | } | |
469 | ||
470 | static void piix3_write_config(PCIDevice *dev, | |
471 | uint32_t address, uint32_t val, int len) | |
472 | { | |
473 | pci_default_write_config(dev, address, val, len); | |
474 | if (ranges_overlap(address, len, PIIX_PIRQC, 4)) { | |
475 | PIIX3State *piix3 = DO_UPCAST(PIIX3State, dev, dev); | |
476 | int pic_irq; | |
0ae16251 JK |
477 | |
478 | pci_bus_fire_intx_routing_notifier(piix3->dev.bus); | |
ab431c28 IY |
479 | piix3_update_irq_levels(piix3); |
480 | for (pic_irq = 0; pic_irq < PIIX_NUM_PIC_IRQS; pic_irq++) { | |
481 | piix3_set_irq_pic(piix3, pic_irq); | |
d2b59317 | 482 | } |
502a5395 PB |
483 | } |
484 | } | |
485 | ||
bf09551a SS |
486 | static void piix3_write_config_xen(PCIDevice *dev, |
487 | uint32_t address, uint32_t val, int len) | |
488 | { | |
489 | xen_piix_pci_write_config_client(address, val, len); | |
490 | piix3_write_config(dev, address, val, len); | |
491 | } | |
492 | ||
15a1956a | 493 | static void piix3_reset(void *opaque) |
502a5395 | 494 | { |
fd37d881 JQ |
495 | PIIX3State *d = opaque; |
496 | uint8_t *pci_conf = d->dev.config; | |
502a5395 | 497 | |
c9721215 | 498 | pci_conf[0x04] = 0x07; /* master, memory and I/O */ |
502a5395 PB |
499 | pci_conf[0x05] = 0x00; |
500 | pci_conf[0x06] = 0x00; | |
c9721215 | 501 | pci_conf[0x07] = 0x02; /* PCI_status_devsel_medium */ |
502a5395 PB |
502 | pci_conf[0x4c] = 0x4d; |
503 | pci_conf[0x4e] = 0x03; | |
504 | pci_conf[0x4f] = 0x00; | |
505 | pci_conf[0x60] = 0x80; | |
477afee3 AJ |
506 | pci_conf[0x61] = 0x80; |
507 | pci_conf[0x62] = 0x80; | |
508 | pci_conf[0x63] = 0x80; | |
502a5395 PB |
509 | pci_conf[0x69] = 0x02; |
510 | pci_conf[0x70] = 0x80; | |
511 | pci_conf[0x76] = 0x0c; | |
512 | pci_conf[0x77] = 0x0c; | |
513 | pci_conf[0x78] = 0x02; | |
514 | pci_conf[0x79] = 0x00; | |
515 | pci_conf[0x80] = 0x00; | |
516 | pci_conf[0x82] = 0x00; | |
517 | pci_conf[0xa0] = 0x08; | |
502a5395 PB |
518 | pci_conf[0xa2] = 0x00; |
519 | pci_conf[0xa3] = 0x00; | |
520 | pci_conf[0xa4] = 0x00; | |
521 | pci_conf[0xa5] = 0x00; | |
522 | pci_conf[0xa6] = 0x00; | |
523 | pci_conf[0xa7] = 0x00; | |
524 | pci_conf[0xa8] = 0x0f; | |
525 | pci_conf[0xaa] = 0x00; | |
526 | pci_conf[0xab] = 0x00; | |
527 | pci_conf[0xac] = 0x00; | |
528 | pci_conf[0xae] = 0x00; | |
ab431c28 IY |
529 | |
530 | d->pic_levels = 0; | |
1ec4ba74 | 531 | d->rcr = 0; |
ab431c28 IY |
532 | } |
533 | ||
534 | static int piix3_post_load(void *opaque, int version_id) | |
535 | { | |
536 | PIIX3State *piix3 = opaque; | |
537 | piix3_update_irq_levels(piix3); | |
538 | return 0; | |
e735b55a | 539 | } |
15a1956a | 540 | |
e735b55a IY |
541 | static void piix3_pre_save(void *opaque) |
542 | { | |
543 | int i; | |
544 | PIIX3State *piix3 = opaque; | |
545 | ||
546 | for (i = 0; i < ARRAY_SIZE(piix3->pci_irq_levels_vmstate); i++) { | |
547 | piix3->pci_irq_levels_vmstate[i] = | |
548 | pci_bus_get_irq_level(piix3->dev.bus, i); | |
549 | } | |
502a5395 PB |
550 | } |
551 | ||
1ec4ba74 LE |
552 | static bool piix3_rcr_needed(void *opaque) |
553 | { | |
554 | PIIX3State *piix3 = opaque; | |
555 | ||
556 | return (piix3->rcr != 0); | |
557 | } | |
558 | ||
559 | static const VMStateDescription vmstate_piix3_rcr = { | |
560 | .name = "PIIX3/rcr", | |
561 | .version_id = 1, | |
562 | .minimum_version_id = 1, | |
563 | .fields = (VMStateField []) { | |
564 | VMSTATE_UINT8(rcr, PIIX3State), | |
565 | VMSTATE_END_OF_LIST() | |
566 | } | |
567 | }; | |
568 | ||
d1f171bd JQ |
569 | static const VMStateDescription vmstate_piix3 = { |
570 | .name = "PIIX3", | |
571 | .version_id = 3, | |
572 | .minimum_version_id = 2, | |
573 | .minimum_version_id_old = 2, | |
ab431c28 | 574 | .post_load = piix3_post_load, |
e735b55a | 575 | .pre_save = piix3_pre_save, |
1ec4ba74 | 576 | .fields = (VMStateField[]) { |
d1f171bd | 577 | VMSTATE_PCI_DEVICE(dev, PIIX3State), |
e735b55a IY |
578 | VMSTATE_INT32_ARRAY_V(pci_irq_levels_vmstate, PIIX3State, |
579 | PIIX_NUM_PIRQS, 3), | |
d1f171bd | 580 | VMSTATE_END_OF_LIST() |
1ec4ba74 LE |
581 | }, |
582 | .subsections = (VMStateSubsection[]) { | |
583 | { | |
584 | .vmsd = &vmstate_piix3_rcr, | |
585 | .needed = piix3_rcr_needed, | |
586 | }, | |
587 | { 0 } | |
588 | } | |
589 | }; | |
590 | ||
591 | ||
592 | static void rcr_write(void *opaque, hwaddr addr, uint64_t val, unsigned len) | |
593 | { | |
594 | PIIX3State *d = opaque; | |
595 | ||
596 | if (val & 4) { | |
597 | qemu_system_reset_request(); | |
598 | return; | |
da64182c | 599 | } |
1ec4ba74 LE |
600 | d->rcr = val & 2; /* keep System Reset type only */ |
601 | } | |
602 | ||
603 | static uint64_t rcr_read(void *opaque, hwaddr addr, unsigned len) | |
604 | { | |
605 | PIIX3State *d = opaque; | |
606 | ||
607 | return d->rcr; | |
608 | } | |
609 | ||
610 | static const MemoryRegionOps rcr_ops = { | |
611 | .read = rcr_read, | |
612 | .write = rcr_write, | |
613 | .endianness = DEVICE_LITTLE_ENDIAN | |
d1f171bd | 614 | }; |
1941d19c | 615 | |
fd37d881 | 616 | static int piix3_initfn(PCIDevice *dev) |
502a5395 | 617 | { |
fd37d881 | 618 | PIIX3State *d = DO_UPCAST(PIIX3State, dev, dev); |
502a5395 | 619 | |
d93a8a43 | 620 | isa_bus_new(DEVICE(d), pci_address_space_io(dev)); |
1ec4ba74 | 621 | |
40c5dce9 PB |
622 | memory_region_init_io(&d->rcr_mem, OBJECT(dev), &rcr_ops, d, |
623 | "piix3-reset-control", 1); | |
1ec4ba74 LE |
624 | memory_region_add_subregion_overlap(pci_address_space_io(dev), RCR_IOPORT, |
625 | &d->rcr_mem, 1); | |
626 | ||
a08d4367 | 627 | qemu_register_reset(piix3_reset, d); |
81a322d4 | 628 | return 0; |
502a5395 | 629 | } |
5c2b87e3 | 630 | |
40021f08 AL |
631 | static void piix3_class_init(ObjectClass *klass, void *data) |
632 | { | |
39bffca2 | 633 | DeviceClass *dc = DEVICE_CLASS(klass); |
40021f08 AL |
634 | PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); |
635 | ||
39bffca2 AL |
636 | dc->desc = "ISA bridge"; |
637 | dc->vmsd = &vmstate_piix3; | |
638 | dc->no_user = 1, | |
40021f08 AL |
639 | k->no_hotplug = 1; |
640 | k->init = piix3_initfn; | |
641 | k->config_write = piix3_write_config; | |
642 | k->vendor_id = PCI_VENDOR_ID_INTEL; | |
c9721215 DW |
643 | /* 82371SB PIIX3 PCI-to-ISA bridge (Step A1) */ |
644 | k->device_id = PCI_DEVICE_ID_INTEL_82371SB_0; | |
40021f08 AL |
645 | k->class_id = PCI_CLASS_BRIDGE_ISA; |
646 | } | |
647 | ||
4240abff | 648 | static const TypeInfo piix3_info = { |
39bffca2 AL |
649 | .name = "PIIX3", |
650 | .parent = TYPE_PCI_DEVICE, | |
651 | .instance_size = sizeof(PIIX3State), | |
652 | .class_init = piix3_class_init, | |
e855761c AL |
653 | }; |
654 | ||
40021f08 AL |
655 | static void piix3_xen_class_init(ObjectClass *klass, void *data) |
656 | { | |
39bffca2 | 657 | DeviceClass *dc = DEVICE_CLASS(klass); |
40021f08 AL |
658 | PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); |
659 | ||
39bffca2 AL |
660 | dc->desc = "ISA bridge"; |
661 | dc->vmsd = &vmstate_piix3; | |
662 | dc->no_user = 1; | |
40021f08 AL |
663 | k->no_hotplug = 1; |
664 | k->init = piix3_initfn; | |
665 | k->config_write = piix3_write_config_xen; | |
666 | k->vendor_id = PCI_VENDOR_ID_INTEL; | |
c9721215 DW |
667 | /* 82371SB PIIX3 PCI-to-ISA bridge (Step A1) */ |
668 | k->device_id = PCI_DEVICE_ID_INTEL_82371SB_0; | |
40021f08 | 669 | k->class_id = PCI_CLASS_BRIDGE_ISA; |
e855761c AL |
670 | }; |
671 | ||
4240abff | 672 | static const TypeInfo piix3_xen_info = { |
39bffca2 AL |
673 | .name = "PIIX3-xen", |
674 | .parent = TYPE_PCI_DEVICE, | |
675 | .instance_size = sizeof(PIIX3State), | |
676 | .class_init = piix3_xen_class_init, | |
40021f08 AL |
677 | }; |
678 | ||
679 | static void i440fx_class_init(ObjectClass *klass, void *data) | |
680 | { | |
39bffca2 | 681 | DeviceClass *dc = DEVICE_CLASS(klass); |
40021f08 AL |
682 | PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); |
683 | ||
684 | k->no_hotplug = 1; | |
685 | k->init = i440fx_initfn; | |
686 | k->config_write = i440fx_write_config; | |
687 | k->vendor_id = PCI_VENDOR_ID_INTEL; | |
688 | k->device_id = PCI_DEVICE_ID_INTEL_82441; | |
689 | k->revision = 0x02; | |
690 | k->class_id = PCI_CLASS_BRIDGE_HOST; | |
39bffca2 AL |
691 | dc->desc = "Host bridge"; |
692 | dc->no_user = 1; | |
693 | dc->vmsd = &vmstate_i440fx; | |
40021f08 AL |
694 | } |
695 | ||
4240abff | 696 | static const TypeInfo i440fx_info = { |
57a0f0c6 | 697 | .name = TYPE_I440FX_PCI_DEVICE, |
39bffca2 AL |
698 | .parent = TYPE_PCI_DEVICE, |
699 | .instance_size = sizeof(PCII440FXState), | |
700 | .class_init = i440fx_class_init, | |
8a14daa5 GH |
701 | }; |
702 | ||
568f0690 DG |
703 | static const char *i440fx_pcihost_root_bus_path(PCIHostState *host_bridge, |
704 | PCIBus *rootbus) | |
705 | { | |
706 | /* For backwards compat with old device paths */ | |
707 | return "0000"; | |
708 | } | |
709 | ||
39848901 IM |
710 | static Property i440fx_props[] = { |
711 | DEFINE_PROP_SIZE(PCI_HOST_PROP_PCI_HOLE64_SIZE, I440FXState, | |
712 | pci_hole64_size, DEFAULT_PCI_HOLE64_SIZE), | |
713 | DEFINE_PROP_END_OF_LIST(), | |
714 | }; | |
715 | ||
999e12bb AL |
716 | static void i440fx_pcihost_class_init(ObjectClass *klass, void *data) |
717 | { | |
39bffca2 | 718 | DeviceClass *dc = DEVICE_CLASS(klass); |
568f0690 | 719 | PCIHostBridgeClass *hc = PCI_HOST_BRIDGE_CLASS(klass); |
999e12bb | 720 | |
568f0690 | 721 | hc->root_bus_path = i440fx_pcihost_root_bus_path; |
a3560fbf | 722 | dc->realize = i440fx_pcihost_realize; |
39bffca2 AL |
723 | dc->fw_name = "pci"; |
724 | dc->no_user = 1; | |
39848901 | 725 | dc->props = i440fx_props; |
999e12bb AL |
726 | } |
727 | ||
4240abff | 728 | static const TypeInfo i440fx_pcihost_info = { |
1d0d4aa4 | 729 | .name = TYPE_I440FX_PCI_HOST_BRIDGE, |
8558d942 | 730 | .parent = TYPE_PCI_HOST_BRIDGE, |
39bffca2 | 731 | .instance_size = sizeof(I440FXState), |
a3560fbf | 732 | .instance_init = i440fx_pcihost_initfn, |
39bffca2 | 733 | .class_init = i440fx_pcihost_class_init, |
8a14daa5 GH |
734 | }; |
735 | ||
83f7d43a | 736 | static void i440fx_register_types(void) |
8a14daa5 | 737 | { |
39bffca2 AL |
738 | type_register_static(&i440fx_info); |
739 | type_register_static(&piix3_info); | |
740 | type_register_static(&piix3_xen_info); | |
741 | type_register_static(&i440fx_pcihost_info); | |
8a14daa5 | 742 | } |
83f7d43a AF |
743 | |
744 | type_init(i440fx_register_types) |