]> git.proxmox.com Git - mirror_qemu.git/blame - hw/pci-host/q35.c
intel_iommu: Add support for translation for devices behind bridges
[mirror_qemu.git] / hw / pci-host / q35.c
CommitLineData
df2d8b3e
IY
1/*
2 * QEMU MCH/ICH9 PCI Bridge Emulation
3 *
4 * Copyright (c) 2006 Fabrice Bellard
5 * Copyright (c) 2009, 2010, 2011
6 * Isaku Yamahata <yamahata at valinux co jp>
7 * VA Linux Systems Japan K.K.
8 * Copyright (C) 2012 Jason Baron <jbaron@redhat.com>
9 *
ef9f7b58 10 * This is based on piix.c, but heavily modified.
df2d8b3e
IY
11 *
12 * Permission is hereby granted, free of charge, to any person obtaining a copy
13 * of this software and associated documentation files (the "Software"), to deal
14 * in the Software without restriction, including without limitation the rights
15 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
16 * copies of the Software, and to permit persons to whom the Software is
17 * furnished to do so, subject to the following conditions:
18 *
19 * The above copyright notice and this permission notice shall be included in
20 * all copies or substantial portions of the Software.
21 *
22 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
23 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
24 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
25 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
26 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
27 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
28 * THE SOFTWARE.
29 */
83c9f4ca 30#include "hw/hw.h"
0d09e41a 31#include "hw/pci-host/q35.h"
39848901 32#include "qapi/visitor.h"
df2d8b3e
IY
33
34/****************************************************************************
35 * Q35 host
36 */
37
62d92e43 38static void q35_host_realize(DeviceState *dev, Error **errp)
df2d8b3e 39{
ce88812f
HT
40 PCIHostState *pci = PCI_HOST_BRIDGE(dev);
41 Q35PCIHost *s = Q35_HOST_DEVICE(dev);
62d92e43 42 SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
df2d8b3e 43
62d92e43
HT
44 sysbus_add_io(sbd, MCH_HOST_BRIDGE_CONFIG_ADDR, &pci->conf_mem);
45 sysbus_init_ioports(sbd, MCH_HOST_BRIDGE_CONFIG_ADDR, 4);
df2d8b3e 46
62d92e43
HT
47 sysbus_add_io(sbd, MCH_HOST_BRIDGE_CONFIG_DATA, &pci->data_mem);
48 sysbus_init_ioports(sbd, MCH_HOST_BRIDGE_CONFIG_DATA, 4);
df2d8b3e 49
ce88812f
HT
50 pci->bus = pci_bus_new(DEVICE(s), "pcie.0",
51 s->mch.pci_address_space, s->mch.address_space_io,
52 0, TYPE_PCIE_BUS);
53 qdev_set_parent_bus(DEVICE(&s->mch), BUS(pci->bus));
df2d8b3e 54 qdev_init_nofail(DEVICE(&s->mch));
df2d8b3e
IY
55}
56
568f0690
DG
57static const char *q35_host_root_bus_path(PCIHostState *host_bridge,
58 PCIBus *rootbus)
59{
04c7d8b8
CR
60 Q35PCIHost *s = Q35_HOST_DEVICE(host_bridge);
61
62 /* For backwards compat with old device paths */
63 if (s->mch.short_root_bus) {
64 return "0000";
65 }
66 return "0000:00";
568f0690
DG
67}
68
39848901
IM
69static void q35_host_get_pci_hole_start(Object *obj, Visitor *v,
70 void *opaque, const char *name,
71 Error **errp)
72{
73 Q35PCIHost *s = Q35_HOST_DEVICE(obj);
74 uint32_t value = s->mch.pci_info.w32.begin;
75
76 visit_type_uint32(v, &value, name, errp);
77}
78
79static void q35_host_get_pci_hole_end(Object *obj, Visitor *v,
80 void *opaque, const char *name,
81 Error **errp)
82{
83 Q35PCIHost *s = Q35_HOST_DEVICE(obj);
84 uint32_t value = s->mch.pci_info.w32.end;
85
86 visit_type_uint32(v, &value, name, errp);
87}
88
89static void q35_host_get_pci_hole64_start(Object *obj, Visitor *v,
90 void *opaque, const char *name,
91 Error **errp)
92{
8b42d730
MT
93 PCIHostState *h = PCI_HOST_BRIDGE(obj);
94 Range w64;
95
96 pci_bus_get_w64_range(h->bus, &w64);
39848901 97
8b42d730 98 visit_type_uint64(v, &w64.begin, name, errp);
39848901
IM
99}
100
101static void q35_host_get_pci_hole64_end(Object *obj, Visitor *v,
102 void *opaque, const char *name,
103 Error **errp)
104{
8b42d730
MT
105 PCIHostState *h = PCI_HOST_BRIDGE(obj);
106 Range w64;
39848901 107
8b42d730 108 pci_bus_get_w64_range(h->bus, &w64);
39848901 109
8b42d730 110 visit_type_uint64(v, &w64.end, name, errp);
39848901
IM
111}
112
cbcaf79e
MT
113static void q35_host_get_mmcfg_size(Object *obj, Visitor *v,
114 void *opaque, const char *name,
115 Error **errp)
116{
117 PCIExpressHost *e = PCIE_HOST_BRIDGE(obj);
118 uint32_t value = e->size;
119
120 visit_type_uint32(v, &value, name, errp);
121}
122
df2d8b3e 123static Property mch_props[] = {
87f65245 124 DEFINE_PROP_UINT64(PCIE_HOST_MCFG_BASE, Q35PCIHost, parent_obj.base_addr,
df2d8b3e 125 MCH_HOST_BRIDGE_PCIEXBAR_DEFAULT),
39848901
IM
126 DEFINE_PROP_SIZE(PCI_HOST_PROP_PCI_HOLE64_SIZE, Q35PCIHost,
127 mch.pci_hole64_size, DEFAULT_PCI_HOLE64_SIZE),
04c7d8b8 128 DEFINE_PROP_UINT32("short_root_bus", Q35PCIHost, mch.short_root_bus, 0),
df2d8b3e
IY
129 DEFINE_PROP_END_OF_LIST(),
130};
131
132static void q35_host_class_init(ObjectClass *klass, void *data)
133{
134 DeviceClass *dc = DEVICE_CLASS(klass);
568f0690 135 PCIHostBridgeClass *hc = PCI_HOST_BRIDGE_CLASS(klass);
df2d8b3e 136
568f0690 137 hc->root_bus_path = q35_host_root_bus_path;
62d92e43 138 dc->realize = q35_host_realize;
df2d8b3e 139 dc->props = mch_props;
125ee0ed 140 set_bit(DEVICE_CATEGORY_BRIDGE, dc->categories);
68c0e134 141 dc->fw_name = "pci";
df2d8b3e
IY
142}
143
144static void q35_host_initfn(Object *obj)
145{
146 Q35PCIHost *s = Q35_HOST_DEVICE(obj);
62d92e43
HT
147 PCIHostState *phb = PCI_HOST_BRIDGE(obj);
148
149 memory_region_init_io(&phb->conf_mem, obj, &pci_host_conf_le_ops, phb,
150 "pci-conf-idx", 4);
151 memory_region_init_io(&phb->data_mem, obj, &pci_host_data_le_ops, phb,
152 "pci-conf-data", 4);
df2d8b3e 153
213f0c4f 154 object_initialize(&s->mch, sizeof(s->mch), TYPE_MCH_PCI_DEVICE);
df2d8b3e
IY
155 object_property_add_child(OBJECT(s), "mch", OBJECT(&s->mch), NULL);
156 qdev_prop_set_uint32(DEVICE(&s->mch), "addr", PCI_DEVFN(0, 0));
157 qdev_prop_set_bit(DEVICE(&s->mch), "multifunction", false);
39848901
IM
158
159 object_property_add(obj, PCI_HOST_PROP_PCI_HOLE_START, "int",
160 q35_host_get_pci_hole_start,
161 NULL, NULL, NULL, NULL);
162
163 object_property_add(obj, PCI_HOST_PROP_PCI_HOLE_END, "int",
164 q35_host_get_pci_hole_end,
165 NULL, NULL, NULL, NULL);
166
167 object_property_add(obj, PCI_HOST_PROP_PCI_HOLE64_START, "int",
168 q35_host_get_pci_hole64_start,
169 NULL, NULL, NULL, NULL);
170
171 object_property_add(obj, PCI_HOST_PROP_PCI_HOLE64_END, "int",
172 q35_host_get_pci_hole64_end,
173 NULL, NULL, NULL, NULL);
174
cbcaf79e
MT
175 object_property_add(obj, PCIE_HOST_MCFG_SIZE, "int",
176 q35_host_get_mmcfg_size,
177 NULL, NULL, NULL, NULL);
178
39848901
IM
179 /* Leave enough space for the biggest MCFG BAR */
180 /* TODO: this matches current bios behaviour, but
181 * it's not a power of two, which means an MTRR
182 * can't cover it exactly.
183 */
184 s->mch.pci_info.w32.begin = MCH_HOST_BRIDGE_PCIEXBAR_DEFAULT +
185 MCH_HOST_BRIDGE_PCIEXBAR_MAX;
186 s->mch.pci_info.w32.end = IO_APIC_DEFAULT_ADDRESS;
df2d8b3e
IY
187}
188
189static const TypeInfo q35_host_info = {
190 .name = TYPE_Q35_HOST_DEVICE,
191 .parent = TYPE_PCIE_HOST_BRIDGE,
192 .instance_size = sizeof(Q35PCIHost),
193 .instance_init = q35_host_initfn,
194 .class_init = q35_host_class_init,
195};
196
197/****************************************************************************
198 * MCH D0:F0
199 */
200
bafc90bd
GH
201static uint64_t tseg_blackhole_read(void *ptr, hwaddr reg, unsigned size)
202{
203 return 0xffffffff;
204}
205
206static void tseg_blackhole_write(void *opaque, hwaddr addr, uint64_t val,
207 unsigned width)
208{
209 /* nothing */
210}
211
212static const MemoryRegionOps tseg_blackhole_ops = {
213 .read = tseg_blackhole_read,
214 .write = tseg_blackhole_write,
215 .endianness = DEVICE_NATIVE_ENDIAN,
216 .valid.min_access_size = 1,
217 .valid.max_access_size = 4,
218 .impl.min_access_size = 4,
219 .impl.max_access_size = 4,
220 .endianness = DEVICE_LITTLE_ENDIAN,
221};
222
df2d8b3e
IY
223/* PCIe MMCFG */
224static void mch_update_pciexbar(MCHPCIState *mch)
225{
ce88812f
HT
226 PCIDevice *pci_dev = PCI_DEVICE(mch);
227 BusState *bus = qdev_get_parent_bus(DEVICE(mch));
228 PCIExpressHost *pehb = PCIE_HOST_BRIDGE(bus->parent);
df2d8b3e
IY
229
230 uint64_t pciexbar;
231 int enable;
232 uint64_t addr;
233 uint64_t addr_mask;
234 uint32_t length;
235
236 pciexbar = pci_get_quad(pci_dev->config + MCH_HOST_BRIDGE_PCIEXBAR);
237 enable = pciexbar & MCH_HOST_BRIDGE_PCIEXBAREN;
238 addr_mask = MCH_HOST_BRIDGE_PCIEXBAR_ADMSK;
239 switch (pciexbar & MCH_HOST_BRIDGE_PCIEXBAR_LENGTH_MASK) {
240 case MCH_HOST_BRIDGE_PCIEXBAR_LENGTH_256M:
241 length = 256 * 1024 * 1024;
242 break;
243 case MCH_HOST_BRIDGE_PCIEXBAR_LENGTH_128M:
244 length = 128 * 1024 * 1024;
245 addr_mask |= MCH_HOST_BRIDGE_PCIEXBAR_128ADMSK |
246 MCH_HOST_BRIDGE_PCIEXBAR_64ADMSK;
247 break;
248 case MCH_HOST_BRIDGE_PCIEXBAR_LENGTH_64M:
249 length = 64 * 1024 * 1024;
250 addr_mask |= MCH_HOST_BRIDGE_PCIEXBAR_64ADMSK;
251 break;
252 case MCH_HOST_BRIDGE_PCIEXBAR_LENGTH_RVD:
253 default:
254 enable = 0;
255 length = 0;
256 abort();
257 break;
258 }
259 addr = pciexbar & addr_mask;
ce88812f 260 pcie_host_mmcfg_update(pehb, enable, addr, length);
636228a8
MT
261 /* Leave enough space for the MCFG BAR */
262 /*
263 * TODO: this matches current bios behaviour, but it's not a power of two,
264 * which means an MTRR can't cover it exactly.
265 */
266 if (enable) {
267 mch->pci_info.w32.begin = addr + length;
268 } else {
269 mch->pci_info.w32.begin = MCH_HOST_BRIDGE_PCIEXBAR_DEFAULT;
270 }
df2d8b3e
IY
271}
272
273/* PAM */
274static void mch_update_pam(MCHPCIState *mch)
275{
ce88812f 276 PCIDevice *pd = PCI_DEVICE(mch);
df2d8b3e
IY
277 int i;
278
279 memory_region_transaction_begin();
280 for (i = 0; i < 13; i++) {
281 pam_update(&mch->pam_regions[i], i,
ce88812f 282 pd->config[MCH_HOST_BRIDGE_PAM0 + ((i + 1) / 2)]);
df2d8b3e
IY
283 }
284 memory_region_transaction_commit();
285}
286
287/* SMRAM */
288static void mch_update_smram(MCHPCIState *mch)
289{
ce88812f 290 PCIDevice *pd = PCI_DEVICE(mch);
64130fa4 291 bool h_smrame = (pd->config[MCH_HOST_BRIDGE_ESMRAMC] & MCH_HOST_BRIDGE_ESMRAMC_H_SMRAME);
bafc90bd 292 uint32_t tseg_size;
ce88812f 293
68c77acf
GH
294 /* implement SMRAM.D_LCK */
295 if (pd->config[MCH_HOST_BRIDGE_SMRAM] & MCH_HOST_BRIDGE_SMRAM_D_LCK) {
296 pd->config[MCH_HOST_BRIDGE_SMRAM] &= ~MCH_HOST_BRIDGE_SMRAM_D_OPEN;
297 pd->wmask[MCH_HOST_BRIDGE_SMRAM] = MCH_HOST_BRIDGE_SMRAM_WMASK_LCK;
298 pd->wmask[MCH_HOST_BRIDGE_ESMRAMC] = MCH_HOST_BRIDGE_ESMRAMC_WMASK_LCK;
299 }
300
df2d8b3e 301 memory_region_transaction_begin();
64130fa4
PB
302
303 if (pd->config[MCH_HOST_BRIDGE_SMRAM] & SMRAM_D_OPEN) {
304 /* Hide (!) low SMRAM if H_SMRAME = 1 */
305 memory_region_set_enabled(&mch->smram_region, h_smrame);
306 /* Show high SMRAM if H_SMRAME = 1 */
307 memory_region_set_enabled(&mch->open_high_smram, h_smrame);
308 } else {
309 /* Hide high SMRAM and low SMRAM */
310 memory_region_set_enabled(&mch->smram_region, true);
311 memory_region_set_enabled(&mch->open_high_smram, false);
312 }
313
314 if (pd->config[MCH_HOST_BRIDGE_SMRAM] & SMRAM_G_SMRAME) {
315 memory_region_set_enabled(&mch->low_smram, !h_smrame);
316 memory_region_set_enabled(&mch->high_smram, h_smrame);
317 } else {
318 memory_region_set_enabled(&mch->low_smram, false);
319 memory_region_set_enabled(&mch->high_smram, false);
320 }
321
bafc90bd
GH
322 if (pd->config[MCH_HOST_BRIDGE_ESMRAMC] & MCH_HOST_BRIDGE_ESMRAMC_T_EN) {
323 switch (pd->config[MCH_HOST_BRIDGE_ESMRAMC] &
324 MCH_HOST_BRIDGE_ESMRAMC_TSEG_SZ_MASK) {
325 case MCH_HOST_BRIDGE_ESMRAMC_TSEG_SZ_1MB:
326 tseg_size = 1024 * 1024;
327 break;
328 case MCH_HOST_BRIDGE_ESMRAMC_TSEG_SZ_2MB:
329 tseg_size = 1024 * 1024 * 2;
330 break;
331 case MCH_HOST_BRIDGE_ESMRAMC_TSEG_SZ_8MB:
332 tseg_size = 1024 * 1024 * 8;
333 break;
334 default:
335 tseg_size = 0;
336 break;
337 }
338 } else {
339 tseg_size = 0;
340 }
341 memory_region_del_subregion(mch->system_memory, &mch->tseg_blackhole);
342 memory_region_set_enabled(&mch->tseg_blackhole, tseg_size);
343 memory_region_set_size(&mch->tseg_blackhole, tseg_size);
344 memory_region_add_subregion_overlap(mch->system_memory,
345 mch->below_4g_mem_size - tseg_size,
346 &mch->tseg_blackhole, 1);
347
348 memory_region_set_enabled(&mch->tseg_window, tseg_size);
349 memory_region_set_size(&mch->tseg_window, tseg_size);
350 memory_region_set_address(&mch->tseg_window,
351 mch->below_4g_mem_size - tseg_size);
352 memory_region_set_alias_offset(&mch->tseg_window,
353 mch->below_4g_mem_size - tseg_size);
354
df2d8b3e
IY
355 memory_region_transaction_commit();
356}
357
df2d8b3e
IY
358static void mch_write_config(PCIDevice *d,
359 uint32_t address, uint32_t val, int len)
360{
361 MCHPCIState *mch = MCH_PCI_DEVICE(d);
362
df2d8b3e
IY
363 pci_default_write_config(d, address, val, len);
364
365 if (ranges_overlap(address, len, MCH_HOST_BRIDGE_PAM0,
366 MCH_HOST_BRIDGE_PAM_SIZE)) {
367 mch_update_pam(mch);
368 }
369
370 if (ranges_overlap(address, len, MCH_HOST_BRIDGE_PCIEXBAR,
371 MCH_HOST_BRIDGE_PCIEXBAR_SIZE)) {
372 mch_update_pciexbar(mch);
373 }
374
263cf436
BZ
375 if (ranges_overlap(address, len, MCH_HOST_BRIDGE_SMRAM,
376 MCH_HOST_BRIDGE_SMRAM_SIZE)) {
df2d8b3e
IY
377 mch_update_smram(mch);
378 }
379}
380
381static void mch_update(MCHPCIState *mch)
382{
383 mch_update_pciexbar(mch);
384 mch_update_pam(mch);
385 mch_update_smram(mch);
386}
387
388static int mch_post_load(void *opaque, int version_id)
389{
390 MCHPCIState *mch = opaque;
391 mch_update(mch);
392 return 0;
393}
394
395static const VMStateDescription vmstate_mch = {
396 .name = "mch",
397 .version_id = 1,
398 .minimum_version_id = 1,
df2d8b3e 399 .post_load = mch_post_load,
d49805ae 400 .fields = (VMStateField[]) {
ce88812f 401 VMSTATE_PCI_DEVICE(parent_obj, MCHPCIState),
f809c605
PB
402 /* Used to be smm_enabled, which was basically always zero because
403 * SeaBIOS hardly uses SMM. SMRAM is now handled by CPU code.
404 */
405 VMSTATE_UNUSED(1),
df2d8b3e
IY
406 VMSTATE_END_OF_LIST()
407 }
408};
409
410static void mch_reset(DeviceState *qdev)
411{
412 PCIDevice *d = PCI_DEVICE(qdev);
413 MCHPCIState *mch = MCH_PCI_DEVICE(d);
414
415 pci_set_quad(d->config + MCH_HOST_BRIDGE_PCIEXBAR,
416 MCH_HOST_BRIDGE_PCIEXBAR_DEFAULT);
417
263cf436 418 d->config[MCH_HOST_BRIDGE_SMRAM] = MCH_HOST_BRIDGE_SMRAM_DEFAULT;
77447524 419 d->config[MCH_HOST_BRIDGE_ESMRAMC] = MCH_HOST_BRIDGE_ESMRAMC_DEFAULT;
b66a67d7
GH
420 d->wmask[MCH_HOST_BRIDGE_SMRAM] = MCH_HOST_BRIDGE_SMRAM_WMASK;
421 d->wmask[MCH_HOST_BRIDGE_ESMRAMC] = MCH_HOST_BRIDGE_ESMRAMC_WMASK;
df2d8b3e
IY
422
423 mch_update(mch);
424}
425
a52a7fdf
LT
426static AddressSpace *q35_host_dma_iommu(PCIBus *bus, void *opaque, int devfn)
427{
428 IntelIOMMUState *s = opaque;
7df953bd 429 VTDAddressSpace *vtd_as;
a52a7fdf 430
a52a7fdf
LT
431 assert(0 <= devfn && devfn <= VTD_PCI_DEVFN_MAX);
432
7df953bd
KO
433 vtd_as = vtd_find_add_as(s, bus, devfn);
434 return &vtd_as->as;
a52a7fdf
LT
435}
436
437static void mch_init_dmar(MCHPCIState *mch)
438{
439 PCIBus *pci_bus = PCI_BUS(qdev_get_parent_bus(DEVICE(mch)));
440
441 mch->iommu = INTEL_IOMMU_DEVICE(qdev_create(NULL, TYPE_INTEL_IOMMU_DEVICE));
442 object_property_add_child(OBJECT(mch), "intel-iommu",
443 OBJECT(mch->iommu), NULL);
444 qdev_init_nofail(DEVICE(mch->iommu));
445 sysbus_mmio_map(SYS_BUS_DEVICE(mch->iommu), 0, Q35_HOST_BRIDGE_IOMMU_ADDR);
446
447 pci_setup_iommu(pci_bus, q35_host_dma_iommu, mch->iommu);
448}
449
9af21dbe 450static void mch_realize(PCIDevice *d, Error **errp)
df2d8b3e
IY
451{
452 int i;
df2d8b3e 453 MCHPCIState *mch = MCH_PCI_DEVICE(d);
83d08f26
MT
454
455 /* setup pci memory mapping */
456 pc_pci_as_mapping_init(OBJECT(mch), mch->system_memory,
457 mch->pci_address_space);
458
fe6567d5 459 /* if *disabled* show SMRAM to all CPUs */
40c5dce9 460 memory_region_init_alias(&mch->smram_region, OBJECT(mch), "smram-region",
df2d8b3e
IY
461 mch->pci_address_space, 0xa0000, 0x20000);
462 memory_region_add_subregion_overlap(mch->system_memory, 0xa0000,
463 &mch->smram_region, 1);
fe6567d5
PB
464 memory_region_set_enabled(&mch->smram_region, true);
465
64130fa4
PB
466 memory_region_init_alias(&mch->open_high_smram, OBJECT(mch), "smram-open-high",
467 mch->ram_memory, 0xa0000, 0x20000);
468 memory_region_add_subregion_overlap(mch->system_memory, 0xfeda0000,
469 &mch->open_high_smram, 1);
470 memory_region_set_enabled(&mch->open_high_smram, false);
471
fe6567d5
PB
472 /* smram, as seen by SMM CPUs */
473 memory_region_init(&mch->smram, OBJECT(mch), "smram", 1ull << 32);
474 memory_region_set_enabled(&mch->smram, true);
475 memory_region_init_alias(&mch->low_smram, OBJECT(mch), "smram-low",
f809c605 476 mch->ram_memory, 0xa0000, 0x20000);
fe6567d5
PB
477 memory_region_set_enabled(&mch->low_smram, true);
478 memory_region_add_subregion(&mch->smram, 0xa0000, &mch->low_smram);
64130fa4
PB
479 memory_region_init_alias(&mch->high_smram, OBJECT(mch), "smram-high",
480 mch->ram_memory, 0xa0000, 0x20000);
481 memory_region_set_enabled(&mch->high_smram, true);
482 memory_region_add_subregion(&mch->smram, 0xfeda0000, &mch->high_smram);
bafc90bd
GH
483
484 memory_region_init_io(&mch->tseg_blackhole, OBJECT(mch),
485 &tseg_blackhole_ops, NULL,
486 "tseg-blackhole", 0);
487 memory_region_set_enabled(&mch->tseg_blackhole, false);
488 memory_region_add_subregion_overlap(mch->system_memory,
489 mch->below_4g_mem_size,
490 &mch->tseg_blackhole, 1);
491
492 memory_region_init_alias(&mch->tseg_window, OBJECT(mch), "tseg-window",
493 mch->ram_memory, mch->below_4g_mem_size, 0);
494 memory_region_set_enabled(&mch->tseg_window, false);
495 memory_region_add_subregion(&mch->smram, mch->below_4g_mem_size,
496 &mch->tseg_window);
fe6567d5
PB
497 object_property_add_const_link(qdev_get_machine(), "smram",
498 OBJECT(&mch->smram), &error_abort);
499
ac40aa15
LT
500 init_pam(DEVICE(mch), mch->ram_memory, mch->system_memory,
501 mch->pci_address_space, &mch->pam_regions[0],
502 PAM_BIOS_BASE, PAM_BIOS_SIZE);
df2d8b3e 503 for (i = 0; i < 12; ++i) {
ac40aa15
LT
504 init_pam(DEVICE(mch), mch->ram_memory, mch->system_memory,
505 mch->pci_address_space, &mch->pam_regions[i+1],
506 PAM_EXPAN_BASE + i * PAM_EXPAN_SIZE, PAM_EXPAN_SIZE);
df2d8b3e 507 }
a52a7fdf 508 /* Intel IOMMU (VT-d) */
8caff636 509 if (machine_iommu(current_machine)) {
a52a7fdf
LT
510 mch_init_dmar(mch);
511 }
df2d8b3e
IY
512}
513
6f1426ab
MT
514uint64_t mch_mcfg_base(void)
515{
516 bool ambiguous;
517 Object *o = object_resolve_path_type("", TYPE_MCH_PCI_DEVICE, &ambiguous);
518 if (!o) {
519 return 0;
520 }
521 return MCH_HOST_BRIDGE_PCIEXBAR_DEFAULT;
522}
523
df2d8b3e
IY
524static void mch_class_init(ObjectClass *klass, void *data)
525{
526 PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
527 DeviceClass *dc = DEVICE_CLASS(klass);
528
9af21dbe 529 k->realize = mch_realize;
df2d8b3e
IY
530 k->config_write = mch_write_config;
531 dc->reset = mch_reset;
125ee0ed 532 set_bit(DEVICE_CATEGORY_BRIDGE, dc->categories);
df2d8b3e
IY
533 dc->desc = "Host bridge";
534 dc->vmsd = &vmstate_mch;
535 k->vendor_id = PCI_VENDOR_ID_INTEL;
536 k->device_id = PCI_DEVICE_ID_INTEL_Q35_MCH;
451f7846 537 k->revision = MCH_HOST_BRIDGE_REVISION_DEFAULT;
df2d8b3e 538 k->class_id = PCI_CLASS_BRIDGE_HOST;
08c58f92
MA
539 /*
540 * PCI-facing part of the host bridge, not usable without the
541 * host-facing part, which can't be device_add'ed, yet.
542 */
543 dc->cannot_instantiate_with_device_add_yet = true;
df2d8b3e
IY
544}
545
546static const TypeInfo mch_info = {
547 .name = TYPE_MCH_PCI_DEVICE,
548 .parent = TYPE_PCI_DEVICE,
549 .instance_size = sizeof(MCHPCIState),
550 .class_init = mch_class_init,
551};
552
553static void q35_register(void)
554{
555 type_register_static(&mch_info);
556 type_register_static(&q35_host_info);
557}
558
559type_init(q35_register);