]> git.proxmox.com Git - mirror_qemu.git/blame - hw/pci-host/q35.c
Include hw/qdev-properties.h less
[mirror_qemu.git] / hw / pci-host / q35.c
CommitLineData
df2d8b3e
IY
1/*
2 * QEMU MCH/ICH9 PCI Bridge Emulation
3 *
4 * Copyright (c) 2006 Fabrice Bellard
5 * Copyright (c) 2009, 2010, 2011
6 * Isaku Yamahata <yamahata at valinux co jp>
7 * VA Linux Systems Japan K.K.
8 * Copyright (C) 2012 Jason Baron <jbaron@redhat.com>
9 *
ef9f7b58 10 * This is based on piix.c, but heavily modified.
df2d8b3e
IY
11 *
12 * Permission is hereby granted, free of charge, to any person obtaining a copy
13 * of this software and associated documentation files (the "Software"), to deal
14 * in the Software without restriction, including without limitation the rights
15 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
16 * copies of the Software, and to permit persons to whom the Software is
17 * furnished to do so, subject to the following conditions:
18 *
19 * The above copyright notice and this permission notice shall be included in
20 * all copies or substantial portions of the Software.
21 *
22 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
23 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
24 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
25 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
26 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
27 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
28 * THE SOFTWARE.
29 */
0b8fa32f 30
b6a0aa05 31#include "qemu/osdep.h"
0d09e41a 32#include "hw/pci-host/q35.h"
a27bd6c7 33#include "hw/qdev-properties.h"
d6454270 34#include "migration/vmstate.h"
da34e65c 35#include "qapi/error.h"
39848901 36#include "qapi/visitor.h"
0b8fa32f 37#include "qemu/module.h"
df2d8b3e
IY
38
39/****************************************************************************
40 * Q35 host
41 */
42
9fa99d25
MA
43#define Q35_PCI_HOST_HOLE64_SIZE_DEFAULT (1ULL << 35)
44
62d92e43 45static void q35_host_realize(DeviceState *dev, Error **errp)
df2d8b3e 46{
ce88812f
HT
47 PCIHostState *pci = PCI_HOST_BRIDGE(dev);
48 Q35PCIHost *s = Q35_HOST_DEVICE(dev);
62d92e43 49 SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
df2d8b3e 50
62d92e43
HT
51 sysbus_add_io(sbd, MCH_HOST_BRIDGE_CONFIG_ADDR, &pci->conf_mem);
52 sysbus_init_ioports(sbd, MCH_HOST_BRIDGE_CONFIG_ADDR, 4);
df2d8b3e 53
62d92e43
HT
54 sysbus_add_io(sbd, MCH_HOST_BRIDGE_CONFIG_DATA, &pci->data_mem);
55 sysbus_init_ioports(sbd, MCH_HOST_BRIDGE_CONFIG_DATA, 4);
df2d8b3e 56
a8de0115
PH
57 /* register q35 0xcf8 port as coalesced pio */
58 memory_region_set_flush_coalesced(&pci->data_mem);
59 memory_region_add_coalescing(&pci->conf_mem, 0, 4);
60
1115ff6d
DG
61 pci->bus = pci_root_bus_new(DEVICE(s), "pcie.0",
62 s->mch.pci_address_space,
63 s->mch.address_space_io,
64 0, TYPE_PCIE_BUS);
621d983a 65 PC_MACHINE(qdev_get_machine())->bus = pci->bus;
ce88812f 66 qdev_set_parent_bus(DEVICE(&s->mch), BUS(pci->bus));
df2d8b3e 67 qdev_init_nofail(DEVICE(&s->mch));
df2d8b3e
IY
68}
69
568f0690
DG
70static const char *q35_host_root_bus_path(PCIHostState *host_bridge,
71 PCIBus *rootbus)
72{
04c7d8b8
CR
73 Q35PCIHost *s = Q35_HOST_DEVICE(host_bridge);
74
75 /* For backwards compat with old device paths */
76 if (s->mch.short_root_bus) {
77 return "0000";
78 }
79 return "0000:00";
568f0690
DG
80}
81
39848901 82static void q35_host_get_pci_hole_start(Object *obj, Visitor *v,
d7bce999 83 const char *name, void *opaque,
39848901
IM
84 Error **errp)
85{
86 Q35PCIHost *s = Q35_HOST_DEVICE(obj);
a0efbf16
MA
87 uint64_t val64;
88 uint32_t value;
39848901 89
a0efbf16
MA
90 val64 = range_is_empty(&s->mch.pci_hole)
91 ? 0 : range_lob(&s->mch.pci_hole);
92 value = val64;
93 assert(value == val64);
51e72bc1 94 visit_type_uint32(v, name, &value, errp);
39848901
IM
95}
96
97static void q35_host_get_pci_hole_end(Object *obj, Visitor *v,
d7bce999 98 const char *name, void *opaque,
39848901
IM
99 Error **errp)
100{
101 Q35PCIHost *s = Q35_HOST_DEVICE(obj);
a0efbf16
MA
102 uint64_t val64;
103 uint32_t value;
39848901 104
a0efbf16
MA
105 val64 = range_is_empty(&s->mch.pci_hole)
106 ? 0 : range_upb(&s->mch.pci_hole) + 1;
107 value = val64;
108 assert(value == val64);
51e72bc1 109 visit_type_uint32(v, name, &value, errp);
39848901
IM
110}
111
9fa99d25
MA
112/*
113 * The 64bit PCI hole start is set by the Guest firmware
114 * as the address of the first 64bit PCI MEM resource.
115 * If no PCI device has resources on the 64bit area,
116 * the 64bit PCI hole will start after "over 4G RAM" and the
117 * reserved space for memory hotplug if any.
118 */
ccef5b1f 119static uint64_t q35_host_get_pci_hole64_start_value(Object *obj)
39848901 120{
8b42d730 121 PCIHostState *h = PCI_HOST_BRIDGE(obj);
9fa99d25 122 Q35PCIHost *s = Q35_HOST_DEVICE(obj);
8b42d730 123 Range w64;
a0efbf16 124 uint64_t value;
8b42d730
MT
125
126 pci_bus_get_w64_range(h->bus, &w64);
a0efbf16 127 value = range_is_empty(&w64) ? 0 : range_lob(&w64);
9fa99d25
MA
128 if (!value && s->pci_hole64_fix) {
129 value = pc_pci_hole64_start();
130 }
ccef5b1f
LE
131 return value;
132}
133
134static void q35_host_get_pci_hole64_start(Object *obj, Visitor *v,
135 const char *name, void *opaque,
136 Error **errp)
137{
138 uint64_t hole64_start = q35_host_get_pci_hole64_start_value(obj);
139
140 visit_type_uint64(v, name, &hole64_start, errp);
39848901
IM
141}
142
9fa99d25
MA
143/*
144 * The 64bit PCI hole end is set by the Guest firmware
145 * as the address of the last 64bit PCI MEM resource.
146 * Then it is expanded to the PCI_HOST_PROP_PCI_HOLE64_SIZE
147 * that can be configured by the user.
148 */
39848901 149static void q35_host_get_pci_hole64_end(Object *obj, Visitor *v,
d7bce999 150 const char *name, void *opaque,
39848901
IM
151 Error **errp)
152{
8b42d730 153 PCIHostState *h = PCI_HOST_BRIDGE(obj);
9fa99d25 154 Q35PCIHost *s = Q35_HOST_DEVICE(obj);
ed6bb4b5 155 uint64_t hole64_start = q35_host_get_pci_hole64_start_value(obj);
8b42d730 156 Range w64;
9fa99d25 157 uint64_t value, hole64_end;
39848901 158
8b42d730 159 pci_bus_get_w64_range(h->bus, &w64);
a0efbf16 160 value = range_is_empty(&w64) ? 0 : range_upb(&w64) + 1;
9fa99d25
MA
161 hole64_end = ROUND_UP(hole64_start + s->mch.pci_hole64_size, 1ULL << 30);
162 if (s->pci_hole64_fix && value < hole64_end) {
163 value = hole64_end;
164 }
a0efbf16 165 visit_type_uint64(v, name, &value, errp);
39848901
IM
166}
167
d7bce999
EB
168static void q35_host_get_mmcfg_size(Object *obj, Visitor *v, const char *name,
169 void *opaque, Error **errp)
cbcaf79e
MT
170{
171 PCIExpressHost *e = PCIE_HOST_BRIDGE(obj);
cbcaf79e 172
d015c4ea 173 visit_type_uint64(v, name, &e->size, errp);
cbcaf79e
MT
174}
175
9fa99d25
MA
176/*
177 * NOTE: setting defaults for the mch.* fields in this table
178 * doesn't work, because mch is a separate QOM object that is
179 * zeroed by the object_initialize(&s->mch, ...) call inside
180 * q35_host_initfn(). The default values for those
181 * properties need to be initialized manually by
182 * q35_host_initfn() after the object_initialize() call.
183 */
2f295167 184static Property q35_host_props[] = {
87f65245 185 DEFINE_PROP_UINT64(PCIE_HOST_MCFG_BASE, Q35PCIHost, parent_obj.base_addr,
df2d8b3e 186 MCH_HOST_BRIDGE_PCIEXBAR_DEFAULT),
39848901 187 DEFINE_PROP_SIZE(PCI_HOST_PROP_PCI_HOLE64_SIZE, Q35PCIHost,
9fa99d25 188 mch.pci_hole64_size, Q35_PCI_HOST_HOLE64_SIZE_DEFAULT),
04c7d8b8 189 DEFINE_PROP_UINT32("short_root_bus", Q35PCIHost, mch.short_root_bus, 0),
401f2f3e
EV
190 DEFINE_PROP_SIZE(PCI_HOST_BELOW_4G_MEM_SIZE, Q35PCIHost,
191 mch.below_4g_mem_size, 0),
192 DEFINE_PROP_SIZE(PCI_HOST_ABOVE_4G_MEM_SIZE, Q35PCIHost,
193 mch.above_4g_mem_size, 0),
9fa99d25 194 DEFINE_PROP_BOOL("x-pci-hole64-fix", Q35PCIHost, pci_hole64_fix, true),
df2d8b3e
IY
195 DEFINE_PROP_END_OF_LIST(),
196};
197
198static void q35_host_class_init(ObjectClass *klass, void *data)
199{
200 DeviceClass *dc = DEVICE_CLASS(klass);
568f0690 201 PCIHostBridgeClass *hc = PCI_HOST_BRIDGE_CLASS(klass);
df2d8b3e 202
568f0690 203 hc->root_bus_path = q35_host_root_bus_path;
62d92e43 204 dc->realize = q35_host_realize;
2f295167 205 dc->props = q35_host_props;
bf8d4924 206 /* Reason: needs to be wired up by pc_q35_init */
e90f2a8c 207 dc->user_creatable = false;
125ee0ed 208 set_bit(DEVICE_CATEGORY_BRIDGE, dc->categories);
68c0e134 209 dc->fw_name = "pci";
df2d8b3e
IY
210}
211
212static void q35_host_initfn(Object *obj)
213{
214 Q35PCIHost *s = Q35_HOST_DEVICE(obj);
62d92e43
HT
215 PCIHostState *phb = PCI_HOST_BRIDGE(obj);
216
217 memory_region_init_io(&phb->conf_mem, obj, &pci_host_conf_le_ops, phb,
218 "pci-conf-idx", 4);
219 memory_region_init_io(&phb->data_mem, obj, &pci_host_data_le_ops, phb,
220 "pci-conf-data", 4);
df2d8b3e 221
aff39be0
TH
222 object_initialize_child(OBJECT(s), "mch", &s->mch, sizeof(s->mch),
223 TYPE_MCH_PCI_DEVICE, &error_abort, NULL);
446de8b6 224 qdev_prop_set_int32(DEVICE(&s->mch), "addr", PCI_DEVFN(0, 0));
df2d8b3e 225 qdev_prop_set_bit(DEVICE(&s->mch), "multifunction", false);
9fa99d25
MA
226 /* mch's object_initialize resets the default value, set it again */
227 qdev_prop_set_uint64(DEVICE(s), PCI_HOST_PROP_PCI_HOLE64_SIZE,
228 Q35_PCI_HOST_HOLE64_SIZE_DEFAULT);
1e507bb0 229 object_property_add(obj, PCI_HOST_PROP_PCI_HOLE_START, "uint32",
39848901
IM
230 q35_host_get_pci_hole_start,
231 NULL, NULL, NULL, NULL);
232
1e507bb0 233 object_property_add(obj, PCI_HOST_PROP_PCI_HOLE_END, "uint32",
39848901
IM
234 q35_host_get_pci_hole_end,
235 NULL, NULL, NULL, NULL);
236
1e507bb0 237 object_property_add(obj, PCI_HOST_PROP_PCI_HOLE64_START, "uint64",
39848901
IM
238 q35_host_get_pci_hole64_start,
239 NULL, NULL, NULL, NULL);
240
1e507bb0 241 object_property_add(obj, PCI_HOST_PROP_PCI_HOLE64_END, "uint64",
39848901
IM
242 q35_host_get_pci_hole64_end,
243 NULL, NULL, NULL, NULL);
244
1e507bb0 245 object_property_add(obj, PCIE_HOST_MCFG_SIZE, "uint64",
cbcaf79e
MT
246 q35_host_get_mmcfg_size,
247 NULL, NULL, NULL, NULL);
248
401f2f3e
EV
249 object_property_add_link(obj, MCH_HOST_PROP_RAM_MEM, TYPE_MEMORY_REGION,
250 (Object **) &s->mch.ram_memory,
251 qdev_prop_allow_set_link_before_realize, 0, NULL);
252
253 object_property_add_link(obj, MCH_HOST_PROP_PCI_MEM, TYPE_MEMORY_REGION,
254 (Object **) &s->mch.pci_address_space,
255 qdev_prop_allow_set_link_before_realize, 0, NULL);
256
257 object_property_add_link(obj, MCH_HOST_PROP_SYSTEM_MEM, TYPE_MEMORY_REGION,
258 (Object **) &s->mch.system_memory,
259 qdev_prop_allow_set_link_before_realize, 0, NULL);
260
261 object_property_add_link(obj, MCH_HOST_PROP_IO_MEM, TYPE_MEMORY_REGION,
262 (Object **) &s->mch.address_space_io,
263 qdev_prop_allow_set_link_before_realize, 0, NULL);
df2d8b3e
IY
264}
265
266static const TypeInfo q35_host_info = {
267 .name = TYPE_Q35_HOST_DEVICE,
268 .parent = TYPE_PCIE_HOST_BRIDGE,
269 .instance_size = sizeof(Q35PCIHost),
270 .instance_init = q35_host_initfn,
271 .class_init = q35_host_class_init,
272};
273
274/****************************************************************************
275 * MCH D0:F0
276 */
277
bafc90bd
GH
278static uint64_t tseg_blackhole_read(void *ptr, hwaddr reg, unsigned size)
279{
280 return 0xffffffff;
281}
282
283static void tseg_blackhole_write(void *opaque, hwaddr addr, uint64_t val,
284 unsigned width)
285{
286 /* nothing */
287}
288
289static const MemoryRegionOps tseg_blackhole_ops = {
290 .read = tseg_blackhole_read,
291 .write = tseg_blackhole_write,
292 .endianness = DEVICE_NATIVE_ENDIAN,
293 .valid.min_access_size = 1,
294 .valid.max_access_size = 4,
295 .impl.min_access_size = 4,
296 .impl.max_access_size = 4,
297 .endianness = DEVICE_LITTLE_ENDIAN,
298};
299
df2d8b3e
IY
300/* PCIe MMCFG */
301static void mch_update_pciexbar(MCHPCIState *mch)
302{
ce88812f
HT
303 PCIDevice *pci_dev = PCI_DEVICE(mch);
304 BusState *bus = qdev_get_parent_bus(DEVICE(mch));
305 PCIExpressHost *pehb = PCIE_HOST_BRIDGE(bus->parent);
df2d8b3e
IY
306
307 uint64_t pciexbar;
308 int enable;
309 uint64_t addr;
310 uint64_t addr_mask;
311 uint32_t length;
312
313 pciexbar = pci_get_quad(pci_dev->config + MCH_HOST_BRIDGE_PCIEXBAR);
314 enable = pciexbar & MCH_HOST_BRIDGE_PCIEXBAREN;
315 addr_mask = MCH_HOST_BRIDGE_PCIEXBAR_ADMSK;
316 switch (pciexbar & MCH_HOST_BRIDGE_PCIEXBAR_LENGTH_MASK) {
317 case MCH_HOST_BRIDGE_PCIEXBAR_LENGTH_256M:
318 length = 256 * 1024 * 1024;
319 break;
320 case MCH_HOST_BRIDGE_PCIEXBAR_LENGTH_128M:
321 length = 128 * 1024 * 1024;
322 addr_mask |= MCH_HOST_BRIDGE_PCIEXBAR_128ADMSK |
323 MCH_HOST_BRIDGE_PCIEXBAR_64ADMSK;
324 break;
325 case MCH_HOST_BRIDGE_PCIEXBAR_LENGTH_64M:
326 length = 64 * 1024 * 1024;
327 addr_mask |= MCH_HOST_BRIDGE_PCIEXBAR_64ADMSK;
328 break;
329 case MCH_HOST_BRIDGE_PCIEXBAR_LENGTH_RVD:
330 default:
df2d8b3e 331 abort();
df2d8b3e
IY
332 }
333 addr = pciexbar & addr_mask;
ce88812f 334 pcie_host_mmcfg_update(pehb, enable, addr, length);
df2d8b3e
IY
335}
336
337/* PAM */
338static void mch_update_pam(MCHPCIState *mch)
339{
ce88812f 340 PCIDevice *pd = PCI_DEVICE(mch);
df2d8b3e
IY
341 int i;
342
343 memory_region_transaction_begin();
344 for (i = 0; i < 13; i++) {
345 pam_update(&mch->pam_regions[i], i,
66175626 346 pd->config[MCH_HOST_BRIDGE_PAM0 + DIV_ROUND_UP(i, 2)]);
df2d8b3e
IY
347 }
348 memory_region_transaction_commit();
349}
350
351/* SMRAM */
352static void mch_update_smram(MCHPCIState *mch)
353{
ce88812f 354 PCIDevice *pd = PCI_DEVICE(mch);
64130fa4 355 bool h_smrame = (pd->config[MCH_HOST_BRIDGE_ESMRAMC] & MCH_HOST_BRIDGE_ESMRAMC_H_SMRAME);
bafc90bd 356 uint32_t tseg_size;
ce88812f 357
68c77acf
GH
358 /* implement SMRAM.D_LCK */
359 if (pd->config[MCH_HOST_BRIDGE_SMRAM] & MCH_HOST_BRIDGE_SMRAM_D_LCK) {
360 pd->config[MCH_HOST_BRIDGE_SMRAM] &= ~MCH_HOST_BRIDGE_SMRAM_D_OPEN;
361 pd->wmask[MCH_HOST_BRIDGE_SMRAM] = MCH_HOST_BRIDGE_SMRAM_WMASK_LCK;
362 pd->wmask[MCH_HOST_BRIDGE_ESMRAMC] = MCH_HOST_BRIDGE_ESMRAMC_WMASK_LCK;
363 }
364
df2d8b3e 365 memory_region_transaction_begin();
64130fa4
PB
366
367 if (pd->config[MCH_HOST_BRIDGE_SMRAM] & SMRAM_D_OPEN) {
368 /* Hide (!) low SMRAM if H_SMRAME = 1 */
369 memory_region_set_enabled(&mch->smram_region, h_smrame);
370 /* Show high SMRAM if H_SMRAME = 1 */
371 memory_region_set_enabled(&mch->open_high_smram, h_smrame);
372 } else {
373 /* Hide high SMRAM and low SMRAM */
374 memory_region_set_enabled(&mch->smram_region, true);
375 memory_region_set_enabled(&mch->open_high_smram, false);
376 }
377
378 if (pd->config[MCH_HOST_BRIDGE_SMRAM] & SMRAM_G_SMRAME) {
379 memory_region_set_enabled(&mch->low_smram, !h_smrame);
380 memory_region_set_enabled(&mch->high_smram, h_smrame);
381 } else {
382 memory_region_set_enabled(&mch->low_smram, false);
383 memory_region_set_enabled(&mch->high_smram, false);
384 }
385
bafc90bd
GH
386 if (pd->config[MCH_HOST_BRIDGE_ESMRAMC] & MCH_HOST_BRIDGE_ESMRAMC_T_EN) {
387 switch (pd->config[MCH_HOST_BRIDGE_ESMRAMC] &
388 MCH_HOST_BRIDGE_ESMRAMC_TSEG_SZ_MASK) {
389 case MCH_HOST_BRIDGE_ESMRAMC_TSEG_SZ_1MB:
390 tseg_size = 1024 * 1024;
391 break;
392 case MCH_HOST_BRIDGE_ESMRAMC_TSEG_SZ_2MB:
393 tseg_size = 1024 * 1024 * 2;
394 break;
395 case MCH_HOST_BRIDGE_ESMRAMC_TSEG_SZ_8MB:
396 tseg_size = 1024 * 1024 * 8;
397 break;
398 default:
2f295167 399 tseg_size = 1024 * 1024 * (uint32_t)mch->ext_tseg_mbytes;
bafc90bd
GH
400 break;
401 }
402 } else {
403 tseg_size = 0;
404 }
405 memory_region_del_subregion(mch->system_memory, &mch->tseg_blackhole);
406 memory_region_set_enabled(&mch->tseg_blackhole, tseg_size);
407 memory_region_set_size(&mch->tseg_blackhole, tseg_size);
408 memory_region_add_subregion_overlap(mch->system_memory,
409 mch->below_4g_mem_size - tseg_size,
410 &mch->tseg_blackhole, 1);
411
412 memory_region_set_enabled(&mch->tseg_window, tseg_size);
413 memory_region_set_size(&mch->tseg_window, tseg_size);
414 memory_region_set_address(&mch->tseg_window,
415 mch->below_4g_mem_size - tseg_size);
416 memory_region_set_alias_offset(&mch->tseg_window,
417 mch->below_4g_mem_size - tseg_size);
418
df2d8b3e
IY
419 memory_region_transaction_commit();
420}
421
2f295167
LE
422static void mch_update_ext_tseg_mbytes(MCHPCIState *mch)
423{
424 PCIDevice *pd = PCI_DEVICE(mch);
425 uint8_t *reg = pd->config + MCH_HOST_BRIDGE_EXT_TSEG_MBYTES;
426
427 if (mch->ext_tseg_mbytes > 0 &&
428 pci_get_word(reg) == MCH_HOST_BRIDGE_EXT_TSEG_MBYTES_QUERY) {
429 pci_set_word(reg, mch->ext_tseg_mbytes);
430 }
431}
432
df2d8b3e
IY
433static void mch_write_config(PCIDevice *d,
434 uint32_t address, uint32_t val, int len)
435{
436 MCHPCIState *mch = MCH_PCI_DEVICE(d);
437
df2d8b3e
IY
438 pci_default_write_config(d, address, val, len);
439
440 if (ranges_overlap(address, len, MCH_HOST_BRIDGE_PAM0,
441 MCH_HOST_BRIDGE_PAM_SIZE)) {
442 mch_update_pam(mch);
443 }
444
445 if (ranges_overlap(address, len, MCH_HOST_BRIDGE_PCIEXBAR,
446 MCH_HOST_BRIDGE_PCIEXBAR_SIZE)) {
447 mch_update_pciexbar(mch);
448 }
449
263cf436
BZ
450 if (ranges_overlap(address, len, MCH_HOST_BRIDGE_SMRAM,
451 MCH_HOST_BRIDGE_SMRAM_SIZE)) {
df2d8b3e
IY
452 mch_update_smram(mch);
453 }
2f295167
LE
454
455 if (ranges_overlap(address, len, MCH_HOST_BRIDGE_EXT_TSEG_MBYTES,
456 MCH_HOST_BRIDGE_EXT_TSEG_MBYTES_SIZE)) {
457 mch_update_ext_tseg_mbytes(mch);
458 }
df2d8b3e
IY
459}
460
461static void mch_update(MCHPCIState *mch)
462{
463 mch_update_pciexbar(mch);
464 mch_update_pam(mch);
465 mch_update_smram(mch);
2f295167 466 mch_update_ext_tseg_mbytes(mch);
4a441836
GH
467
468 /*
469 * pci hole goes from end-of-low-ram to io-apic.
470 * mmconfig will be excluded by the dsdt builder.
471 */
472 range_set_bounds(&mch->pci_hole,
473 mch->below_4g_mem_size,
474 IO_APIC_DEFAULT_ADDRESS - 1);
df2d8b3e
IY
475}
476
477static int mch_post_load(void *opaque, int version_id)
478{
479 MCHPCIState *mch = opaque;
480 mch_update(mch);
481 return 0;
482}
483
484static const VMStateDescription vmstate_mch = {
485 .name = "mch",
486 .version_id = 1,
487 .minimum_version_id = 1,
df2d8b3e 488 .post_load = mch_post_load,
d49805ae 489 .fields = (VMStateField[]) {
ce88812f 490 VMSTATE_PCI_DEVICE(parent_obj, MCHPCIState),
f809c605
PB
491 /* Used to be smm_enabled, which was basically always zero because
492 * SeaBIOS hardly uses SMM. SMRAM is now handled by CPU code.
493 */
494 VMSTATE_UNUSED(1),
df2d8b3e
IY
495 VMSTATE_END_OF_LIST()
496 }
497};
498
499static void mch_reset(DeviceState *qdev)
500{
501 PCIDevice *d = PCI_DEVICE(qdev);
502 MCHPCIState *mch = MCH_PCI_DEVICE(d);
503
504 pci_set_quad(d->config + MCH_HOST_BRIDGE_PCIEXBAR,
505 MCH_HOST_BRIDGE_PCIEXBAR_DEFAULT);
506
263cf436 507 d->config[MCH_HOST_BRIDGE_SMRAM] = MCH_HOST_BRIDGE_SMRAM_DEFAULT;
77447524 508 d->config[MCH_HOST_BRIDGE_ESMRAMC] = MCH_HOST_BRIDGE_ESMRAMC_DEFAULT;
b66a67d7
GH
509 d->wmask[MCH_HOST_BRIDGE_SMRAM] = MCH_HOST_BRIDGE_SMRAM_WMASK;
510 d->wmask[MCH_HOST_BRIDGE_ESMRAMC] = MCH_HOST_BRIDGE_ESMRAMC_WMASK;
df2d8b3e 511
2f295167
LE
512 if (mch->ext_tseg_mbytes > 0) {
513 pci_set_word(d->config + MCH_HOST_BRIDGE_EXT_TSEG_MBYTES,
514 MCH_HOST_BRIDGE_EXT_TSEG_MBYTES_QUERY);
515 }
516
df2d8b3e
IY
517 mch_update(mch);
518}
519
9af21dbe 520static void mch_realize(PCIDevice *d, Error **errp)
df2d8b3e
IY
521{
522 int i;
df2d8b3e 523 MCHPCIState *mch = MCH_PCI_DEVICE(d);
83d08f26 524
2f295167
LE
525 if (mch->ext_tseg_mbytes > MCH_HOST_BRIDGE_EXT_TSEG_MBYTES_MAX) {
526 error_setg(errp, "invalid extended-tseg-mbytes value: %" PRIu16,
527 mch->ext_tseg_mbytes);
528 return;
529 }
530
83d08f26
MT
531 /* setup pci memory mapping */
532 pc_pci_as_mapping_init(OBJECT(mch), mch->system_memory,
533 mch->pci_address_space);
534
fe6567d5 535 /* if *disabled* show SMRAM to all CPUs */
40c5dce9 536 memory_region_init_alias(&mch->smram_region, OBJECT(mch), "smram-region",
dda53ee9
ZY
537 mch->pci_address_space, MCH_HOST_BRIDGE_SMRAM_C_BASE,
538 MCH_HOST_BRIDGE_SMRAM_C_SIZE);
539 memory_region_add_subregion_overlap(mch->system_memory, MCH_HOST_BRIDGE_SMRAM_C_BASE,
df2d8b3e 540 &mch->smram_region, 1);
fe6567d5
PB
541 memory_region_set_enabled(&mch->smram_region, true);
542
64130fa4 543 memory_region_init_alias(&mch->open_high_smram, OBJECT(mch), "smram-open-high",
dda53ee9
ZY
544 mch->ram_memory, MCH_HOST_BRIDGE_SMRAM_C_BASE,
545 MCH_HOST_BRIDGE_SMRAM_C_SIZE);
64130fa4
PB
546 memory_region_add_subregion_overlap(mch->system_memory, 0xfeda0000,
547 &mch->open_high_smram, 1);
548 memory_region_set_enabled(&mch->open_high_smram, false);
549
fe6567d5
PB
550 /* smram, as seen by SMM CPUs */
551 memory_region_init(&mch->smram, OBJECT(mch), "smram", 1ull << 32);
552 memory_region_set_enabled(&mch->smram, true);
553 memory_region_init_alias(&mch->low_smram, OBJECT(mch), "smram-low",
dda53ee9
ZY
554 mch->ram_memory, MCH_HOST_BRIDGE_SMRAM_C_BASE,
555 MCH_HOST_BRIDGE_SMRAM_C_SIZE);
fe6567d5 556 memory_region_set_enabled(&mch->low_smram, true);
dda53ee9
ZY
557 memory_region_add_subregion(&mch->smram, MCH_HOST_BRIDGE_SMRAM_C_BASE,
558 &mch->low_smram);
64130fa4 559 memory_region_init_alias(&mch->high_smram, OBJECT(mch), "smram-high",
dda53ee9
ZY
560 mch->ram_memory, MCH_HOST_BRIDGE_SMRAM_C_BASE,
561 MCH_HOST_BRIDGE_SMRAM_C_SIZE);
64130fa4
PB
562 memory_region_set_enabled(&mch->high_smram, true);
563 memory_region_add_subregion(&mch->smram, 0xfeda0000, &mch->high_smram);
bafc90bd
GH
564
565 memory_region_init_io(&mch->tseg_blackhole, OBJECT(mch),
566 &tseg_blackhole_ops, NULL,
567 "tseg-blackhole", 0);
568 memory_region_set_enabled(&mch->tseg_blackhole, false);
569 memory_region_add_subregion_overlap(mch->system_memory,
570 mch->below_4g_mem_size,
571 &mch->tseg_blackhole, 1);
572
573 memory_region_init_alias(&mch->tseg_window, OBJECT(mch), "tseg-window",
574 mch->ram_memory, mch->below_4g_mem_size, 0);
575 memory_region_set_enabled(&mch->tseg_window, false);
576 memory_region_add_subregion(&mch->smram, mch->below_4g_mem_size,
577 &mch->tseg_window);
fe6567d5
PB
578 object_property_add_const_link(qdev_get_machine(), "smram",
579 OBJECT(&mch->smram), &error_abort);
580
ac40aa15
LT
581 init_pam(DEVICE(mch), mch->ram_memory, mch->system_memory,
582 mch->pci_address_space, &mch->pam_regions[0],
583 PAM_BIOS_BASE, PAM_BIOS_SIZE);
df2d8b3e 584 for (i = 0; i < 12; ++i) {
ac40aa15
LT
585 init_pam(DEVICE(mch), mch->ram_memory, mch->system_memory,
586 mch->pci_address_space, &mch->pam_regions[i+1],
587 PAM_EXPAN_BASE + i * PAM_EXPAN_SIZE, PAM_EXPAN_SIZE);
df2d8b3e 588 }
df2d8b3e
IY
589}
590
6f1426ab
MT
591uint64_t mch_mcfg_base(void)
592{
593 bool ambiguous;
594 Object *o = object_resolve_path_type("", TYPE_MCH_PCI_DEVICE, &ambiguous);
595 if (!o) {
596 return 0;
597 }
598 return MCH_HOST_BRIDGE_PCIEXBAR_DEFAULT;
599}
600
2f295167
LE
601static Property mch_props[] = {
602 DEFINE_PROP_UINT16("extended-tseg-mbytes", MCHPCIState, ext_tseg_mbytes,
603 16),
604 DEFINE_PROP_END_OF_LIST(),
605};
606
df2d8b3e
IY
607static void mch_class_init(ObjectClass *klass, void *data)
608{
609 PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
610 DeviceClass *dc = DEVICE_CLASS(klass);
611
9af21dbe 612 k->realize = mch_realize;
df2d8b3e
IY
613 k->config_write = mch_write_config;
614 dc->reset = mch_reset;
2f295167 615 dc->props = mch_props;
125ee0ed 616 set_bit(DEVICE_CATEGORY_BRIDGE, dc->categories);
df2d8b3e
IY
617 dc->desc = "Host bridge";
618 dc->vmsd = &vmstate_mch;
619 k->vendor_id = PCI_VENDOR_ID_INTEL;
d4715481
DB
620 /*
621 * The 'q35' machine type implements an Intel Series 3 chipset,
622 * of which there are several variants. The key difference between
623 * the 82P35 MCH ('p35') and 82Q35 GMCH ('q35') variants is that
624 * the latter has an integrated graphics adapter. QEMU does not
625 * implement integrated graphics, so uses the PCI ID for the 82P35
626 * chipset.
627 */
628 k->device_id = PCI_DEVICE_ID_INTEL_P35_MCH;
451f7846 629 k->revision = MCH_HOST_BRIDGE_REVISION_DEFAULT;
df2d8b3e 630 k->class_id = PCI_CLASS_BRIDGE_HOST;
08c58f92
MA
631 /*
632 * PCI-facing part of the host bridge, not usable without the
633 * host-facing part, which can't be device_add'ed, yet.
634 */
e90f2a8c 635 dc->user_creatable = false;
df2d8b3e
IY
636}
637
638static const TypeInfo mch_info = {
639 .name = TYPE_MCH_PCI_DEVICE,
640 .parent = TYPE_PCI_DEVICE,
641 .instance_size = sizeof(MCHPCIState),
642 .class_init = mch_class_init,
fd3b02c8
EH
643 .interfaces = (InterfaceInfo[]) {
644 { INTERFACE_CONVENTIONAL_PCI_DEVICE },
645 { },
646 },
df2d8b3e
IY
647};
648
649static void q35_register(void)
650{
651 type_register_static(&mch_info);
652 type_register_static(&q35_host_info);
653}
654
655type_init(q35_register);