]> git.proxmox.com Git - mirror_qemu.git/blame - hw/pci.c
PCI: fix bridge configuration
[mirror_qemu.git] / hw / pci.c
CommitLineData
69b91039
FB
1/*
2 * QEMU PCI bus manager
3 *
4 * Copyright (c) 2004 Fabrice Bellard
5fafdf24 5 *
69b91039
FB
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
87ecb68b
PB
24#include "hw.h"
25#include "pci.h"
376253ec 26#include "monitor.h"
87ecb68b 27#include "net.h"
880345c4 28#include "sysemu.h"
c2039bd0 29#include "loader.h"
163c8a59 30#include "qemu-objects.h"
69b91039
FB
31
32//#define DEBUG_PCI
d8d2e079 33#ifdef DEBUG_PCI
2e49d64a 34# define PCI_DPRINTF(format, ...) printf(format, ## __VA_ARGS__)
d8d2e079
IY
35#else
36# define PCI_DPRINTF(format, ...) do { } while (0)
37#endif
69b91039 38
30468f78 39struct PCIBus {
02e2da45 40 BusState qbus;
30468f78 41 int devfn_min;
502a5395 42 pci_set_irq_fn set_irq;
d2b59317 43 pci_map_irq_fn map_irq;
ee995ffb 44 pci_hotplug_fn hotplug;
5d4e84c8 45 void *irq_opaque;
30468f78 46 PCIDevice *devices[256];
80b3ada7 47 PCIDevice *parent_dev;
2e01c8cf 48 target_phys_addr_t mem_base;
e822a52a
IY
49
50 QLIST_HEAD(, PCIBus) child; /* this will be replaced by qdev later */
51 QLIST_ENTRY(PCIBus) sibling;/* this will be replaced by qdev later */
52
d2b59317
PB
53 /* The bus IRQ state is the logical OR of the connected devices.
54 Keep a count of the number of devices with raised IRQs. */
52fc1d83 55 int nirq;
10c4c98a
GH
56 int *irq_count;
57};
58
59static void pcibus_dev_print(Monitor *mon, DeviceState *dev, int indent);
60
61static struct BusInfo pci_bus_info = {
62 .name = "PCI",
63 .size = sizeof(PCIBus),
64 .print_dev = pcibus_dev_print,
ee6847d1 65 .props = (Property[]) {
54586bd1 66 DEFINE_PROP_PCI_DEVFN("addr", PCIDevice, devfn, -1),
8c52c8f3 67 DEFINE_PROP_STRING("romfile", PCIDevice, romfile),
88169ddf 68 DEFINE_PROP_UINT32("rombar", PCIDevice, rom_bar, 1),
54586bd1 69 DEFINE_PROP_END_OF_LIST()
ee6847d1 70 }
30468f78 71};
69b91039 72
1941d19c 73static void pci_update_mappings(PCIDevice *d);
d537cf6c 74static void pci_set_irq(void *opaque, int irq_num, int level);
8c52c8f3 75static int pci_add_option_rom(PCIDevice *pdev);
1941d19c 76
d350d97d
AL
77static uint16_t pci_default_sub_vendor_id = PCI_SUBVENDOR_ID_REDHAT_QUMRANET;
78static uint16_t pci_default_sub_device_id = PCI_SUBDEVICE_ID_QEMU;
e822a52a
IY
79
80struct PCIHostBus {
81 int domain;
82 struct PCIBus *bus;
83 QLIST_ENTRY(PCIHostBus) next;
84};
85static QLIST_HEAD(, PCIHostBus) host_buses;
30468f78 86
2d1e9f96
JQ
87static const VMStateDescription vmstate_pcibus = {
88 .name = "PCIBUS",
89 .version_id = 1,
90 .minimum_version_id = 1,
91 .minimum_version_id_old = 1,
92 .fields = (VMStateField []) {
93 VMSTATE_INT32_EQUAL(nirq, PCIBus),
c7bde572 94 VMSTATE_VARRAY_INT32(irq_count, PCIBus, nirq, 0, vmstate_info_int32, int32_t),
2d1e9f96 95 VMSTATE_END_OF_LIST()
52fc1d83 96 }
2d1e9f96 97};
52fc1d83 98
b3b11697 99static int pci_bar(PCIDevice *d, int reg)
5330de09 100{
b3b11697
IY
101 uint8_t type;
102
103 if (reg != PCI_ROM_SLOT)
104 return PCI_BASE_ADDRESS_0 + reg * 4;
105
106 type = d->config[PCI_HEADER_TYPE] & ~PCI_HEADER_TYPE_MULTI_FUNCTION;
107 return type == PCI_HEADER_TYPE_BRIDGE ? PCI_ROM_ADDRESS1 : PCI_ROM_ADDRESS;
5330de09
MT
108}
109
d036bb21
MT
110static inline int pci_irq_state(PCIDevice *d, int irq_num)
111{
112 return (d->irq_state >> irq_num) & 0x1;
113}
114
115static inline void pci_set_irq_state(PCIDevice *d, int irq_num, int level)
116{
117 d->irq_state &= ~(0x1 << irq_num);
118 d->irq_state |= level << irq_num;
119}
120
121static void pci_change_irq_level(PCIDevice *pci_dev, int irq_num, int change)
122{
123 PCIBus *bus;
124 for (;;) {
125 bus = pci_dev->bus;
126 irq_num = bus->map_irq(pci_dev, irq_num);
127 if (bus->set_irq)
128 break;
129 pci_dev = bus->parent_dev;
130 }
131 bus->irq_count[irq_num] += change;
132 bus->set_irq(bus->irq_opaque, irq_num, bus->irq_count[irq_num] != 0);
133}
134
f9bf77dd
MT
135/* Update interrupt status bit in config space on interrupt
136 * state change. */
137static void pci_update_irq_status(PCIDevice *dev)
138{
139 if (dev->irq_state) {
140 dev->config[PCI_STATUS] |= PCI_STATUS_INTERRUPT;
141 } else {
142 dev->config[PCI_STATUS] &= ~PCI_STATUS_INTERRUPT;
143 }
144}
145
5330de09
MT
146static void pci_device_reset(PCIDevice *dev)
147{
c0b1905b
MT
148 int r;
149
d036bb21 150 dev->irq_state = 0;
f9bf77dd 151 pci_update_irq_status(dev);
c0b1905b
MT
152 dev->config[PCI_COMMAND] &= ~(PCI_COMMAND_IO | PCI_COMMAND_MEMORY |
153 PCI_COMMAND_MASTER);
154 dev->config[PCI_CACHE_LINE_SIZE] = 0x0;
155 dev->config[PCI_INTERRUPT_LINE] = 0x0;
156 for (r = 0; r < PCI_NUM_REGIONS; ++r) {
157 if (!dev->io_regions[r].size) {
158 continue;
159 }
b3b11697 160 pci_set_long(dev->config + pci_bar(dev, r), dev->io_regions[r].type);
c0b1905b
MT
161 }
162 pci_update_mappings(dev);
5330de09
MT
163}
164
6eaa6847
GN
165static void pci_bus_reset(void *opaque)
166{
a60380a5 167 PCIBus *bus = opaque;
6eaa6847
GN
168 int i;
169
170 for (i = 0; i < bus->nirq; i++) {
171 bus->irq_count[i] = 0;
172 }
5330de09
MT
173 for (i = 0; i < ARRAY_SIZE(bus->devices); ++i) {
174 if (bus->devices[i]) {
175 pci_device_reset(bus->devices[i]);
176 }
6eaa6847
GN
177 }
178}
179
e822a52a
IY
180static void pci_host_bus_register(int domain, PCIBus *bus)
181{
182 struct PCIHostBus *host;
183 host = qemu_mallocz(sizeof(*host));
184 host->domain = domain;
185 host->bus = bus;
186 QLIST_INSERT_HEAD(&host_buses, host, next);
187}
188
c469e1dd 189PCIBus *pci_find_root_bus(int domain)
e822a52a
IY
190{
191 struct PCIHostBus *host;
192
193 QLIST_FOREACH(host, &host_buses, next) {
194 if (host->domain == domain) {
195 return host->bus;
196 }
197 }
198
199 return NULL;
200}
201
21eea4b3
GH
202void pci_bus_new_inplace(PCIBus *bus, DeviceState *parent,
203 const char *name, int devfn_min)
30468f78 204{
21eea4b3 205 qbus_create_inplace(&bus->qbus, &pci_bus_info, parent, name);
502a5395 206 bus->devfn_min = devfn_min;
e822a52a
IY
207
208 /* host bridge */
209 QLIST_INIT(&bus->child);
210 pci_host_bus_register(0, bus); /* for now only pci domain 0 is supported */
211
5084bca1 212 vmstate_register(-1, &vmstate_pcibus, bus);
a08d4367 213 qemu_register_reset(pci_bus_reset, bus);
21eea4b3
GH
214}
215
216PCIBus *pci_bus_new(DeviceState *parent, const char *name, int devfn_min)
217{
218 PCIBus *bus;
219
220 bus = qemu_mallocz(sizeof(*bus));
221 bus->qbus.qdev_allocated = 1;
222 pci_bus_new_inplace(bus, parent, name, devfn_min);
223 return bus;
224}
225
226void pci_bus_irqs(PCIBus *bus, pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
227 void *irq_opaque, int nirq)
228{
229 bus->set_irq = set_irq;
230 bus->map_irq = map_irq;
231 bus->irq_opaque = irq_opaque;
232 bus->nirq = nirq;
233 bus->irq_count = qemu_mallocz(nirq * sizeof(bus->irq_count[0]));
234}
235
ee995ffb
GH
236void pci_bus_hotplug(PCIBus *bus, pci_hotplug_fn hotplug)
237{
238 bus->qbus.allow_hotplug = 1;
239 bus->hotplug = hotplug;
240}
241
2e01c8cf
BS
242void pci_bus_set_mem_base(PCIBus *bus, target_phys_addr_t base)
243{
244 bus->mem_base = base;
245}
246
21eea4b3
GH
247PCIBus *pci_register_bus(DeviceState *parent, const char *name,
248 pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
249 void *irq_opaque, int devfn_min, int nirq)
250{
251 PCIBus *bus;
252
253 bus = pci_bus_new(parent, name, devfn_min);
254 pci_bus_irqs(bus, set_irq, map_irq, irq_opaque, nirq);
30468f78
FB
255 return bus;
256}
69b91039 257
e822a52a
IY
258static void pci_register_secondary_bus(PCIBus *parent,
259 PCIBus *bus,
03587182
GH
260 PCIDevice *dev,
261 pci_map_irq_fn map_irq,
262 const char *name)
80b3ada7 263{
03587182 264 qbus_create_inplace(&bus->qbus, &pci_bus_info, &dev->qdev, name);
80b3ada7
PB
265 bus->map_irq = map_irq;
266 bus->parent_dev = dev;
e822a52a
IY
267
268 QLIST_INIT(&bus->child);
269 QLIST_INSERT_HEAD(&parent->child, bus, sibling);
270}
271
272static void pci_unregister_secondary_bus(PCIBus *bus)
273{
274 assert(QLIST_EMPTY(&bus->child));
275 QLIST_REMOVE(bus, sibling);
80b3ada7
PB
276}
277
502a5395
PB
278int pci_bus_num(PCIBus *s)
279{
e94ff650
IY
280 if (!s->parent_dev)
281 return 0; /* pci host bridge */
282 return s->parent_dev->config[PCI_SECONDARY_BUS];
502a5395
PB
283}
284
73534f2f 285static int get_pci_config_device(QEMUFile *f, void *pv, size_t size)
30ca2aab 286{
73534f2f 287 PCIDevice *s = container_of(pv, PCIDevice, config);
a9f49946 288 uint8_t *config;
52fc1d83
AZ
289 int i;
290
a9f49946
IY
291 assert(size == pci_config_size(s));
292 config = qemu_malloc(size);
293
294 qemu_get_buffer(f, config, size);
295 for (i = 0; i < size; ++i) {
296 if ((config[i] ^ s->config[i]) & s->cmask[i] & ~s->wmask[i]) {
297 qemu_free(config);
bd4b65ee 298 return -EINVAL;
a9f49946
IY
299 }
300 }
301 memcpy(s->config, config, size);
bd4b65ee 302
1941d19c 303 pci_update_mappings(s);
52fc1d83 304
a9f49946 305 qemu_free(config);
30ca2aab
FB
306 return 0;
307}
308
73534f2f 309/* just put buffer */
84e2e3eb 310static void put_pci_config_device(QEMUFile *f, void *pv, size_t size)
73534f2f 311{
dbe73d7f 312 const uint8_t **v = pv;
a9f49946 313 assert(size == pci_config_size(container_of(pv, PCIDevice, config)));
dbe73d7f 314 qemu_put_buffer(f, *v, size);
73534f2f
JQ
315}
316
317static VMStateInfo vmstate_info_pci_config = {
318 .name = "pci config",
319 .get = get_pci_config_device,
320 .put = put_pci_config_device,
321};
322
d036bb21
MT
323static int get_pci_irq_state(QEMUFile *f, void *pv, size_t size)
324{
325 PCIDevice *s = container_of(pv, PCIDevice, config);
326 uint32_t irq_state[PCI_NUM_PINS];
327 int i;
328 for (i = 0; i < PCI_NUM_PINS; ++i) {
329 irq_state[i] = qemu_get_be32(f);
330 if (irq_state[i] != 0x1 && irq_state[i] != 0) {
331 fprintf(stderr, "irq state %d: must be 0 or 1.\n",
332 irq_state[i]);
333 return -EINVAL;
334 }
335 }
336
337 for (i = 0; i < PCI_NUM_PINS; ++i) {
338 pci_set_irq_state(s, i, irq_state[i]);
339 }
340
341 return 0;
342}
343
344static void put_pci_irq_state(QEMUFile *f, void *pv, size_t size)
345{
346 int i;
347 PCIDevice *s = container_of(pv, PCIDevice, config);
348
349 for (i = 0; i < PCI_NUM_PINS; ++i) {
350 qemu_put_be32(f, pci_irq_state(s, i));
351 }
352}
353
354static VMStateInfo vmstate_info_pci_irq_state = {
355 .name = "pci irq state",
356 .get = get_pci_irq_state,
357 .put = put_pci_irq_state,
358};
359
73534f2f
JQ
360const VMStateDescription vmstate_pci_device = {
361 .name = "PCIDevice",
362 .version_id = 2,
363 .minimum_version_id = 1,
364 .minimum_version_id_old = 1,
365 .fields = (VMStateField []) {
366 VMSTATE_INT32_LE(version_id, PCIDevice),
a9f49946
IY
367 VMSTATE_BUFFER_UNSAFE_INFO(config, PCIDevice, 0,
368 vmstate_info_pci_config,
369 PCI_CONFIG_SPACE_SIZE),
d036bb21
MT
370 VMSTATE_BUFFER_UNSAFE_INFO(irq_state, PCIDevice, 2,
371 vmstate_info_pci_irq_state,
372 PCI_NUM_PINS * sizeof(int32_t)),
a9f49946
IY
373 VMSTATE_END_OF_LIST()
374 }
375};
376
377const VMStateDescription vmstate_pcie_device = {
378 .name = "PCIDevice",
379 .version_id = 2,
380 .minimum_version_id = 1,
381 .minimum_version_id_old = 1,
382 .fields = (VMStateField []) {
383 VMSTATE_INT32_LE(version_id, PCIDevice),
384 VMSTATE_BUFFER_UNSAFE_INFO(config, PCIDevice, 0,
385 vmstate_info_pci_config,
386 PCIE_CONFIG_SPACE_SIZE),
d036bb21
MT
387 VMSTATE_BUFFER_UNSAFE_INFO(irq_state, PCIDevice, 2,
388 vmstate_info_pci_irq_state,
389 PCI_NUM_PINS * sizeof(int32_t)),
73534f2f
JQ
390 VMSTATE_END_OF_LIST()
391 }
392};
393
a9f49946
IY
394static inline const VMStateDescription *pci_get_vmstate(PCIDevice *s)
395{
396 return pci_is_express(s) ? &vmstate_pcie_device : &vmstate_pci_device;
397}
398
73534f2f
JQ
399void pci_device_save(PCIDevice *s, QEMUFile *f)
400{
f9bf77dd
MT
401 /* Clear interrupt status bit: it is implicit
402 * in irq_state which we are saving.
403 * This makes us compatible with old devices
404 * which never set or clear this bit. */
405 s->config[PCI_STATUS] &= ~PCI_STATUS_INTERRUPT;
a9f49946 406 vmstate_save_state(f, pci_get_vmstate(s), s);
f9bf77dd
MT
407 /* Restore the interrupt status bit. */
408 pci_update_irq_status(s);
73534f2f
JQ
409}
410
411int pci_device_load(PCIDevice *s, QEMUFile *f)
412{
f9bf77dd
MT
413 int ret;
414 ret = vmstate_load_state(f, pci_get_vmstate(s), s, s->version_id);
415 /* Restore the interrupt status bit. */
416 pci_update_irq_status(s);
417 return ret;
73534f2f
JQ
418}
419
d350d97d
AL
420static int pci_set_default_subsystem_id(PCIDevice *pci_dev)
421{
422 uint16_t *id;
423
3d09c490 424 id = (void*)(&pci_dev->config[PCI_SUBSYSTEM_VENDOR_ID]);
d350d97d
AL
425 id[0] = cpu_to_le16(pci_default_sub_vendor_id);
426 id[1] = cpu_to_le16(pci_default_sub_device_id);
427 return 0;
428}
429
880345c4
AL
430/*
431 * Parse [[<domain>:]<bus>:]<slot>, return -1 on error
432 */
433static int pci_parse_devaddr(const char *addr, int *domp, int *busp, unsigned *slotp)
434{
435 const char *p;
436 char *e;
437 unsigned long val;
438 unsigned long dom = 0, bus = 0;
439 unsigned slot = 0;
440
441 p = addr;
442 val = strtoul(p, &e, 16);
443 if (e == p)
444 return -1;
445 if (*e == ':') {
446 bus = val;
447 p = e + 1;
448 val = strtoul(p, &e, 16);
449 if (e == p)
450 return -1;
451 if (*e == ':') {
452 dom = bus;
453 bus = val;
454 p = e + 1;
455 val = strtoul(p, &e, 16);
456 if (e == p)
457 return -1;
458 }
459 }
460
461 if (dom > 0xffff || bus > 0xff || val > 0x1f)
462 return -1;
463
464 slot = val;
465
466 if (*e)
467 return -1;
468
469 /* Note: QEMU doesn't implement domains other than 0 */
c469e1dd 470 if (!pci_find_bus(pci_find_root_bus(dom), bus))
880345c4
AL
471 return -1;
472
473 *domp = dom;
474 *busp = bus;
475 *slotp = slot;
476 return 0;
477}
478
e9283f8b
JK
479int pci_read_devaddr(Monitor *mon, const char *addr, int *domp, int *busp,
480 unsigned *slotp)
880345c4 481{
e9283f8b
JK
482 /* strip legacy tag */
483 if (!strncmp(addr, "pci_addr=", 9)) {
484 addr += 9;
485 }
486 if (pci_parse_devaddr(addr, domp, busp, slotp)) {
487 monitor_printf(mon, "Invalid pci address\n");
880345c4 488 return -1;
e9283f8b
JK
489 }
490 return 0;
880345c4
AL
491}
492
49bd1458 493PCIBus *pci_get_bus_devfn(int *devfnp, const char *devaddr)
5607c388
MA
494{
495 int dom, bus;
496 unsigned slot;
497
498 if (!devaddr) {
499 *devfnp = -1;
c469e1dd 500 return pci_find_bus(pci_find_root_bus(0), 0);
5607c388
MA
501 }
502
503 if (pci_parse_devaddr(devaddr, &dom, &bus, &slot) < 0) {
504 return NULL;
505 }
506
507 *devfnp = slot << 3;
c469e1dd 508 return pci_find_bus(pci_find_root_bus(0), bus);
5607c388
MA
509}
510
bd4b65ee
MT
511static void pci_init_cmask(PCIDevice *dev)
512{
513 pci_set_word(dev->cmask + PCI_VENDOR_ID, 0xffff);
514 pci_set_word(dev->cmask + PCI_DEVICE_ID, 0xffff);
515 dev->cmask[PCI_STATUS] = PCI_STATUS_CAP_LIST;
516 dev->cmask[PCI_REVISION_ID] = 0xff;
517 dev->cmask[PCI_CLASS_PROG] = 0xff;
518 pci_set_word(dev->cmask + PCI_CLASS_DEVICE, 0xffff);
519 dev->cmask[PCI_HEADER_TYPE] = 0xff;
520 dev->cmask[PCI_CAPABILITY_LIST] = 0xff;
521}
522
b7ee1603
MT
523static void pci_init_wmask(PCIDevice *dev)
524{
a9f49946
IY
525 int config_size = pci_config_size(dev);
526
b7ee1603
MT
527 dev->wmask[PCI_CACHE_LINE_SIZE] = 0xff;
528 dev->wmask[PCI_INTERRUPT_LINE] = 0xff;
67a51b48 529 pci_set_word(dev->wmask + PCI_COMMAND,
a7b15a5c
MT
530 PCI_COMMAND_IO | PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER |
531 PCI_COMMAND_INTX_DISABLE);
3e21ffc9
IY
532
533 memset(dev->wmask + PCI_CONFIG_HEADER_SIZE, 0xff,
534 config_size - PCI_CONFIG_HEADER_SIZE);
b7ee1603
MT
535}
536
fb231628
IY
537static void pci_init_wmask_bridge(PCIDevice *d)
538{
539 /* PCI_PRIMARY_BUS, PCI_SECONDARY_BUS, PCI_SUBORDINATE_BUS and
540 PCI_SEC_LETENCY_TIMER */
541 memset(d->wmask + PCI_PRIMARY_BUS, 0xff, 4);
542
543 /* base and limit */
544 d->wmask[PCI_IO_BASE] = PCI_IO_RANGE_MASK & 0xff;
545 d->wmask[PCI_IO_LIMIT] = PCI_IO_RANGE_MASK & 0xff;
546 pci_set_word(d->wmask + PCI_MEMORY_BASE,
547 PCI_MEMORY_RANGE_MASK & 0xffff);
548 pci_set_word(d->wmask + PCI_MEMORY_LIMIT,
549 PCI_MEMORY_RANGE_MASK & 0xffff);
550 pci_set_word(d->wmask + PCI_PREF_MEMORY_BASE,
551 PCI_PREF_RANGE_MASK & 0xffff);
552 pci_set_word(d->wmask + PCI_PREF_MEMORY_LIMIT,
553 PCI_PREF_RANGE_MASK & 0xffff);
554
555 /* PCI_PREF_BASE_UPPER32 and PCI_PREF_LIMIT_UPPER32 */
556 memset(d->wmask + PCI_PREF_BASE_UPPER32, 0xff, 8);
557
558 pci_set_word(d->wmask + PCI_BRIDGE_CONTROL, 0xffff);
559}
560
a9f49946
IY
561static void pci_config_alloc(PCIDevice *pci_dev)
562{
563 int config_size = pci_config_size(pci_dev);
564
565 pci_dev->config = qemu_mallocz(config_size);
566 pci_dev->cmask = qemu_mallocz(config_size);
567 pci_dev->wmask = qemu_mallocz(config_size);
568 pci_dev->used = qemu_mallocz(config_size);
569}
570
571static void pci_config_free(PCIDevice *pci_dev)
572{
573 qemu_free(pci_dev->config);
574 qemu_free(pci_dev->cmask);
575 qemu_free(pci_dev->wmask);
576 qemu_free(pci_dev->used);
577}
578
69b91039 579/* -1 for devfn means auto assign */
6b1b92d3
PB
580static PCIDevice *do_pci_register_device(PCIDevice *pci_dev, PCIBus *bus,
581 const char *name, int devfn,
582 PCIConfigReadFunc *config_read,
fb231628
IY
583 PCIConfigWriteFunc *config_write,
584 uint8_t header_type)
69b91039 585{
69b91039 586 if (devfn < 0) {
b47b0706
IY
587 for(devfn = bus->devfn_min ; devfn < ARRAY_SIZE(bus->devices);
588 devfn += 8) {
30468f78 589 if (!bus->devices[devfn])
69b91039
FB
590 goto found;
591 }
09e3acc6
GH
592 qemu_error("PCI: no devfn available for %s, all in use\n", name);
593 return NULL;
69b91039 594 found: ;
07b7d053 595 } else if (bus->devices[devfn]) {
09e3acc6 596 qemu_error("PCI: devfn %d not available for %s, in use by %s\n", devfn,
c364c974 597 name, bus->devices[devfn]->name);
09e3acc6 598 return NULL;
69b91039 599 }
30468f78 600 pci_dev->bus = bus;
69b91039
FB
601 pci_dev->devfn = devfn;
602 pstrcpy(pci_dev->name, sizeof(pci_dev->name), name);
d036bb21 603 pci_dev->irq_state = 0;
a9f49946 604 pci_config_alloc(pci_dev);
fb231628
IY
605
606 header_type &= ~PCI_HEADER_TYPE_MULTI_FUNCTION;
607 if (header_type == PCI_HEADER_TYPE_NORMAL) {
608 pci_set_default_subsystem_id(pci_dev);
609 }
bd4b65ee 610 pci_init_cmask(pci_dev);
b7ee1603 611 pci_init_wmask(pci_dev);
fb231628
IY
612 if (header_type == PCI_HEADER_TYPE_BRIDGE) {
613 pci_init_wmask_bridge(pci_dev);
614 }
0ac32c83
FB
615
616 if (!config_read)
617 config_read = pci_default_read_config;
618 if (!config_write)
619 config_write = pci_default_write_config;
69b91039
FB
620 pci_dev->config_read = config_read;
621 pci_dev->config_write = config_write;
30468f78 622 bus->devices[devfn] = pci_dev;
e369cad7 623 pci_dev->irq = qemu_allocate_irqs(pci_set_irq, pci_dev, PCI_NUM_PINS);
f16c4abf 624 pci_dev->version_id = 2; /* Current pci device vmstate version */
69b91039
FB
625 return pci_dev;
626}
627
6b1b92d3
PB
628PCIDevice *pci_register_device(PCIBus *bus, const char *name,
629 int instance_size, int devfn,
630 PCIConfigReadFunc *config_read,
631 PCIConfigWriteFunc *config_write)
632{
633 PCIDevice *pci_dev;
634
635 pci_dev = qemu_mallocz(instance_size);
636 pci_dev = do_pci_register_device(pci_dev, bus, name, devfn,
fb231628
IY
637 config_read, config_write,
638 PCI_HEADER_TYPE_NORMAL);
09e3acc6
GH
639 if (pci_dev == NULL) {
640 hw_error("PCI: can't register device\n");
641 }
6b1b92d3
PB
642 return pci_dev;
643}
2e01c8cf
BS
644
645static target_phys_addr_t pci_to_cpu_addr(PCIBus *bus,
646 target_phys_addr_t addr)
5851e08c 647{
2e01c8cf 648 return addr + bus->mem_base;
5851e08c
AL
649}
650
651static void pci_unregister_io_regions(PCIDevice *pci_dev)
652{
653 PCIIORegion *r;
654 int i;
655
656 for(i = 0; i < PCI_NUM_REGIONS; i++) {
657 r = &pci_dev->io_regions[i];
182f9c8a 658 if (!r->size || r->addr == PCI_BAR_UNMAPPED)
5851e08c 659 continue;
0392a017 660 if (r->type == PCI_BASE_ADDRESS_SPACE_IO) {
a0c7a97e 661 isa_unassign_ioport(r->addr, r->filtered_size);
5851e08c 662 } else {
2e01c8cf
BS
663 cpu_register_physical_memory(pci_to_cpu_addr(pci_dev->bus,
664 r->addr),
665 r->filtered_size,
666 IO_MEM_UNASSIGNED);
5851e08c
AL
667 }
668 }
669}
670
a36a344d 671static int pci_unregister_device(DeviceState *dev)
5851e08c 672{
a36a344d 673 PCIDevice *pci_dev = DO_UPCAST(PCIDevice, qdev, dev);
e3936fa5 674 PCIDeviceInfo *info = DO_UPCAST(PCIDeviceInfo, qdev, dev->info);
5851e08c
AL
675 int ret = 0;
676
e3936fa5
GH
677 if (info->exit)
678 ret = info->exit(pci_dev);
5851e08c
AL
679 if (ret)
680 return ret;
681
682 pci_unregister_io_regions(pci_dev);
683
684 qemu_free_irqs(pci_dev->irq);
5851e08c 685 pci_dev->bus->devices[pci_dev->devfn] = NULL;
a9f49946 686 pci_config_free(pci_dev);
5851e08c
AL
687 return 0;
688}
689
28c2c264 690void pci_register_bar(PCIDevice *pci_dev, int region_num,
6e355d90 691 pcibus_t size, int type,
69b91039
FB
692 PCIMapIORegionFunc *map_func)
693{
694 PCIIORegion *r;
d7ce493a 695 uint32_t addr;
6e355d90 696 pcibus_t wmask;
69b91039 697
8a8696a3 698 if ((unsigned int)region_num >= PCI_NUM_REGIONS)
69b91039 699 return;
a4c20c6a
AL
700
701 if (size & (size-1)) {
702 fprintf(stderr, "ERROR: PCI region size must be pow2 "
89e8b13c 703 "type=0x%x, size=0x%"FMT_PCIBUS"\n", type, size);
a4c20c6a
AL
704 exit(1);
705 }
706
69b91039 707 r = &pci_dev->io_regions[region_num];
182f9c8a 708 r->addr = PCI_BAR_UNMAPPED;
69b91039 709 r->size = size;
a0c7a97e 710 r->filtered_size = size;
69b91039
FB
711 r->type = type;
712 r->map_func = map_func;
b7ee1603
MT
713
714 wmask = ~(size - 1);
b3b11697 715 addr = pci_bar(pci_dev, region_num);
d7ce493a 716 if (region_num == PCI_ROM_SLOT) {
b7ee1603 717 /* ROM enable bit is writeable */
5330de09 718 wmask |= PCI_ROM_ADDRESS_ENABLE;
d7ce493a 719 }
b0ff8eb2 720 pci_set_long(pci_dev->config + addr, type);
14421258
IY
721 if (!(r->type & PCI_BASE_ADDRESS_SPACE_IO) &&
722 r->type & PCI_BASE_ADDRESS_MEM_TYPE_64) {
723 pci_set_quad(pci_dev->wmask + addr, wmask);
724 pci_set_quad(pci_dev->cmask + addr, ~0ULL);
725 } else {
726 pci_set_long(pci_dev->wmask + addr, wmask & 0xffffffff);
727 pci_set_long(pci_dev->cmask + addr, 0xffffffff);
728 }
69b91039
FB
729}
730
a0c7a97e
IY
731static uint32_t pci_config_get_io_base(PCIDevice *d,
732 uint32_t base, uint32_t base_upper16)
733{
734 uint32_t val;
735
736 val = ((uint32_t)d->config[base] & PCI_IO_RANGE_MASK) << 8;
737 if (d->config[base] & PCI_IO_RANGE_TYPE_32) {
10c9c329 738 val |= (uint32_t)pci_get_word(d->config + base_upper16) << 16;
a0c7a97e
IY
739 }
740 return val;
741}
742
d46636b8 743static pcibus_t pci_config_get_memory_base(PCIDevice *d, uint32_t base)
a0c7a97e 744{
d46636b8 745 return ((pcibus_t)pci_get_word(d->config + base) & PCI_MEMORY_RANGE_MASK)
a0c7a97e
IY
746 << 16;
747}
748
d46636b8 749static pcibus_t pci_config_get_pref_base(PCIDevice *d,
a0c7a97e
IY
750 uint32_t base, uint32_t upper)
751{
d46636b8
IY
752 pcibus_t tmp;
753 pcibus_t val;
754
755 tmp = (pcibus_t)pci_get_word(d->config + base);
756 val = (tmp & PCI_PREF_RANGE_MASK) << 16;
757 if (tmp & PCI_PREF_RANGE_TYPE_64) {
758 val |= (pcibus_t)pci_get_long(d->config + upper) << 32;
759 }
a0c7a97e
IY
760 return val;
761}
762
763static pcibus_t pci_bridge_get_base(PCIDevice *bridge, uint8_t type)
764{
765 pcibus_t base;
766 if (type & PCI_BASE_ADDRESS_SPACE_IO) {
767 base = pci_config_get_io_base(bridge,
768 PCI_IO_BASE, PCI_IO_BASE_UPPER16);
769 } else {
770 if (type & PCI_BASE_ADDRESS_MEM_PREFETCH) {
771 base = pci_config_get_pref_base(
772 bridge, PCI_PREF_MEMORY_BASE, PCI_PREF_BASE_UPPER32);
773 } else {
774 base = pci_config_get_memory_base(bridge, PCI_MEMORY_BASE);
775 }
776 }
777
778 return base;
779}
780
781static pcibus_t pci_bridge_get_limit(PCIDevice *bridge, uint8_t type)
782{
783 pcibus_t limit;
784 if (type & PCI_BASE_ADDRESS_SPACE_IO) {
785 limit = pci_config_get_io_base(bridge,
786 PCI_IO_LIMIT, PCI_IO_LIMIT_UPPER16);
787 limit |= 0xfff; /* PCI bridge spec 3.2.5.6. */
788 } else {
789 if (type & PCI_BASE_ADDRESS_MEM_PREFETCH) {
790 limit = pci_config_get_pref_base(
791 bridge, PCI_PREF_MEMORY_LIMIT, PCI_PREF_LIMIT_UPPER32);
792 } else {
793 limit = pci_config_get_memory_base(bridge, PCI_MEMORY_LIMIT);
794 }
795 limit |= 0xfffff; /* PCI bridge spec 3.2.5.{1, 8}. */
796 }
797 return limit;
798}
799
800static void pci_bridge_filter(PCIDevice *d, pcibus_t *addr, pcibus_t *size,
801 uint8_t type)
802{
803 pcibus_t base = *addr;
804 pcibus_t limit = *addr + *size - 1;
805 PCIDevice *br;
806
807 for (br = d->bus->parent_dev; br; br = br->bus->parent_dev) {
808 uint16_t cmd = pci_get_word(d->config + PCI_COMMAND);
809
810 if (type & PCI_BASE_ADDRESS_SPACE_IO) {
811 if (!(cmd & PCI_COMMAND_IO)) {
812 goto no_map;
813 }
814 } else {
815 if (!(cmd & PCI_COMMAND_MEMORY)) {
816 goto no_map;
817 }
818 }
819
820 base = MAX(base, pci_bridge_get_base(br, type));
821 limit = MIN(limit, pci_bridge_get_limit(br, type));
822 }
823
824 if (base > limit) {
88a95564 825 goto no_map;
a0c7a97e 826 }
88a95564
MT
827 *addr = base;
828 *size = limit - base + 1;
829 return;
830no_map:
831 *addr = PCI_BAR_UNMAPPED;
832 *size = 0;
a0c7a97e
IY
833}
834
876a350d
MT
835static pcibus_t pci_bar_address(PCIDevice *d,
836 int reg, uint8_t type, pcibus_t size)
837{
838 pcibus_t new_addr, last_addr;
839 int bar = pci_bar(d, reg);
840 uint16_t cmd = pci_get_word(d->config + PCI_COMMAND);
841
842 if (type & PCI_BASE_ADDRESS_SPACE_IO) {
843 if (!(cmd & PCI_COMMAND_IO)) {
844 return PCI_BAR_UNMAPPED;
845 }
846 new_addr = pci_get_long(d->config + bar) & ~(size - 1);
847 last_addr = new_addr + size - 1;
848 /* NOTE: we have only 64K ioports on PC */
849 if (last_addr <= new_addr || new_addr == 0 || last_addr > UINT16_MAX) {
850 return PCI_BAR_UNMAPPED;
851 }
852 return new_addr;
853 }
854
855 if (!(cmd & PCI_COMMAND_MEMORY)) {
856 return PCI_BAR_UNMAPPED;
857 }
858 if (type & PCI_BASE_ADDRESS_MEM_TYPE_64) {
859 new_addr = pci_get_quad(d->config + bar);
860 } else {
861 new_addr = pci_get_long(d->config + bar);
862 }
863 /* the ROM slot has a specific enable bit */
864 if (reg == PCI_ROM_SLOT && !(new_addr & PCI_ROM_ADDRESS_ENABLE)) {
865 return PCI_BAR_UNMAPPED;
866 }
867 new_addr &= ~(size - 1);
868 last_addr = new_addr + size - 1;
869 /* NOTE: we do not support wrapping */
870 /* XXX: as we cannot support really dynamic
871 mappings, we handle specific values as invalid
872 mappings. */
873 if (last_addr <= new_addr || new_addr == 0 ||
874 last_addr == PCI_BAR_UNMAPPED) {
875 return PCI_BAR_UNMAPPED;
876 }
877
878 /* Now pcibus_t is 64bit.
879 * Check if 32 bit BAR wraps around explicitly.
880 * Without this, PC ide doesn't work well.
881 * TODO: remove this work around.
882 */
883 if (!(type & PCI_BASE_ADDRESS_MEM_TYPE_64) && last_addr >= UINT32_MAX) {
884 return PCI_BAR_UNMAPPED;
885 }
886
887 /*
888 * OS is allowed to set BAR beyond its addressable
889 * bits. For example, 32 bit OS can set 64bit bar
890 * to >4G. Check it. TODO: we might need to support
891 * it in the future for e.g. PAE.
892 */
893 if (last_addr >= TARGET_PHYS_ADDR_MAX) {
894 return PCI_BAR_UNMAPPED;
895 }
896
897 return new_addr;
898}
899
0ac32c83
FB
900static void pci_update_mappings(PCIDevice *d)
901{
902 PCIIORegion *r;
876a350d 903 int i;
c71b5b4a 904 pcibus_t new_addr, filtered_size;
3b46e624 905
8a8696a3 906 for(i = 0; i < PCI_NUM_REGIONS; i++) {
0ac32c83 907 r = &d->io_regions[i];
a9688570
IY
908
909 /* this region isn't registered */
ec503442 910 if (!r->size)
a9688570
IY
911 continue;
912
876a350d 913 new_addr = pci_bar_address(d, i, r->type, r->size);
a9688570 914
a0c7a97e
IY
915 /* bridge filtering */
916 filtered_size = r->size;
917 if (new_addr != PCI_BAR_UNMAPPED) {
918 pci_bridge_filter(d, &new_addr, &filtered_size, r->type);
919 }
920
a9688570 921 /* This bar isn't changed */
a0c7a97e 922 if (new_addr == r->addr && filtered_size == r->filtered_size)
a9688570
IY
923 continue;
924
925 /* now do the real mapping */
926 if (r->addr != PCI_BAR_UNMAPPED) {
927 if (r->type & PCI_BASE_ADDRESS_SPACE_IO) {
928 int class;
929 /* NOTE: specific hack for IDE in PC case:
930 only one byte must be mapped. */
931 class = pci_get_word(d->config + PCI_CLASS_DEVICE);
932 if (class == 0x0101 && r->size == 4) {
933 isa_unassign_ioport(r->addr + 2, 1);
934 } else {
a0c7a97e 935 isa_unassign_ioport(r->addr, r->filtered_size);
0ac32c83 936 }
a9688570 937 } else {
c71b5b4a 938 cpu_register_physical_memory(pci_to_cpu_addr(d->bus, r->addr),
a0c7a97e 939 r->filtered_size,
a9688570 940 IO_MEM_UNASSIGNED);
a0c7a97e 941 qemu_unregister_coalesced_mmio(r->addr, r->filtered_size);
0ac32c83
FB
942 }
943 }
a9688570 944 r->addr = new_addr;
a0c7a97e 945 r->filtered_size = filtered_size;
a9688570 946 if (r->addr != PCI_BAR_UNMAPPED) {
a0c7a97e
IY
947 /*
948 * TODO: currently almost all the map funcions assumes
949 * filtered_size == size and addr & ~(size - 1) == addr.
950 * However with bridge filtering, they aren't always true.
951 * Teach them such cases, such that filtered_size < size and
952 * addr & (size - 1) != 0.
953 */
cf616802
BS
954 if (r->type & PCI_BASE_ADDRESS_SPACE_IO) {
955 r->map_func(d, i, r->addr, r->filtered_size, r->type);
956 } else {
957 r->map_func(d, i, pci_to_cpu_addr(d->bus, r->addr),
958 r->filtered_size, r->type);
959 }
a9688570 960 }
0ac32c83
FB
961 }
962}
963
a7b15a5c
MT
964static inline int pci_irq_disabled(PCIDevice *d)
965{
966 return pci_get_word(d->config + PCI_COMMAND) & PCI_COMMAND_INTX_DISABLE;
967}
968
969/* Called after interrupt disabled field update in config space,
970 * assert/deassert interrupts if necessary.
971 * Gets original interrupt disable bit value (before update). */
972static void pci_update_irq_disabled(PCIDevice *d, int was_irq_disabled)
973{
974 int i, disabled = pci_irq_disabled(d);
975 if (disabled == was_irq_disabled)
976 return;
977 for (i = 0; i < PCI_NUM_PINS; ++i) {
978 int state = pci_irq_state(d, i);
979 pci_change_irq_level(d, i, disabled ? -state : state);
980 }
981}
982
5fafdf24 983uint32_t pci_default_read_config(PCIDevice *d,
0ac32c83 984 uint32_t address, int len)
69b91039 985{
5029fe12
IY
986 uint32_t val = 0;
987 assert(len == 1 || len == 2 || len == 4);
a9f49946 988 len = MIN(len, pci_config_size(d) - address);
5029fe12
IY
989 memcpy(&val, d->config + address, len);
990 return le32_to_cpu(val);
0ac32c83
FB
991}
992
b7ee1603 993void pci_default_write_config(PCIDevice *d, uint32_t addr, uint32_t val, int l)
0ac32c83 994{
a7b15a5c 995 int i, was_irq_disabled = pci_irq_disabled(d);
a9f49946 996 uint32_t config_size = pci_config_size(d);
0ac32c83 997
91011d4f
SW
998 for (i = 0; i < l && addr + i < config_size; val >>= 8, ++i) {
999 uint8_t wmask = d->wmask[addr + i];
1000 d->config[addr + i] = (d->config[addr + i] & ~wmask) | (val & wmask);
0ac32c83 1001 }
260c0cd3 1002 if (ranges_overlap(addr, l, PCI_BASE_ADDRESS_0, 24) ||
edb00035
IY
1003 ranges_overlap(addr, l, PCI_ROM_ADDRESS, 4) ||
1004 ranges_overlap(addr, l, PCI_ROM_ADDRESS1, 4) ||
260c0cd3 1005 range_covers_byte(addr, l, PCI_COMMAND))
0ac32c83 1006 pci_update_mappings(d);
a7b15a5c
MT
1007
1008 if (range_covers_byte(addr, l, PCI_COMMAND))
1009 pci_update_irq_disabled(d, was_irq_disabled);
69b91039
FB
1010}
1011
502a5395
PB
1012/***********************************************************/
1013/* generic PCI irq support */
30468f78 1014
502a5395 1015/* 0 <= irq_num <= 3. level must be 0 or 1 */
d537cf6c 1016static void pci_set_irq(void *opaque, int irq_num, int level)
69b91039 1017{
a60380a5 1018 PCIDevice *pci_dev = opaque;
80b3ada7 1019 int change;
3b46e624 1020
d036bb21 1021 change = level - pci_irq_state(pci_dev, irq_num);
80b3ada7
PB
1022 if (!change)
1023 return;
d2b59317 1024
d036bb21 1025 pci_set_irq_state(pci_dev, irq_num, level);
f9bf77dd 1026 pci_update_irq_status(pci_dev);
a7b15a5c
MT
1027 if (pci_irq_disabled(pci_dev))
1028 return;
d036bb21 1029 pci_change_irq_level(pci_dev, irq_num, change);
69b91039
FB
1030}
1031
502a5395
PB
1032/***********************************************************/
1033/* monitor info on PCI */
0ac32c83 1034
6650ee6d
PB
1035typedef struct {
1036 uint16_t class;
1037 const char *desc;
1038} pci_class_desc;
1039
09bc878a 1040static const pci_class_desc pci_class_descriptions[] =
6650ee6d 1041{
4ca9c76f 1042 { 0x0100, "SCSI controller"},
6650ee6d 1043 { 0x0101, "IDE controller"},
dcb5b19a
TS
1044 { 0x0102, "Floppy controller"},
1045 { 0x0103, "IPI controller"},
1046 { 0x0104, "RAID controller"},
1047 { 0x0106, "SATA controller"},
1048 { 0x0107, "SAS controller"},
1049 { 0x0180, "Storage controller"},
6650ee6d 1050 { 0x0200, "Ethernet controller"},
dcb5b19a
TS
1051 { 0x0201, "Token Ring controller"},
1052 { 0x0202, "FDDI controller"},
1053 { 0x0203, "ATM controller"},
1054 { 0x0280, "Network controller"},
6650ee6d 1055 { 0x0300, "VGA controller"},
dcb5b19a
TS
1056 { 0x0301, "XGA controller"},
1057 { 0x0302, "3D controller"},
1058 { 0x0380, "Display controller"},
1059 { 0x0400, "Video controller"},
1060 { 0x0401, "Audio controller"},
1061 { 0x0402, "Phone"},
1062 { 0x0480, "Multimedia controller"},
1063 { 0x0500, "RAM controller"},
1064 { 0x0501, "Flash controller"},
1065 { 0x0580, "Memory controller"},
6650ee6d
PB
1066 { 0x0600, "Host bridge"},
1067 { 0x0601, "ISA bridge"},
dcb5b19a
TS
1068 { 0x0602, "EISA bridge"},
1069 { 0x0603, "MC bridge"},
6650ee6d 1070 { 0x0604, "PCI bridge"},
dcb5b19a
TS
1071 { 0x0605, "PCMCIA bridge"},
1072 { 0x0606, "NUBUS bridge"},
1073 { 0x0607, "CARDBUS bridge"},
1074 { 0x0608, "RACEWAY bridge"},
1075 { 0x0680, "Bridge"},
6650ee6d
PB
1076 { 0x0c03, "USB controller"},
1077 { 0, NULL}
1078};
1079
163c8a59
LC
1080static void pci_for_each_device_under_bus(PCIBus *bus,
1081 void (*fn)(PCIBus *b, PCIDevice *d))
30468f78 1082{
163c8a59
LC
1083 PCIDevice *d;
1084 int devfn;
30468f78 1085
163c8a59
LC
1086 for(devfn = 0; devfn < ARRAY_SIZE(bus->devices); devfn++) {
1087 d = bus->devices[devfn];
1088 if (d) {
1089 fn(bus, d);
1090 }
1091 }
1092}
1093
1094void pci_for_each_device(PCIBus *bus, int bus_num,
1095 void (*fn)(PCIBus *b, PCIDevice *d))
1096{
1097 bus = pci_find_bus(bus, bus_num);
1098
1099 if (bus) {
1100 pci_for_each_device_under_bus(bus, fn);
1101 }
1102}
1103
1104static void pci_device_print(Monitor *mon, QDict *device)
1105{
1106 QDict *qdict;
1107 QListEntry *entry;
1108 uint64_t addr, size;
1109
1110 monitor_printf(mon, " Bus %2" PRId64 ", ", qdict_get_int(device, "bus"));
1111 monitor_printf(mon, "device %3" PRId64 ", function %" PRId64 ":\n",
1112 qdict_get_int(device, "slot"),
1113 qdict_get_int(device, "function"));
376253ec 1114 monitor_printf(mon, " ");
163c8a59
LC
1115
1116 qdict = qdict_get_qdict(device, "class_info");
1117 if (qdict_haskey(qdict, "desc")) {
1118 monitor_printf(mon, "%s", qdict_get_str(qdict, "desc"));
6650ee6d 1119 } else {
163c8a59 1120 monitor_printf(mon, "Class %04" PRId64, qdict_get_int(qdict, "class"));
72cc6cfe 1121 }
30468f78 1122
163c8a59
LC
1123 qdict = qdict_get_qdict(device, "id");
1124 monitor_printf(mon, ": PCI device %04" PRIx64 ":%04" PRIx64 "\n",
1125 qdict_get_int(qdict, "device"),
1126 qdict_get_int(qdict, "vendor"));
1127
1128 if (qdict_haskey(device, "irq")) {
1129 monitor_printf(mon, " IRQ %" PRId64 ".\n",
1130 qdict_get_int(device, "irq"));
30468f78 1131 }
b4dccd8d 1132
163c8a59
LC
1133 if (qdict_haskey(device, "pci_bridge")) {
1134 QDict *info;
1135
1136 qdict = qdict_get_qdict(device, "pci_bridge");
1137
1138 info = qdict_get_qdict(qdict, "bus");
1139 monitor_printf(mon, " BUS %" PRId64 ".\n",
1140 qdict_get_int(info, "number"));
1141 monitor_printf(mon, " secondary bus %" PRId64 ".\n",
1142 qdict_get_int(info, "secondary"));
1143 monitor_printf(mon, " subordinate bus %" PRId64 ".\n",
1144 qdict_get_int(info, "subordinate"));
b4dccd8d 1145
163c8a59 1146 info = qdict_get_qdict(qdict, "io_range");
b4dccd8d 1147 monitor_printf(mon, " IO range [0x%04"PRIx64", 0x%04"PRIx64"]\n",
163c8a59
LC
1148 qdict_get_int(info, "base"),
1149 qdict_get_int(info, "limit"));
b4dccd8d 1150
163c8a59 1151 info = qdict_get_qdict(qdict, "memory_range");
b4dccd8d
IY
1152 monitor_printf(mon,
1153 " memory range [0x%08"PRIx64", 0x%08"PRIx64"]\n",
163c8a59
LC
1154 qdict_get_int(info, "base"),
1155 qdict_get_int(info, "limit"));
b4dccd8d 1156
163c8a59 1157 info = qdict_get_qdict(qdict, "prefetchable_range");
b4dccd8d 1158 monitor_printf(mon, " prefetchable memory range "
163c8a59
LC
1159 "[0x%08"PRIx64", 0x%08"PRIx64"]\n",
1160 qdict_get_int(info, "base"),
1161 qdict_get_int(info, "limit"));
80b3ada7 1162 }
14421258 1163
163c8a59
LC
1164 QLIST_FOREACH_ENTRY(qdict_get_qlist(device, "regions"), entry) {
1165 qdict = qobject_to_qdict(qlist_entry_obj(entry));
1166 monitor_printf(mon, " BAR%d: ", (int) qdict_get_int(qdict, "bar"));
1167
1168 addr = qdict_get_int(qdict, "address");
1169 size = qdict_get_int(qdict, "size");
1170
1171 if (!strcmp(qdict_get_str(qdict, "type"), "io")) {
1172 monitor_printf(mon, "I/O at 0x%04"FMT_PCIBUS
1173 " [0x%04"FMT_PCIBUS"].\n",
1174 addr, addr + size - 1);
1175 } else {
1176 monitor_printf(mon, "%d bit%s memory at 0x%08"FMT_PCIBUS
89e8b13c 1177 " [0x%08"FMT_PCIBUS"].\n",
163c8a59
LC
1178 qdict_get_bool(qdict, "mem_type_64") ? 64 : 32,
1179 qdict_get_bool(qdict, "prefetch") ?
1180 " prefetchable" : "", addr, addr + size - 1);
502a5395 1181 }
77d4bc34 1182 }
163c8a59
LC
1183
1184 monitor_printf(mon, " id \"%s\"\n", qdict_get_str(device, "qdev_id"));
1185
d5e4acf7
LC
1186 if (qdict_haskey(device, "pci_bridge")) {
1187 qdict = qdict_get_qdict(device, "pci_bridge");
1188 if (qdict_haskey(qdict, "devices")) {
1189 QListEntry *dev;
1190 QLIST_FOREACH_ENTRY(qdict_get_qlist(qdict, "devices"), dev) {
1191 pci_device_print(mon, qobject_to_qdict(qlist_entry_obj(dev)));
1192 }
1193 }
1194 }
163c8a59
LC
1195}
1196
1197void do_pci_info_print(Monitor *mon, const QObject *data)
1198{
1199 QListEntry *bus, *dev;
1200
1201 QLIST_FOREACH_ENTRY(qobject_to_qlist(data), bus) {
1202 QDict *qdict = qobject_to_qdict(qlist_entry_obj(bus));
1203 QLIST_FOREACH_ENTRY(qdict_get_qlist(qdict, "devices"), dev) {
1204 pci_device_print(mon, qobject_to_qdict(qlist_entry_obj(dev)));
1205 }
80b3ada7 1206 }
384d8876
FB
1207}
1208
163c8a59
LC
1209static QObject *pci_get_dev_class(const PCIDevice *dev)
1210{
1211 int class;
1212 const pci_class_desc *desc;
1213
1214 class = pci_get_word(dev->config + PCI_CLASS_DEVICE);
1215 desc = pci_class_descriptions;
1216 while (desc->desc && class != desc->class)
1217 desc++;
1218
1219 if (desc->desc) {
1220 return qobject_from_jsonf("{ 'desc': %s, 'class': %d }",
1221 desc->desc, class);
1222 } else {
1223 return qobject_from_jsonf("{ 'class': %d }", class);
1224 }
1225}
1226
1227static QObject *pci_get_dev_id(const PCIDevice *dev)
1228{
1229 return qobject_from_jsonf("{ 'device': %d, 'vendor': %d }",
1230 pci_get_word(dev->config + PCI_VENDOR_ID),
1231 pci_get_word(dev->config + PCI_DEVICE_ID));
1232}
1233
1234static QObject *pci_get_regions_list(const PCIDevice *dev)
1235{
1236 int i;
1237 QList *regions_list;
1238
1239 regions_list = qlist_new();
1240
1241 for (i = 0; i < PCI_NUM_REGIONS; i++) {
1242 QObject *obj;
1243 const PCIIORegion *r = &dev->io_regions[i];
1244
1245 if (!r->size) {
1246 continue;
1247 }
1248
1249 if (r->type & PCI_BASE_ADDRESS_SPACE_IO) {
1250 obj = qobject_from_jsonf("{ 'bar': %d, 'type': 'io', "
1251 "'address': %" PRId64 ", "
1252 "'size': %" PRId64 " }",
1253 i, r->addr, r->size);
1254 } else {
1255 int mem_type_64 = r->type & PCI_BASE_ADDRESS_MEM_TYPE_64;
1256
1257 obj = qobject_from_jsonf("{ 'bar': %d, 'type': 'memory', "
1258 "'mem_type_64': %i, 'prefetch': %i, "
1259 "'address': %" PRId64 ", "
1260 "'size': %" PRId64 " }",
1261 i, mem_type_64,
1262 r->type & PCI_BASE_ADDRESS_MEM_PREFETCH,
1263 r->addr, r->size);
1264 }
1265
1266 qlist_append_obj(regions_list, obj);
1267 }
1268
1269 return QOBJECT(regions_list);
1270}
1271
d5e4acf7
LC
1272static QObject *pci_get_devices_list(PCIBus *bus, int bus_num);
1273
1274static QObject *pci_get_dev_dict(PCIDevice *dev, PCIBus *bus, int bus_num)
163c8a59
LC
1275{
1276 int class;
1277 QObject *obj;
1278
1279 obj = qobject_from_jsonf("{ 'bus': %d, 'slot': %d, 'function': %d," "'class_info': %p, 'id': %p, 'regions': %p,"
1280 " 'qdev_id': %s }",
1281 bus_num,
1282 PCI_SLOT(dev->devfn), PCI_FUNC(dev->devfn),
1283 pci_get_dev_class(dev), pci_get_dev_id(dev),
1284 pci_get_regions_list(dev),
1285 dev->qdev.id ? dev->qdev.id : "");
1286
1287 if (dev->config[PCI_INTERRUPT_PIN] != 0) {
1288 QDict *qdict = qobject_to_qdict(obj);
1289 qdict_put(qdict, "irq", qint_from_int(dev->config[PCI_INTERRUPT_LINE]));
1290 }
1291
1292 class = pci_get_word(dev->config + PCI_CLASS_DEVICE);
1293 if (class == 0x0604) {
1294 QDict *qdict;
1295 QObject *pci_bridge;
1296
1297 pci_bridge = qobject_from_jsonf("{ 'bus': "
1298 "{ 'number': %d, 'secondary': %d, 'subordinate': %d }, "
1299 "'io_range': { 'base': %" PRId64 ", 'limit': %" PRId64 "}, "
1300 "'memory_range': { 'base': %" PRId64 ", 'limit': %" PRId64 "}, "
1301 "'prefetchable_range': { 'base': %" PRId64 ", 'limit': %" PRId64 "} }",
1302 dev->config[0x19], dev->config[PCI_SECONDARY_BUS],
1303 dev->config[PCI_SUBORDINATE_BUS],
1304 pci_bridge_get_base(dev, PCI_BASE_ADDRESS_SPACE_IO),
1305 pci_bridge_get_limit(dev, PCI_BASE_ADDRESS_SPACE_IO),
1306 pci_bridge_get_base(dev, PCI_BASE_ADDRESS_SPACE_MEMORY),
1307 pci_bridge_get_limit(dev, PCI_BASE_ADDRESS_SPACE_MEMORY),
1308 pci_bridge_get_base(dev, PCI_BASE_ADDRESS_SPACE_MEMORY |
1309 PCI_BASE_ADDRESS_MEM_PREFETCH),
1310 pci_bridge_get_limit(dev, PCI_BASE_ADDRESS_SPACE_MEMORY |
1311 PCI_BASE_ADDRESS_MEM_PREFETCH));
1312
d5e4acf7
LC
1313 if (dev->config[0x19] != 0) {
1314 qdict = qobject_to_qdict(pci_bridge);
1315 qdict_put_obj(qdict, "devices",
1316 pci_get_devices_list(bus, dev->config[0x19]));
1317 }
1318
163c8a59
LC
1319 qdict = qobject_to_qdict(obj);
1320 qdict_put_obj(qdict, "pci_bridge", pci_bridge);
1321 }
1322
1323 return obj;
1324}
1325
1326static QObject *pci_get_devices_list(PCIBus *bus, int bus_num)
384d8876 1327{
502a5395 1328 int devfn;
163c8a59
LC
1329 PCIDevice *dev;
1330 QList *dev_list;
3b46e624 1331
163c8a59
LC
1332 dev_list = qlist_new();
1333
1334 for (devfn = 0; devfn < ARRAY_SIZE(bus->devices); devfn++) {
1335 dev = bus->devices[devfn];
1336 if (dev) {
d5e4acf7 1337 qlist_append_obj(dev_list, pci_get_dev_dict(dev, bus, bus_num));
163c8a59 1338 }
1074df4f 1339 }
163c8a59
LC
1340
1341 return QOBJECT(dev_list);
1074df4f
IY
1342}
1343
163c8a59 1344static QObject *pci_get_bus_dict(PCIBus *bus, int bus_num)
1074df4f 1345{
e822a52a 1346 bus = pci_find_bus(bus, bus_num);
502a5395 1347 if (bus) {
163c8a59
LC
1348 return qobject_from_jsonf("{ 'bus': %d, 'devices': %p }",
1349 bus_num, pci_get_devices_list(bus, bus_num));
f2aa58c6 1350 }
163c8a59
LC
1351
1352 return NULL;
f2aa58c6
FB
1353}
1354
163c8a59
LC
1355/**
1356 * do_pci_info(): PCI buses and devices information
1357 *
1358 * The returned QObject is a QList of all buses. Each bus is
1359 * represented by a QDict, which has a key with a QList of all
1360 * PCI devices attached to it. Each device is represented by
1361 * a QDict.
1362 *
1363 * The bus QDict contains the following:
1364 *
1365 * - "bus": bus number
1366 * - "devices": a QList of QDicts, each QDict represents a PCI
1367 * device
1368 *
1369 * The PCI device QDict contains the following:
1370 *
1371 * - "bus": identical to the parent's bus number
1372 * - "slot": slot number
1373 * - "function": function number
1374 * - "class_info": a QDict containing:
1375 * - "desc": device class description (optional)
1376 * - "class": device class number
1377 * - "id": a QDict containing:
1378 * - "device": device ID
1379 * - "vendor": vendor ID
1380 * - "irq": device's IRQ if assigned (optional)
1381 * - "qdev_id": qdev id string
1382 * - "pci_bridge": It's a QDict, only present if this device is a
1383 * PCI bridge, contains:
1384 * - "bus": bus number
1385 * - "secondary": secondary bus number
1386 * - "subordinate": subordinate bus number
1387 * - "io_range": a QDict with memory range information
1388 * - "memory_range": a QDict with memory range information
1389 * - "prefetchable_range": a QDict with memory range information
d5e4acf7 1390 * - "devices": a QList of PCI devices if there's any attached (optional)
163c8a59
LC
1391 * - "regions": a QList of QDicts, each QDict represents a
1392 * memory region of this device
1393 *
1394 * The memory range QDict contains the following:
1395 *
1396 * - "base": base memory address
1397 * - "limit": limit value
1398 *
1399 * The region QDict can be an I/O region or a memory region,
1400 * an I/O region QDict contains the following:
1401 *
1402 * - "type": "io"
1403 * - "bar": BAR number
1404 * - "address": memory address
1405 * - "size": memory size
1406 *
1407 * A memory region QDict contains the following:
1408 *
1409 * - "type": "memory"
1410 * - "bar": BAR number
1411 * - "address": memory address
1412 * - "size": memory size
1413 * - "mem_type_64": true or false
1414 * - "prefetch": true or false
1415 */
1416void do_pci_info(Monitor *mon, QObject **ret_data)
f2aa58c6 1417{
163c8a59 1418 QList *bus_list;
e822a52a 1419 struct PCIHostBus *host;
163c8a59
LC
1420
1421 bus_list = qlist_new();
1422
e822a52a 1423 QLIST_FOREACH(host, &host_buses, next) {
163c8a59
LC
1424 QObject *obj = pci_get_bus_dict(host->bus, 0);
1425 if (obj) {
1426 qlist_append_obj(bus_list, obj);
1427 }
e822a52a 1428 }
163c8a59
LC
1429
1430 *ret_data = QOBJECT(bus_list);
77d4bc34 1431}
a41b2ff2 1432
cb457d76
AL
1433static const char * const pci_nic_models[] = {
1434 "ne2k_pci",
1435 "i82551",
1436 "i82557b",
1437 "i82559er",
1438 "rtl8139",
1439 "e1000",
1440 "pcnet",
1441 "virtio",
1442 NULL
1443};
1444
9d07d757
PB
1445static const char * const pci_nic_names[] = {
1446 "ne2k_pci",
1447 "i82551",
1448 "i82557b",
1449 "i82559er",
1450 "rtl8139",
1451 "e1000",
1452 "pcnet",
53c25cea 1453 "virtio-net-pci",
cb457d76
AL
1454 NULL
1455};
1456
a41b2ff2 1457/* Initialize a PCI NIC. */
33e66b86 1458/* FIXME callers should check for failure, but don't */
5607c388
MA
1459PCIDevice *pci_nic_init(NICInfo *nd, const char *default_model,
1460 const char *default_devaddr)
a41b2ff2 1461{
5607c388 1462 const char *devaddr = nd->devaddr ? nd->devaddr : default_devaddr;
07caea31
MA
1463 PCIBus *bus;
1464 int devfn;
5607c388 1465 PCIDevice *pci_dev;
9d07d757 1466 DeviceState *dev;
cb457d76
AL
1467 int i;
1468
07caea31
MA
1469 i = qemu_find_nic_model(nd, pci_nic_models, default_model);
1470 if (i < 0)
1471 return NULL;
1472
1473 bus = pci_get_bus_devfn(&devfn, devaddr);
1474 if (!bus) {
1475 qemu_error("Invalid PCI device address %s for device %s\n",
1476 devaddr, pci_nic_names[i]);
1477 return NULL;
1478 }
1479
499cf102 1480 pci_dev = pci_create(bus, devfn, pci_nic_names[i]);
9ee05825 1481 dev = &pci_dev->qdev;
dea7b3b9
MM
1482 if (nd->name)
1483 dev->id = qemu_strdup(nd->name);
1cc33683 1484 qdev_set_nic_properties(dev, nd);
07caea31
MA
1485 if (qdev_init(dev) < 0)
1486 return NULL;
9ee05825 1487 return pci_dev;
a41b2ff2
PB
1488}
1489
07caea31
MA
1490PCIDevice *pci_nic_init_nofail(NICInfo *nd, const char *default_model,
1491 const char *default_devaddr)
1492{
1493 PCIDevice *res;
1494
1495 if (qemu_show_nic_models(nd->model, pci_nic_models))
1496 exit(0);
1497
1498 res = pci_nic_init(nd, default_model, default_devaddr);
1499 if (!res)
1500 exit(1);
1501 return res;
1502}
1503
80b3ada7
PB
1504typedef struct {
1505 PCIDevice dev;
03587182
GH
1506 PCIBus bus;
1507 uint32_t vid;
1508 uint32_t did;
80b3ada7
PB
1509} PCIBridge;
1510
a0c7a97e
IY
1511
1512static void pci_bridge_update_mappings_fn(PCIBus *b, PCIDevice *d)
1513{
1514 pci_update_mappings(d);
1515}
1516
1517static void pci_bridge_update_mappings(PCIBus *b)
1518{
1519 PCIBus *child;
1520
1521 pci_for_each_device_under_bus(b, pci_bridge_update_mappings_fn);
1522
1523 QLIST_FOREACH(child, &b->child, sibling) {
1524 pci_bridge_update_mappings(child);
1525 }
1526}
1527
9596ebb7 1528static void pci_bridge_write_config(PCIDevice *d,
80b3ada7
PB
1529 uint32_t address, uint32_t val, int len)
1530{
80b3ada7 1531 pci_default_write_config(d, address, val, len);
a0c7a97e
IY
1532
1533 if (/* io base/limit */
1534 ranges_overlap(address, len, PCI_IO_BASE, 2) ||
1535
1536 /* memory base/limit, prefetchable base/limit and
1537 io base/limit upper 16 */
1538 ranges_overlap(address, len, PCI_MEMORY_BASE, 20)) {
1539 pci_bridge_update_mappings(d->bus);
1540 }
80b3ada7
PB
1541}
1542
e822a52a 1543PCIBus *pci_find_bus(PCIBus *bus, int bus_num)
3ae80618 1544{
e822a52a 1545 PCIBus *sec;
3ae80618 1546
e822a52a
IY
1547 if (!bus)
1548 return NULL;
3ae80618 1549
e822a52a
IY
1550 if (pci_bus_num(bus) == bus_num) {
1551 return bus;
1552 }
1553
1554 /* try child bus */
1555 QLIST_FOREACH(sec, &bus->child, sibling) {
070297d2
IY
1556
1557 if (!bus->parent_dev /* pci host bridge */
1558 || (pci_bus_num(sec) <= bus_num &&
1559 bus->parent_dev->config[PCI_SUBORDINATE_BUS])) {
e822a52a
IY
1560 return pci_find_bus(sec, bus_num);
1561 }
1562 }
1563
1564 return NULL;
3ae80618
AL
1565}
1566
e822a52a 1567PCIDevice *pci_find_device(PCIBus *bus, int bus_num, int slot, int function)
3ae80618 1568{
e822a52a 1569 bus = pci_find_bus(bus, bus_num);
3ae80618
AL
1570
1571 if (!bus)
1572 return NULL;
1573
1574 return bus->devices[PCI_DEVFN(slot, function)];
1575}
1576
03587182 1577static int pci_bridge_initfn(PCIDevice *dev)
80b3ada7 1578{
03587182 1579 PCIBridge *s = DO_UPCAST(PCIBridge, dev, dev);
480b9f24 1580
03587182
GH
1581 pci_config_set_vendor_id(s->dev.config, s->vid);
1582 pci_config_set_device_id(s->dev.config, s->did);
480b9f24 1583
74c01823
IY
1584 pci_set_word(dev->config + PCI_STATUS,
1585 PCI_STATUS_66MHZ | PCI_STATUS_FAST_BACK);
1586 pci_config_set_class(dev->config, PCI_CLASS_BRIDGE_PCI);
d6318738 1587 dev->config[PCI_HEADER_TYPE] = PCI_HEADER_TYPE_BRIDGE;
74c01823
IY
1588 pci_set_word(dev->config + PCI_SEC_STATUS,
1589 PCI_STATUS_66MHZ | PCI_STATUS_FAST_BACK);
03587182
GH
1590 return 0;
1591}
80b3ada7 1592
e822a52a
IY
1593static int pci_bridge_exitfn(PCIDevice *pci_dev)
1594{
1595 PCIBridge *s = DO_UPCAST(PCIBridge, dev, pci_dev);
1596 PCIBus *bus = &s->bus;
1597 pci_unregister_secondary_bus(bus);
1598 return 0;
1599}
1600
03587182
GH
1601PCIBus *pci_bridge_init(PCIBus *bus, int devfn, uint16_t vid, uint16_t did,
1602 pci_map_irq_fn map_irq, const char *name)
1603{
1604 PCIDevice *dev;
1605 PCIBridge *s;
1606
499cf102 1607 dev = pci_create(bus, devfn, "pci-bridge");
03587182
GH
1608 qdev_prop_set_uint32(&dev->qdev, "vendorid", vid);
1609 qdev_prop_set_uint32(&dev->qdev, "deviceid", did);
e23a1b33 1610 qdev_init_nofail(&dev->qdev);
03587182
GH
1611
1612 s = DO_UPCAST(PCIBridge, dev, dev);
e822a52a 1613 pci_register_secondary_bus(bus, &s->bus, &s->dev, map_irq, name);
03587182 1614 return &s->bus;
80b3ada7 1615}
6b1b92d3 1616
d6318738
MT
1617PCIDevice *pci_bridge_get_device(PCIBus *bus)
1618{
1619 return bus->parent_dev;
1620}
1621
81a322d4 1622static int pci_qdev_init(DeviceState *qdev, DeviceInfo *base)
6b1b92d3
PB
1623{
1624 PCIDevice *pci_dev = (PCIDevice *)qdev;
02e2da45 1625 PCIDeviceInfo *info = container_of(base, PCIDeviceInfo, qdev);
6b1b92d3 1626 PCIBus *bus;
ee995ffb 1627 int devfn, rc;
6b1b92d3 1628
a9f49946
IY
1629 /* initialize cap_present for pci_is_express() and pci_config_size() */
1630 if (info->is_express) {
1631 pci_dev->cap_present |= QEMU_PCI_CAP_EXPRESS;
1632 }
1633
02e2da45 1634 bus = FROM_QBUS(PCIBus, qdev_get_parent_bus(qdev));
ee6847d1 1635 devfn = pci_dev->devfn;
16eaedf2 1636 pci_dev = do_pci_register_device(pci_dev, bus, base->name, devfn,
fb231628
IY
1637 info->config_read, info->config_write,
1638 info->header_type);
09e3acc6
GH
1639 if (pci_dev == NULL)
1640 return -1;
ee995ffb
GH
1641 rc = info->init(pci_dev);
1642 if (rc != 0)
1643 return rc;
8c52c8f3
GH
1644
1645 /* rom loading */
1646 if (pci_dev->romfile == NULL && info->romfile != NULL)
1647 pci_dev->romfile = qemu_strdup(info->romfile);
1648 pci_add_option_rom(pci_dev);
1649
ee995ffb
GH
1650 if (qdev->hotplugged)
1651 bus->hotplug(pci_dev, 1);
1652 return 0;
1653}
1654
1655static int pci_unplug_device(DeviceState *qdev)
1656{
1657 PCIDevice *dev = DO_UPCAST(PCIDevice, qdev, qdev);
1658
1659 dev->bus->hotplug(dev, 0);
1660 return 0;
6b1b92d3
PB
1661}
1662
0aab0d3a 1663void pci_qdev_register(PCIDeviceInfo *info)
6b1b92d3 1664{
02e2da45 1665 info->qdev.init = pci_qdev_init;
ee995ffb 1666 info->qdev.unplug = pci_unplug_device;
a36a344d 1667 info->qdev.exit = pci_unregister_device;
10c4c98a 1668 info->qdev.bus_info = &pci_bus_info;
074f2fff 1669 qdev_register(&info->qdev);
6b1b92d3
PB
1670}
1671
0aab0d3a
GH
1672void pci_qdev_register_many(PCIDeviceInfo *info)
1673{
1674 while (info->qdev.name) {
1675 pci_qdev_register(info);
1676 info++;
1677 }
1678}
1679
499cf102 1680PCIDevice *pci_create(PCIBus *bus, int devfn, const char *name)
6b1b92d3
PB
1681{
1682 DeviceState *dev;
1683
02e2da45 1684 dev = qdev_create(&bus->qbus, name);
a6307b08 1685 qdev_prop_set_uint32(dev, "addr", devfn);
71077c1c
GH
1686 return DO_UPCAST(PCIDevice, qdev, dev);
1687}
6b1b92d3 1688
71077c1c
GH
1689PCIDevice *pci_create_simple(PCIBus *bus, int devfn, const char *name)
1690{
499cf102 1691 PCIDevice *dev = pci_create(bus, devfn, name);
e23a1b33 1692 qdev_init_nofail(&dev->qdev);
71077c1c 1693 return dev;
6b1b92d3 1694}
6f4cbd39
MT
1695
1696static int pci_find_space(PCIDevice *pdev, uint8_t size)
1697{
a9f49946 1698 int config_size = pci_config_size(pdev);
6f4cbd39
MT
1699 int offset = PCI_CONFIG_HEADER_SIZE;
1700 int i;
a9f49946 1701 for (i = PCI_CONFIG_HEADER_SIZE; i < config_size; ++i)
6f4cbd39
MT
1702 if (pdev->used[i])
1703 offset = i + 1;
1704 else if (i - offset + 1 == size)
1705 return offset;
1706 return 0;
1707}
1708
1709static uint8_t pci_find_capability_list(PCIDevice *pdev, uint8_t cap_id,
1710 uint8_t *prev_p)
1711{
1712 uint8_t next, prev;
1713
1714 if (!(pdev->config[PCI_STATUS] & PCI_STATUS_CAP_LIST))
1715 return 0;
1716
1717 for (prev = PCI_CAPABILITY_LIST; (next = pdev->config[prev]);
1718 prev = next + PCI_CAP_LIST_NEXT)
1719 if (pdev->config[next + PCI_CAP_LIST_ID] == cap_id)
1720 break;
1721
1722 if (prev_p)
1723 *prev_p = prev;
1724 return next;
1725}
1726
c2039bd0
AL
1727static void pci_map_option_rom(PCIDevice *pdev, int region_num, pcibus_t addr, pcibus_t size, int type)
1728{
1729 cpu_register_physical_memory(addr, size, pdev->rom_offset);
1730}
1731
1732/* Add an option rom for the device */
8c52c8f3 1733static int pci_add_option_rom(PCIDevice *pdev)
c2039bd0
AL
1734{
1735 int size;
1736 char *path;
1737 void *ptr;
1738
8c52c8f3
GH
1739 if (!pdev->romfile)
1740 return 0;
1741 if (strlen(pdev->romfile) == 0)
1742 return 0;
1743
88169ddf
GH
1744 if (!pdev->rom_bar) {
1745 /*
1746 * Load rom via fw_cfg instead of creating a rom bar,
1747 * for 0.11 compatibility.
1748 */
1749 int class = pci_get_word(pdev->config + PCI_CLASS_DEVICE);
1750 if (class == 0x0300) {
1751 rom_add_vga(pdev->romfile);
1752 } else {
1753 rom_add_option(pdev->romfile);
1754 }
1755 return 0;
1756 }
1757
8c52c8f3 1758 path = qemu_find_file(QEMU_FILE_TYPE_BIOS, pdev->romfile);
c2039bd0 1759 if (path == NULL) {
8c52c8f3 1760 path = qemu_strdup(pdev->romfile);
c2039bd0
AL
1761 }
1762
1763 size = get_image_size(path);
8c52c8f3
GH
1764 if (size < 0) {
1765 qemu_error("%s: failed to find romfile \"%s\"\n", __FUNCTION__,
1766 pdev->romfile);
1767 return -1;
1768 }
c2039bd0
AL
1769 if (size & (size - 1)) {
1770 size = 1 << qemu_fls(size);
1771 }
1772
1773 pdev->rom_offset = qemu_ram_alloc(size);
1774
1775 ptr = qemu_get_ram_ptr(pdev->rom_offset);
1776 load_image(path, ptr);
1777 qemu_free(path);
1778
1779 pci_register_bar(pdev, PCI_ROM_SLOT, size,
1780 0, pci_map_option_rom);
1781
1782 return 0;
1783}
1784
6f4cbd39
MT
1785/* Reserve space and add capability to the linked list in pci config space */
1786int pci_add_capability(PCIDevice *pdev, uint8_t cap_id, uint8_t size)
1787{
1788 uint8_t offset = pci_find_space(pdev, size);
1789 uint8_t *config = pdev->config + offset;
1790 if (!offset)
1791 return -ENOSPC;
1792 config[PCI_CAP_LIST_ID] = cap_id;
1793 config[PCI_CAP_LIST_NEXT] = pdev->config[PCI_CAPABILITY_LIST];
1794 pdev->config[PCI_CAPABILITY_LIST] = offset;
1795 pdev->config[PCI_STATUS] |= PCI_STATUS_CAP_LIST;
1796 memset(pdev->used + offset, 0xFF, size);
1797 /* Make capability read-only by default */
1798 memset(pdev->wmask + offset, 0, size);
bd4b65ee
MT
1799 /* Check capability by default */
1800 memset(pdev->cmask + offset, 0xFF, size);
6f4cbd39
MT
1801 return offset;
1802}
1803
1804/* Unlink capability from the pci config space. */
1805void pci_del_capability(PCIDevice *pdev, uint8_t cap_id, uint8_t size)
1806{
1807 uint8_t prev, offset = pci_find_capability_list(pdev, cap_id, &prev);
1808 if (!offset)
1809 return;
1810 pdev->config[prev] = pdev->config[offset + PCI_CAP_LIST_NEXT];
1811 /* Make capability writeable again */
1812 memset(pdev->wmask + offset, 0xff, size);
bd4b65ee
MT
1813 /* Clear cmask as device-specific registers can't be checked */
1814 memset(pdev->cmask + offset, 0, size);
6f4cbd39
MT
1815 memset(pdev->used + offset, 0, size);
1816
1817 if (!pdev->config[PCI_CAPABILITY_LIST])
1818 pdev->config[PCI_STATUS] &= ~PCI_STATUS_CAP_LIST;
1819}
1820
1821/* Reserve space for capability at a known offset (to call after load). */
1822void pci_reserve_capability(PCIDevice *pdev, uint8_t offset, uint8_t size)
1823{
1824 memset(pdev->used + offset, 0xff, size);
1825}
1826
1827uint8_t pci_find_capability(PCIDevice *pdev, uint8_t cap_id)
1828{
1829 return pci_find_capability_list(pdev, cap_id, NULL);
1830}
10c4c98a
GH
1831
1832static void pcibus_dev_print(Monitor *mon, DeviceState *dev, int indent)
1833{
1834 PCIDevice *d = (PCIDevice *)dev;
1835 const pci_class_desc *desc;
1836 char ctxt[64];
1837 PCIIORegion *r;
1838 int i, class;
1839
b0ff8eb2 1840 class = pci_get_word(d->config + PCI_CLASS_DEVICE);
10c4c98a
GH
1841 desc = pci_class_descriptions;
1842 while (desc->desc && class != desc->class)
1843 desc++;
1844 if (desc->desc) {
1845 snprintf(ctxt, sizeof(ctxt), "%s", desc->desc);
1846 } else {
1847 snprintf(ctxt, sizeof(ctxt), "Class %04x", class);
1848 }
1849
1850 monitor_printf(mon, "%*sclass %s, addr %02x:%02x.%x, "
1851 "pci id %04x:%04x (sub %04x:%04x)\n",
1852 indent, "", ctxt,
e822a52a
IY
1853 d->config[PCI_SECONDARY_BUS],
1854 PCI_SLOT(d->devfn), PCI_FUNC(d->devfn),
b0ff8eb2
IY
1855 pci_get_word(d->config + PCI_VENDOR_ID),
1856 pci_get_word(d->config + PCI_DEVICE_ID),
1857 pci_get_word(d->config + PCI_SUBSYSTEM_VENDOR_ID),
1858 pci_get_word(d->config + PCI_SUBSYSTEM_ID));
10c4c98a
GH
1859 for (i = 0; i < PCI_NUM_REGIONS; i++) {
1860 r = &d->io_regions[i];
1861 if (!r->size)
1862 continue;
89e8b13c
IY
1863 monitor_printf(mon, "%*sbar %d: %s at 0x%"FMT_PCIBUS
1864 " [0x%"FMT_PCIBUS"]\n",
1865 indent, "",
0392a017 1866 i, r->type & PCI_BASE_ADDRESS_SPACE_IO ? "i/o" : "mem",
10c4c98a
GH
1867 r->addr, r->addr + r->size - 1);
1868 }
1869}
03587182
GH
1870
1871static PCIDeviceInfo bridge_info = {
1872 .qdev.name = "pci-bridge",
1873 .qdev.size = sizeof(PCIBridge),
1874 .init = pci_bridge_initfn,
e822a52a 1875 .exit = pci_bridge_exitfn,
03587182 1876 .config_write = pci_bridge_write_config,
776e1bbb 1877 .header_type = PCI_HEADER_TYPE_BRIDGE,
03587182
GH
1878 .qdev.props = (Property[]) {
1879 DEFINE_PROP_HEX32("vendorid", PCIBridge, vid, 0),
1880 DEFINE_PROP_HEX32("deviceid", PCIBridge, did, 0),
1881 DEFINE_PROP_END_OF_LIST(),
1882 }
1883};
1884
1885static void pci_register_devices(void)
1886{
1887 pci_qdev_register(&bridge_info);
1888}
1889
1890device_init(pci_register_devices)