]> git.proxmox.com Git - mirror_qemu.git/blame - hw/pci.c
pseries: Convert sPAPR TCEs to use generic IOMMU infrastructure
[mirror_qemu.git] / hw / pci.c
CommitLineData
69b91039
FB
1/*
2 * QEMU PCI bus manager
3 *
4 * Copyright (c) 2004 Fabrice Bellard
5fafdf24 5 *
69b91039
FB
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
87ecb68b
PB
24#include "hw.h"
25#include "pci.h"
783753fd 26#include "pci_bridge.h"
cfb0a50a 27#include "pci_internals.h"
376253ec 28#include "monitor.h"
87ecb68b 29#include "net.h"
880345c4 30#include "sysemu.h"
c2039bd0 31#include "loader.h"
bf1b0071 32#include "range.h"
79627472 33#include "qmp-commands.h"
cbd2d434
JK
34#include "msi.h"
35#include "msix.h"
69b91039
FB
36
37//#define DEBUG_PCI
d8d2e079 38#ifdef DEBUG_PCI
2e49d64a 39# define PCI_DPRINTF(format, ...) printf(format, ## __VA_ARGS__)
d8d2e079
IY
40#else
41# define PCI_DPRINTF(format, ...) do { } while (0)
42#endif
69b91039 43
10c4c98a 44static void pcibus_dev_print(Monitor *mon, DeviceState *dev, int indent);
4f43c1ff 45static char *pcibus_get_dev_path(DeviceState *dev);
5e0259e7 46static char *pcibus_get_fw_dev_path(DeviceState *dev);
9bb33586 47static int pcibus_reset(BusState *qbus);
10c4c98a 48
3cb75a7c
PB
49static Property pci_props[] = {
50 DEFINE_PROP_PCI_DEVFN("addr", PCIDevice, devfn, -1),
51 DEFINE_PROP_STRING("romfile", PCIDevice, romfile),
52 DEFINE_PROP_UINT32("rombar", PCIDevice, rom_bar, 1),
53 DEFINE_PROP_BIT("multifunction", PCIDevice, cap_present,
54 QEMU_PCI_CAP_MULTIFUNCTION_BITNR, false),
55 DEFINE_PROP_BIT("command_serr_enable", PCIDevice, cap_present,
56 QEMU_PCI_CAP_SERR_BITNR, true),
57 DEFINE_PROP_END_OF_LIST()
58};
59
0d936928
AL
60static void pci_bus_class_init(ObjectClass *klass, void *data)
61{
62 BusClass *k = BUS_CLASS(klass);
63
64 k->print_dev = pcibus_dev_print;
65 k->get_dev_path = pcibus_get_dev_path;
66 k->get_fw_dev_path = pcibus_get_fw_dev_path;
67 k->reset = pcibus_reset;
68}
69
70static const TypeInfo pci_bus_info = {
71 .name = TYPE_PCI_BUS,
72 .parent = TYPE_BUS,
73 .instance_size = sizeof(PCIBus),
74 .class_init = pci_bus_class_init,
30468f78 75};
69b91039 76
d662210a 77static PCIBus *pci_find_bus_nr(PCIBus *bus, int bus_num);
1941d19c 78static void pci_update_mappings(PCIDevice *d);
d537cf6c 79static void pci_set_irq(void *opaque, int irq_num, int level);
ab85ceb1 80static int pci_add_option_rom(PCIDevice *pdev, bool is_default_rom);
230741dc 81static void pci_del_option_rom(PCIDevice *pdev);
1941d19c 82
d350d97d
AL
83static uint16_t pci_default_sub_vendor_id = PCI_SUBVENDOR_ID_REDHAT_QUMRANET;
84static uint16_t pci_default_sub_device_id = PCI_SUBDEVICE_ID_QEMU;
e822a52a
IY
85
86struct PCIHostBus {
87 int domain;
88 struct PCIBus *bus;
89 QLIST_ENTRY(PCIHostBus) next;
90};
91static QLIST_HEAD(, PCIHostBus) host_buses;
30468f78 92
2d1e9f96
JQ
93static const VMStateDescription vmstate_pcibus = {
94 .name = "PCIBUS",
95 .version_id = 1,
96 .minimum_version_id = 1,
97 .minimum_version_id_old = 1,
98 .fields = (VMStateField []) {
99 VMSTATE_INT32_EQUAL(nirq, PCIBus),
c7bde572 100 VMSTATE_VARRAY_INT32(irq_count, PCIBus, nirq, 0, vmstate_info_int32, int32_t),
2d1e9f96 101 VMSTATE_END_OF_LIST()
52fc1d83 102 }
2d1e9f96 103};
b3b11697 104static int pci_bar(PCIDevice *d, int reg)
5330de09 105{
b3b11697
IY
106 uint8_t type;
107
108 if (reg != PCI_ROM_SLOT)
109 return PCI_BASE_ADDRESS_0 + reg * 4;
110
111 type = d->config[PCI_HEADER_TYPE] & ~PCI_HEADER_TYPE_MULTI_FUNCTION;
112 return type == PCI_HEADER_TYPE_BRIDGE ? PCI_ROM_ADDRESS1 : PCI_ROM_ADDRESS;
5330de09
MT
113}
114
d036bb21
MT
115static inline int pci_irq_state(PCIDevice *d, int irq_num)
116{
117 return (d->irq_state >> irq_num) & 0x1;
118}
119
120static inline void pci_set_irq_state(PCIDevice *d, int irq_num, int level)
121{
122 d->irq_state &= ~(0x1 << irq_num);
123 d->irq_state |= level << irq_num;
124}
125
126static void pci_change_irq_level(PCIDevice *pci_dev, int irq_num, int change)
127{
128 PCIBus *bus;
129 for (;;) {
130 bus = pci_dev->bus;
131 irq_num = bus->map_irq(pci_dev, irq_num);
132 if (bus->set_irq)
133 break;
134 pci_dev = bus->parent_dev;
135 }
136 bus->irq_count[irq_num] += change;
137 bus->set_irq(bus->irq_opaque, irq_num, bus->irq_count[irq_num] != 0);
138}
139
9ddf8437
IY
140int pci_bus_get_irq_level(PCIBus *bus, int irq_num)
141{
142 assert(irq_num >= 0);
143 assert(irq_num < bus->nirq);
144 return !!bus->irq_count[irq_num];
145}
146
f9bf77dd
MT
147/* Update interrupt status bit in config space on interrupt
148 * state change. */
149static void pci_update_irq_status(PCIDevice *dev)
150{
151 if (dev->irq_state) {
152 dev->config[PCI_STATUS] |= PCI_STATUS_INTERRUPT;
153 } else {
154 dev->config[PCI_STATUS] &= ~PCI_STATUS_INTERRUPT;
155 }
156}
157
4c92325b
IY
158void pci_device_deassert_intx(PCIDevice *dev)
159{
160 int i;
161 for (i = 0; i < PCI_NUM_PINS; ++i) {
162 qemu_set_irq(dev->irq[i], 0);
163 }
164}
165
0ead87c8
IY
166/*
167 * This function is called on #RST and FLR.
168 * FLR if PCI_EXP_DEVCTL_BCR_FLR is set
169 */
170void pci_device_reset(PCIDevice *dev)
5330de09 171{
c0b1905b 172 int r;
6fc4925b
AL
173
174 qdev_reset_all(&dev->qdev);
c0b1905b 175
d036bb21 176 dev->irq_state = 0;
f9bf77dd 177 pci_update_irq_status(dev);
4c92325b 178 pci_device_deassert_intx(dev);
ebabb67a 179 /* Clear all writable bits */
99443c21 180 pci_word_test_and_clear_mask(dev->config + PCI_COMMAND,
f9aebe2e
MT
181 pci_get_word(dev->wmask + PCI_COMMAND) |
182 pci_get_word(dev->w1cmask + PCI_COMMAND));
89d437df
IY
183 pci_word_test_and_clear_mask(dev->config + PCI_STATUS,
184 pci_get_word(dev->wmask + PCI_STATUS) |
185 pci_get_word(dev->w1cmask + PCI_STATUS));
c0b1905b
MT
186 dev->config[PCI_CACHE_LINE_SIZE] = 0x0;
187 dev->config[PCI_INTERRUPT_LINE] = 0x0;
188 for (r = 0; r < PCI_NUM_REGIONS; ++r) {
71ebd6dc
IY
189 PCIIORegion *region = &dev->io_regions[r];
190 if (!region->size) {
c0b1905b
MT
191 continue;
192 }
71ebd6dc
IY
193
194 if (!(region->type & PCI_BASE_ADDRESS_SPACE_IO) &&
195 region->type & PCI_BASE_ADDRESS_MEM_TYPE_64) {
196 pci_set_quad(dev->config + pci_bar(dev, r), region->type);
197 } else {
198 pci_set_long(dev->config + pci_bar(dev, r), region->type);
199 }
c0b1905b
MT
200 }
201 pci_update_mappings(dev);
cbd2d434
JK
202
203 msi_reset(dev);
204 msix_reset(dev);
5330de09
MT
205}
206
9bb33586
IY
207/*
208 * Trigger pci bus reset under a given bus.
209 * To be called on RST# assert.
210 */
211void pci_bus_reset(PCIBus *bus)
6eaa6847 212{
6eaa6847
GN
213 int i;
214
215 for (i = 0; i < bus->nirq; i++) {
216 bus->irq_count[i] = 0;
217 }
5330de09
MT
218 for (i = 0; i < ARRAY_SIZE(bus->devices); ++i) {
219 if (bus->devices[i]) {
220 pci_device_reset(bus->devices[i]);
221 }
6eaa6847
GN
222 }
223}
224
9bb33586
IY
225static int pcibus_reset(BusState *qbus)
226{
227 pci_bus_reset(DO_UPCAST(PCIBus, qbus, qbus));
228
229 /* topology traverse is done by pci_bus_reset().
230 Tell qbus/qdev walker not to traverse the tree */
231 return 1;
232}
233
e822a52a
IY
234static void pci_host_bus_register(int domain, PCIBus *bus)
235{
236 struct PCIHostBus *host;
7267c094 237 host = g_malloc0(sizeof(*host));
e822a52a
IY
238 host->domain = domain;
239 host->bus = bus;
240 QLIST_INSERT_HEAD(&host_buses, host, next);
241}
242
c469e1dd 243PCIBus *pci_find_root_bus(int domain)
e822a52a
IY
244{
245 struct PCIHostBus *host;
246
247 QLIST_FOREACH(host, &host_buses, next) {
248 if (host->domain == domain) {
249 return host->bus;
250 }
251 }
252
253 return NULL;
254}
255
e075e788
IY
256int pci_find_domain(const PCIBus *bus)
257{
258 PCIDevice *d;
259 struct PCIHostBus *host;
260
261 /* obtain root bus */
262 while ((d = bus->parent_dev) != NULL) {
263 bus = d->bus;
264 }
265
266 QLIST_FOREACH(host, &host_buses, next) {
267 if (host->bus == bus) {
268 return host->domain;
269 }
270 }
271
272 abort(); /* should not be reached */
273 return -1;
274}
275
21eea4b3 276void pci_bus_new_inplace(PCIBus *bus, DeviceState *parent,
1e39101c 277 const char *name,
aee97b84
AK
278 MemoryRegion *address_space_mem,
279 MemoryRegion *address_space_io,
1e39101c 280 uint8_t devfn_min)
30468f78 281{
0d936928 282 qbus_create_inplace(&bus->qbus, TYPE_PCI_BUS, parent, name);
6fa84913 283 assert(PCI_FUNC(devfn_min) == 0);
502a5395 284 bus->devfn_min = devfn_min;
5968eca3
AK
285 bus->address_space_mem = address_space_mem;
286 bus->address_space_io = address_space_io;
e822a52a
IY
287
288 /* host bridge */
289 QLIST_INIT(&bus->child);
290 pci_host_bus_register(0, bus); /* for now only pci domain 0 is supported */
291
0be71e32 292 vmstate_register(NULL, -1, &vmstate_pcibus, bus);
21eea4b3
GH
293}
294
1e39101c 295PCIBus *pci_bus_new(DeviceState *parent, const char *name,
aee97b84
AK
296 MemoryRegion *address_space_mem,
297 MemoryRegion *address_space_io,
298 uint8_t devfn_min)
21eea4b3
GH
299{
300 PCIBus *bus;
301
7267c094 302 bus = g_malloc0(sizeof(*bus));
0d936928 303 bus->qbus.glib_allocated = true;
aee97b84
AK
304 pci_bus_new_inplace(bus, parent, name, address_space_mem,
305 address_space_io, devfn_min);
21eea4b3
GH
306 return bus;
307}
308
309void pci_bus_irqs(PCIBus *bus, pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
310 void *irq_opaque, int nirq)
311{
312 bus->set_irq = set_irq;
313 bus->map_irq = map_irq;
314 bus->irq_opaque = irq_opaque;
315 bus->nirq = nirq;
7267c094 316 bus->irq_count = g_malloc0(nirq * sizeof(bus->irq_count[0]));
21eea4b3
GH
317}
318
87c30546 319void pci_bus_hotplug(PCIBus *bus, pci_hotplug_fn hotplug, DeviceState *qdev)
ee995ffb
GH
320{
321 bus->qbus.allow_hotplug = 1;
322 bus->hotplug = hotplug;
87c30546 323 bus->hotplug_qdev = qdev;
ee995ffb
GH
324}
325
21eea4b3
GH
326PCIBus *pci_register_bus(DeviceState *parent, const char *name,
327 pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
1e39101c 328 void *irq_opaque,
aee97b84
AK
329 MemoryRegion *address_space_mem,
330 MemoryRegion *address_space_io,
1e39101c 331 uint8_t devfn_min, int nirq)
21eea4b3
GH
332{
333 PCIBus *bus;
334
aee97b84
AK
335 bus = pci_bus_new(parent, name, address_space_mem,
336 address_space_io, devfn_min);
21eea4b3 337 pci_bus_irqs(bus, set_irq, map_irq, irq_opaque, nirq);
30468f78
FB
338 return bus;
339}
69b91039 340
502a5395
PB
341int pci_bus_num(PCIBus *s)
342{
e94ff650
IY
343 if (!s->parent_dev)
344 return 0; /* pci host bridge */
345 return s->parent_dev->config[PCI_SECONDARY_BUS];
502a5395
PB
346}
347
73534f2f 348static int get_pci_config_device(QEMUFile *f, void *pv, size_t size)
30ca2aab 349{
73534f2f 350 PCIDevice *s = container_of(pv, PCIDevice, config);
a9f49946 351 uint8_t *config;
52fc1d83
AZ
352 int i;
353
a9f49946 354 assert(size == pci_config_size(s));
7267c094 355 config = g_malloc(size);
a9f49946
IY
356
357 qemu_get_buffer(f, config, size);
358 for (i = 0; i < size; ++i) {
f9aebe2e
MT
359 if ((config[i] ^ s->config[i]) &
360 s->cmask[i] & ~s->wmask[i] & ~s->w1cmask[i]) {
7267c094 361 g_free(config);
bd4b65ee 362 return -EINVAL;
a9f49946
IY
363 }
364 }
365 memcpy(s->config, config, size);
bd4b65ee 366
1941d19c 367 pci_update_mappings(s);
52fc1d83 368
7267c094 369 g_free(config);
30ca2aab
FB
370 return 0;
371}
372
73534f2f 373/* just put buffer */
84e2e3eb 374static void put_pci_config_device(QEMUFile *f, void *pv, size_t size)
73534f2f 375{
dbe73d7f 376 const uint8_t **v = pv;
a9f49946 377 assert(size == pci_config_size(container_of(pv, PCIDevice, config)));
dbe73d7f 378 qemu_put_buffer(f, *v, size);
73534f2f
JQ
379}
380
381static VMStateInfo vmstate_info_pci_config = {
382 .name = "pci config",
383 .get = get_pci_config_device,
384 .put = put_pci_config_device,
385};
386
d036bb21
MT
387static int get_pci_irq_state(QEMUFile *f, void *pv, size_t size)
388{
c3f8f611 389 PCIDevice *s = container_of(pv, PCIDevice, irq_state);
d036bb21
MT
390 uint32_t irq_state[PCI_NUM_PINS];
391 int i;
392 for (i = 0; i < PCI_NUM_PINS; ++i) {
393 irq_state[i] = qemu_get_be32(f);
394 if (irq_state[i] != 0x1 && irq_state[i] != 0) {
395 fprintf(stderr, "irq state %d: must be 0 or 1.\n",
396 irq_state[i]);
397 return -EINVAL;
398 }
399 }
400
401 for (i = 0; i < PCI_NUM_PINS; ++i) {
402 pci_set_irq_state(s, i, irq_state[i]);
403 }
404
405 return 0;
406}
407
408static void put_pci_irq_state(QEMUFile *f, void *pv, size_t size)
409{
410 int i;
c3f8f611 411 PCIDevice *s = container_of(pv, PCIDevice, irq_state);
d036bb21
MT
412
413 for (i = 0; i < PCI_NUM_PINS; ++i) {
414 qemu_put_be32(f, pci_irq_state(s, i));
415 }
416}
417
418static VMStateInfo vmstate_info_pci_irq_state = {
419 .name = "pci irq state",
420 .get = get_pci_irq_state,
421 .put = put_pci_irq_state,
422};
423
73534f2f
JQ
424const VMStateDescription vmstate_pci_device = {
425 .name = "PCIDevice",
426 .version_id = 2,
427 .minimum_version_id = 1,
428 .minimum_version_id_old = 1,
429 .fields = (VMStateField []) {
430 VMSTATE_INT32_LE(version_id, PCIDevice),
a9f49946
IY
431 VMSTATE_BUFFER_UNSAFE_INFO(config, PCIDevice, 0,
432 vmstate_info_pci_config,
433 PCI_CONFIG_SPACE_SIZE),
d036bb21
MT
434 VMSTATE_BUFFER_UNSAFE_INFO(irq_state, PCIDevice, 2,
435 vmstate_info_pci_irq_state,
436 PCI_NUM_PINS * sizeof(int32_t)),
a9f49946
IY
437 VMSTATE_END_OF_LIST()
438 }
439};
440
441const VMStateDescription vmstate_pcie_device = {
442 .name = "PCIDevice",
443 .version_id = 2,
444 .minimum_version_id = 1,
445 .minimum_version_id_old = 1,
446 .fields = (VMStateField []) {
447 VMSTATE_INT32_LE(version_id, PCIDevice),
448 VMSTATE_BUFFER_UNSAFE_INFO(config, PCIDevice, 0,
449 vmstate_info_pci_config,
450 PCIE_CONFIG_SPACE_SIZE),
d036bb21
MT
451 VMSTATE_BUFFER_UNSAFE_INFO(irq_state, PCIDevice, 2,
452 vmstate_info_pci_irq_state,
453 PCI_NUM_PINS * sizeof(int32_t)),
73534f2f
JQ
454 VMSTATE_END_OF_LIST()
455 }
456};
457
a9f49946
IY
458static inline const VMStateDescription *pci_get_vmstate(PCIDevice *s)
459{
460 return pci_is_express(s) ? &vmstate_pcie_device : &vmstate_pci_device;
461}
462
73534f2f
JQ
463void pci_device_save(PCIDevice *s, QEMUFile *f)
464{
f9bf77dd
MT
465 /* Clear interrupt status bit: it is implicit
466 * in irq_state which we are saving.
467 * This makes us compatible with old devices
468 * which never set or clear this bit. */
469 s->config[PCI_STATUS] &= ~PCI_STATUS_INTERRUPT;
a9f49946 470 vmstate_save_state(f, pci_get_vmstate(s), s);
f9bf77dd
MT
471 /* Restore the interrupt status bit. */
472 pci_update_irq_status(s);
73534f2f
JQ
473}
474
475int pci_device_load(PCIDevice *s, QEMUFile *f)
476{
f9bf77dd
MT
477 int ret;
478 ret = vmstate_load_state(f, pci_get_vmstate(s), s, s->version_id);
479 /* Restore the interrupt status bit. */
480 pci_update_irq_status(s);
481 return ret;
73534f2f
JQ
482}
483
5e434f4e 484static void pci_set_default_subsystem_id(PCIDevice *pci_dev)
d350d97d 485{
5e434f4e
IY
486 pci_set_word(pci_dev->config + PCI_SUBSYSTEM_VENDOR_ID,
487 pci_default_sub_vendor_id);
488 pci_set_word(pci_dev->config + PCI_SUBSYSTEM_ID,
489 pci_default_sub_device_id);
d350d97d
AL
490}
491
880345c4 492/*
43c945f1
IY
493 * Parse [[<domain>:]<bus>:]<slot>, return -1 on error if funcp == NULL
494 * [[<domain>:]<bus>:]<slot>.<func>, return -1 on error
880345c4 495 */
94a09e2c 496static int pci_parse_devaddr(const char *addr, int *domp, int *busp,
43c945f1 497 unsigned int *slotp, unsigned int *funcp)
880345c4
AL
498{
499 const char *p;
500 char *e;
501 unsigned long val;
502 unsigned long dom = 0, bus = 0;
43c945f1
IY
503 unsigned int slot = 0;
504 unsigned int func = 0;
880345c4
AL
505
506 p = addr;
507 val = strtoul(p, &e, 16);
508 if (e == p)
509 return -1;
510 if (*e == ':') {
511 bus = val;
512 p = e + 1;
513 val = strtoul(p, &e, 16);
514 if (e == p)
515 return -1;
516 if (*e == ':') {
517 dom = bus;
518 bus = val;
519 p = e + 1;
520 val = strtoul(p, &e, 16);
521 if (e == p)
522 return -1;
523 }
524 }
525
880345c4
AL
526 slot = val;
527
43c945f1
IY
528 if (funcp != NULL) {
529 if (*e != '.')
530 return -1;
531
532 p = e + 1;
533 val = strtoul(p, &e, 16);
534 if (e == p)
535 return -1;
536
537 func = val;
538 }
539
540 /* if funcp == NULL func is 0 */
541 if (dom > 0xffff || bus > 0xff || slot > 0x1f || func > 7)
542 return -1;
543
880345c4
AL
544 if (*e)
545 return -1;
546
880345c4
AL
547 *domp = dom;
548 *busp = bus;
549 *slotp = slot;
43c945f1
IY
550 if (funcp != NULL)
551 *funcp = func;
880345c4
AL
552 return 0;
553}
554
e9283f8b
JK
555int pci_read_devaddr(Monitor *mon, const char *addr, int *domp, int *busp,
556 unsigned *slotp)
880345c4 557{
e9283f8b
JK
558 /* strip legacy tag */
559 if (!strncmp(addr, "pci_addr=", 9)) {
560 addr += 9;
561 }
43c945f1 562 if (pci_parse_devaddr(addr, domp, busp, slotp, NULL)) {
e9283f8b 563 monitor_printf(mon, "Invalid pci address\n");
880345c4 564 return -1;
e9283f8b
JK
565 }
566 return 0;
880345c4
AL
567}
568
49bd1458 569PCIBus *pci_get_bus_devfn(int *devfnp, const char *devaddr)
5607c388
MA
570{
571 int dom, bus;
572 unsigned slot;
573
574 if (!devaddr) {
575 *devfnp = -1;
d662210a 576 return pci_find_bus_nr(pci_find_root_bus(0), 0);
5607c388
MA
577 }
578
43c945f1 579 if (pci_parse_devaddr(devaddr, &dom, &bus, &slot, NULL) < 0) {
5607c388
MA
580 return NULL;
581 }
582
6ff534b6 583 *devfnp = PCI_DEVFN(slot, 0);
d662210a 584 return pci_find_bus_nr(pci_find_root_bus(dom), bus);
5607c388
MA
585}
586
bd4b65ee
MT
587static void pci_init_cmask(PCIDevice *dev)
588{
589 pci_set_word(dev->cmask + PCI_VENDOR_ID, 0xffff);
590 pci_set_word(dev->cmask + PCI_DEVICE_ID, 0xffff);
591 dev->cmask[PCI_STATUS] = PCI_STATUS_CAP_LIST;
592 dev->cmask[PCI_REVISION_ID] = 0xff;
593 dev->cmask[PCI_CLASS_PROG] = 0xff;
594 pci_set_word(dev->cmask + PCI_CLASS_DEVICE, 0xffff);
595 dev->cmask[PCI_HEADER_TYPE] = 0xff;
596 dev->cmask[PCI_CAPABILITY_LIST] = 0xff;
597}
598
b7ee1603
MT
599static void pci_init_wmask(PCIDevice *dev)
600{
a9f49946
IY
601 int config_size = pci_config_size(dev);
602
b7ee1603
MT
603 dev->wmask[PCI_CACHE_LINE_SIZE] = 0xff;
604 dev->wmask[PCI_INTERRUPT_LINE] = 0xff;
67a51b48 605 pci_set_word(dev->wmask + PCI_COMMAND,
a7b15a5c
MT
606 PCI_COMMAND_IO | PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER |
607 PCI_COMMAND_INTX_DISABLE);
b1aeb926
IY
608 if (dev->cap_present & QEMU_PCI_CAP_SERR) {
609 pci_word_test_and_set_mask(dev->wmask + PCI_COMMAND, PCI_COMMAND_SERR);
610 }
3e21ffc9
IY
611
612 memset(dev->wmask + PCI_CONFIG_HEADER_SIZE, 0xff,
613 config_size - PCI_CONFIG_HEADER_SIZE);
b7ee1603
MT
614}
615
89d437df
IY
616static void pci_init_w1cmask(PCIDevice *dev)
617{
618 /*
f6bdfcc9 619 * Note: It's okay to set w1cmask even for readonly bits as
89d437df
IY
620 * long as their value is hardwired to 0.
621 */
622 pci_set_word(dev->w1cmask + PCI_STATUS,
623 PCI_STATUS_PARITY | PCI_STATUS_SIG_TARGET_ABORT |
624 PCI_STATUS_REC_TARGET_ABORT | PCI_STATUS_REC_MASTER_ABORT |
625 PCI_STATUS_SIG_SYSTEM_ERROR | PCI_STATUS_DETECTED_PARITY);
626}
627
d5f27e88 628static void pci_init_mask_bridge(PCIDevice *d)
fb231628
IY
629{
630 /* PCI_PRIMARY_BUS, PCI_SECONDARY_BUS, PCI_SUBORDINATE_BUS and
631 PCI_SEC_LETENCY_TIMER */
632 memset(d->wmask + PCI_PRIMARY_BUS, 0xff, 4);
633
634 /* base and limit */
635 d->wmask[PCI_IO_BASE] = PCI_IO_RANGE_MASK & 0xff;
636 d->wmask[PCI_IO_LIMIT] = PCI_IO_RANGE_MASK & 0xff;
637 pci_set_word(d->wmask + PCI_MEMORY_BASE,
638 PCI_MEMORY_RANGE_MASK & 0xffff);
639 pci_set_word(d->wmask + PCI_MEMORY_LIMIT,
640 PCI_MEMORY_RANGE_MASK & 0xffff);
641 pci_set_word(d->wmask + PCI_PREF_MEMORY_BASE,
642 PCI_PREF_RANGE_MASK & 0xffff);
643 pci_set_word(d->wmask + PCI_PREF_MEMORY_LIMIT,
644 PCI_PREF_RANGE_MASK & 0xffff);
645
646 /* PCI_PREF_BASE_UPPER32 and PCI_PREF_LIMIT_UPPER32 */
647 memset(d->wmask + PCI_PREF_BASE_UPPER32, 0xff, 8);
648
d5f27e88 649 /* Supported memory and i/o types */
68917102
MT
650 d->config[PCI_IO_BASE] |= PCI_IO_RANGE_TYPE_16;
651 d->config[PCI_IO_LIMIT] |= PCI_IO_RANGE_TYPE_16;
d5f27e88
MT
652 pci_word_test_and_set_mask(d->config + PCI_PREF_MEMORY_BASE,
653 PCI_PREF_RANGE_TYPE_64);
654 pci_word_test_and_set_mask(d->config + PCI_PREF_MEMORY_LIMIT,
655 PCI_PREF_RANGE_TYPE_64);
656
f6bdfcc9
MT
657/* TODO: add this define to pci_regs.h in linux and then in qemu. */
658#define PCI_BRIDGE_CTL_VGA_16BIT 0x10 /* VGA 16-bit decode */
659#define PCI_BRIDGE_CTL_DISCARD 0x100 /* Primary discard timer */
660#define PCI_BRIDGE_CTL_SEC_DISCARD 0x200 /* Secondary discard timer */
661#define PCI_BRIDGE_CTL_DISCARD_STATUS 0x400 /* Discard timer status */
662#define PCI_BRIDGE_CTL_DISCARD_SERR 0x800 /* Discard timer SERR# enable */
663 pci_set_word(d->wmask + PCI_BRIDGE_CONTROL,
664 PCI_BRIDGE_CTL_PARITY |
665 PCI_BRIDGE_CTL_SERR |
666 PCI_BRIDGE_CTL_ISA |
667 PCI_BRIDGE_CTL_VGA |
668 PCI_BRIDGE_CTL_VGA_16BIT |
669 PCI_BRIDGE_CTL_MASTER_ABORT |
670 PCI_BRIDGE_CTL_BUS_RESET |
671 PCI_BRIDGE_CTL_FAST_BACK |
672 PCI_BRIDGE_CTL_DISCARD |
673 PCI_BRIDGE_CTL_SEC_DISCARD |
f6bdfcc9
MT
674 PCI_BRIDGE_CTL_DISCARD_SERR);
675 /* Below does not do anything as we never set this bit, put here for
676 * completeness. */
677 pci_set_word(d->w1cmask + PCI_BRIDGE_CONTROL,
678 PCI_BRIDGE_CTL_DISCARD_STATUS);
d5f27e88 679 d->cmask[PCI_IO_BASE] |= PCI_IO_RANGE_TYPE_MASK;
15ab7a75 680 d->cmask[PCI_IO_LIMIT] |= PCI_IO_RANGE_TYPE_MASK;
d5f27e88
MT
681 pci_word_test_and_set_mask(d->cmask + PCI_PREF_MEMORY_BASE,
682 PCI_PREF_RANGE_TYPE_MASK);
15ab7a75
MT
683 pci_word_test_and_set_mask(d->cmask + PCI_PREF_MEMORY_LIMIT,
684 PCI_PREF_RANGE_TYPE_MASK);
fb231628
IY
685}
686
6eab3de1
IY
687static int pci_init_multifunction(PCIBus *bus, PCIDevice *dev)
688{
689 uint8_t slot = PCI_SLOT(dev->devfn);
690 uint8_t func;
691
692 if (dev->cap_present & QEMU_PCI_CAP_MULTIFUNCTION) {
693 dev->config[PCI_HEADER_TYPE] |= PCI_HEADER_TYPE_MULTI_FUNCTION;
694 }
695
696 /*
b0cd712c 697 * multifunction bit is interpreted in two ways as follows.
6eab3de1
IY
698 * - all functions must set the bit to 1.
699 * Example: Intel X53
700 * - function 0 must set the bit, but the rest function (> 0)
701 * is allowed to leave the bit to 0.
702 * Example: PIIX3(also in qemu), PIIX4(also in qemu), ICH10,
703 *
704 * So OS (at least Linux) checks the bit of only function 0,
705 * and doesn't see the bit of function > 0.
706 *
707 * The below check allows both interpretation.
708 */
709 if (PCI_FUNC(dev->devfn)) {
710 PCIDevice *f0 = bus->devices[PCI_DEVFN(slot, 0)];
711 if (f0 && !(f0->cap_present & QEMU_PCI_CAP_MULTIFUNCTION)) {
712 /* function 0 should set multifunction bit */
713 error_report("PCI: single function device can't be populated "
714 "in function %x.%x", slot, PCI_FUNC(dev->devfn));
715 return -1;
716 }
717 return 0;
718 }
719
720 if (dev->cap_present & QEMU_PCI_CAP_MULTIFUNCTION) {
721 return 0;
722 }
723 /* function 0 indicates single function, so function > 0 must be NULL */
724 for (func = 1; func < PCI_FUNC_MAX; ++func) {
725 if (bus->devices[PCI_DEVFN(slot, func)]) {
726 error_report("PCI: %x.0 indicates single function, "
727 "but %x.%x is already populated.",
728 slot, slot, func);
729 return -1;
730 }
731 }
732 return 0;
733}
734
a9f49946
IY
735static void pci_config_alloc(PCIDevice *pci_dev)
736{
737 int config_size = pci_config_size(pci_dev);
738
7267c094
AL
739 pci_dev->config = g_malloc0(config_size);
740 pci_dev->cmask = g_malloc0(config_size);
741 pci_dev->wmask = g_malloc0(config_size);
742 pci_dev->w1cmask = g_malloc0(config_size);
743 pci_dev->used = g_malloc0(config_size);
a9f49946
IY
744}
745
746static void pci_config_free(PCIDevice *pci_dev)
747{
7267c094
AL
748 g_free(pci_dev->config);
749 g_free(pci_dev->cmask);
750 g_free(pci_dev->wmask);
751 g_free(pci_dev->w1cmask);
752 g_free(pci_dev->used);
a9f49946
IY
753}
754
69b91039 755/* -1 for devfn means auto assign */
6b1b92d3 756static PCIDevice *do_pci_register_device(PCIDevice *pci_dev, PCIBus *bus,
40021f08 757 const char *name, int devfn)
69b91039 758{
40021f08
AL
759 PCIDeviceClass *pc = PCI_DEVICE_GET_CLASS(pci_dev);
760 PCIConfigReadFunc *config_read = pc->config_read;
761 PCIConfigWriteFunc *config_write = pc->config_write;
113f89df 762
69b91039 763 if (devfn < 0) {
b47b0706 764 for(devfn = bus->devfn_min ; devfn < ARRAY_SIZE(bus->devices);
6fa84913 765 devfn += PCI_FUNC_MAX) {
30468f78 766 if (!bus->devices[devfn])
69b91039
FB
767 goto found;
768 }
3709c1b7 769 error_report("PCI: no slot/function available for %s, all in use", name);
09e3acc6 770 return NULL;
69b91039 771 found: ;
07b7d053 772 } else if (bus->devices[devfn]) {
3709c1b7
DB
773 error_report("PCI: slot %d function %d not available for %s, in use by %s",
774 PCI_SLOT(devfn), PCI_FUNC(devfn), name, bus->devices[devfn]->name);
09e3acc6 775 return NULL;
69b91039 776 }
30468f78 777 pci_dev->bus = bus;
69b91039
FB
778 pci_dev->devfn = devfn;
779 pstrcpy(pci_dev->name, sizeof(pci_dev->name), name);
d036bb21 780 pci_dev->irq_state = 0;
a9f49946 781 pci_config_alloc(pci_dev);
fb231628 782
40021f08
AL
783 pci_config_set_vendor_id(pci_dev->config, pc->vendor_id);
784 pci_config_set_device_id(pci_dev->config, pc->device_id);
785 pci_config_set_revision(pci_dev->config, pc->revision);
786 pci_config_set_class(pci_dev->config, pc->class_id);
113f89df 787
40021f08
AL
788 if (!pc->is_bridge) {
789 if (pc->subsystem_vendor_id || pc->subsystem_id) {
113f89df 790 pci_set_word(pci_dev->config + PCI_SUBSYSTEM_VENDOR_ID,
40021f08 791 pc->subsystem_vendor_id);
113f89df 792 pci_set_word(pci_dev->config + PCI_SUBSYSTEM_ID,
40021f08 793 pc->subsystem_id);
113f89df
IY
794 } else {
795 pci_set_default_subsystem_id(pci_dev);
796 }
797 } else {
798 /* subsystem_vendor_id/subsystem_id are only for header type 0 */
40021f08
AL
799 assert(!pc->subsystem_vendor_id);
800 assert(!pc->subsystem_id);
fb231628 801 }
bd4b65ee 802 pci_init_cmask(pci_dev);
b7ee1603 803 pci_init_wmask(pci_dev);
89d437df 804 pci_init_w1cmask(pci_dev);
40021f08 805 if (pc->is_bridge) {
d5f27e88 806 pci_init_mask_bridge(pci_dev);
fb231628 807 }
6eab3de1
IY
808 if (pci_init_multifunction(bus, pci_dev)) {
809 pci_config_free(pci_dev);
810 return NULL;
811 }
0ac32c83
FB
812
813 if (!config_read)
814 config_read = pci_default_read_config;
815 if (!config_write)
816 config_write = pci_default_write_config;
69b91039
FB
817 pci_dev->config_read = config_read;
818 pci_dev->config_write = config_write;
30468f78 819 bus->devices[devfn] = pci_dev;
e369cad7 820 pci_dev->irq = qemu_allocate_irqs(pci_set_irq, pci_dev, PCI_NUM_PINS);
f16c4abf 821 pci_dev->version_id = 2; /* Current pci device vmstate version */
69b91039
FB
822 return pci_dev;
823}
824
925fe64a
AW
825static void do_pci_unregister_device(PCIDevice *pci_dev)
826{
827 qemu_free_irqs(pci_dev->irq);
828 pci_dev->bus->devices[pci_dev->devfn] = NULL;
829 pci_config_free(pci_dev);
830}
831
5851e08c
AL
832static void pci_unregister_io_regions(PCIDevice *pci_dev)
833{
834 PCIIORegion *r;
835 int i;
836
837 for(i = 0; i < PCI_NUM_REGIONS; i++) {
838 r = &pci_dev->io_regions[i];
182f9c8a 839 if (!r->size || r->addr == PCI_BAR_UNMAPPED)
5851e08c 840 continue;
03952339 841 memory_region_del_subregion(r->address_space, r->memory);
5851e08c
AL
842 }
843}
844
a36a344d 845static int pci_unregister_device(DeviceState *dev)
5851e08c 846{
40021f08
AL
847 PCIDevice *pci_dev = PCI_DEVICE(dev);
848 PCIDeviceClass *pc = PCI_DEVICE_GET_CLASS(pci_dev);
5851e08c
AL
849 int ret = 0;
850
40021f08
AL
851 if (pc->exit)
852 ret = pc->exit(pci_dev);
5851e08c
AL
853 if (ret)
854 return ret;
855
856 pci_unregister_io_regions(pci_dev);
230741dc 857 pci_del_option_rom(pci_dev);
925fe64a 858 do_pci_unregister_device(pci_dev);
5851e08c
AL
859 return 0;
860}
861
e824b2cc
AK
862void pci_register_bar(PCIDevice *pci_dev, int region_num,
863 uint8_t type, MemoryRegion *memory)
69b91039
FB
864{
865 PCIIORegion *r;
d7ce493a 866 uint32_t addr;
5a9ff381 867 uint64_t wmask;
cfc0be25 868 pcibus_t size = memory_region_size(memory);
a4c20c6a 869
2bbb9c2f
IY
870 assert(region_num >= 0);
871 assert(region_num < PCI_NUM_REGIONS);
a4c20c6a
AL
872 if (size & (size-1)) {
873 fprintf(stderr, "ERROR: PCI region size must be pow2 "
89e8b13c 874 "type=0x%x, size=0x%"FMT_PCIBUS"\n", type, size);
a4c20c6a
AL
875 exit(1);
876 }
877
69b91039 878 r = &pci_dev->io_regions[region_num];
182f9c8a 879 r->addr = PCI_BAR_UNMAPPED;
69b91039
FB
880 r->size = size;
881 r->type = type;
79ff8cb0 882 r->memory = NULL;
b7ee1603
MT
883
884 wmask = ~(size - 1);
b3b11697 885 addr = pci_bar(pci_dev, region_num);
d7ce493a 886 if (region_num == PCI_ROM_SLOT) {
ebabb67a 887 /* ROM enable bit is writable */
5330de09 888 wmask |= PCI_ROM_ADDRESS_ENABLE;
d7ce493a 889 }
b0ff8eb2 890 pci_set_long(pci_dev->config + addr, type);
14421258
IY
891 if (!(r->type & PCI_BASE_ADDRESS_SPACE_IO) &&
892 r->type & PCI_BASE_ADDRESS_MEM_TYPE_64) {
893 pci_set_quad(pci_dev->wmask + addr, wmask);
894 pci_set_quad(pci_dev->cmask + addr, ~0ULL);
895 } else {
896 pci_set_long(pci_dev->wmask + addr, wmask & 0xffffffff);
897 pci_set_long(pci_dev->cmask + addr, 0xffffffff);
898 }
79ff8cb0 899 pci_dev->io_regions[region_num].memory = memory;
5968eca3 900 pci_dev->io_regions[region_num].address_space
cfc0be25 901 = type & PCI_BASE_ADDRESS_SPACE_IO
5968eca3
AK
902 ? pci_dev->bus->address_space_io
903 : pci_dev->bus->address_space_mem;
79ff8cb0
AK
904}
905
16a96f28
AK
906pcibus_t pci_get_bar_addr(PCIDevice *pci_dev, int region_num)
907{
908 return pci_dev->io_regions[region_num].addr;
909}
910
876a350d
MT
911static pcibus_t pci_bar_address(PCIDevice *d,
912 int reg, uint8_t type, pcibus_t size)
913{
914 pcibus_t new_addr, last_addr;
915 int bar = pci_bar(d, reg);
916 uint16_t cmd = pci_get_word(d->config + PCI_COMMAND);
917
918 if (type & PCI_BASE_ADDRESS_SPACE_IO) {
919 if (!(cmd & PCI_COMMAND_IO)) {
920 return PCI_BAR_UNMAPPED;
921 }
922 new_addr = pci_get_long(d->config + bar) & ~(size - 1);
923 last_addr = new_addr + size - 1;
924 /* NOTE: we have only 64K ioports on PC */
925 if (last_addr <= new_addr || new_addr == 0 || last_addr > UINT16_MAX) {
926 return PCI_BAR_UNMAPPED;
927 }
928 return new_addr;
929 }
930
931 if (!(cmd & PCI_COMMAND_MEMORY)) {
932 return PCI_BAR_UNMAPPED;
933 }
934 if (type & PCI_BASE_ADDRESS_MEM_TYPE_64) {
935 new_addr = pci_get_quad(d->config + bar);
936 } else {
937 new_addr = pci_get_long(d->config + bar);
938 }
939 /* the ROM slot has a specific enable bit */
940 if (reg == PCI_ROM_SLOT && !(new_addr & PCI_ROM_ADDRESS_ENABLE)) {
941 return PCI_BAR_UNMAPPED;
942 }
943 new_addr &= ~(size - 1);
944 last_addr = new_addr + size - 1;
945 /* NOTE: we do not support wrapping */
946 /* XXX: as we cannot support really dynamic
947 mappings, we handle specific values as invalid
948 mappings. */
949 if (last_addr <= new_addr || new_addr == 0 ||
950 last_addr == PCI_BAR_UNMAPPED) {
951 return PCI_BAR_UNMAPPED;
952 }
953
954 /* Now pcibus_t is 64bit.
955 * Check if 32 bit BAR wraps around explicitly.
956 * Without this, PC ide doesn't work well.
957 * TODO: remove this work around.
958 */
959 if (!(type & PCI_BASE_ADDRESS_MEM_TYPE_64) && last_addr >= UINT32_MAX) {
960 return PCI_BAR_UNMAPPED;
961 }
962
963 /*
964 * OS is allowed to set BAR beyond its addressable
965 * bits. For example, 32 bit OS can set 64bit bar
966 * to >4G. Check it. TODO: we might need to support
967 * it in the future for e.g. PAE.
968 */
969 if (last_addr >= TARGET_PHYS_ADDR_MAX) {
970 return PCI_BAR_UNMAPPED;
971 }
972
973 return new_addr;
974}
975
0ac32c83
FB
976static void pci_update_mappings(PCIDevice *d)
977{
978 PCIIORegion *r;
876a350d 979 int i;
7df32ca0 980 pcibus_t new_addr;
3b46e624 981
8a8696a3 982 for(i = 0; i < PCI_NUM_REGIONS; i++) {
0ac32c83 983 r = &d->io_regions[i];
a9688570
IY
984
985 /* this region isn't registered */
ec503442 986 if (!r->size)
a9688570
IY
987 continue;
988
876a350d 989 new_addr = pci_bar_address(d, i, r->type, r->size);
a9688570
IY
990
991 /* This bar isn't changed */
7df32ca0 992 if (new_addr == r->addr)
a9688570
IY
993 continue;
994
995 /* now do the real mapping */
996 if (r->addr != PCI_BAR_UNMAPPED) {
03952339 997 memory_region_del_subregion(r->address_space, r->memory);
0ac32c83 998 }
a9688570
IY
999 r->addr = new_addr;
1000 if (r->addr != PCI_BAR_UNMAPPED) {
8b881e77
AK
1001 memory_region_add_subregion_overlap(r->address_space,
1002 r->addr, r->memory, 1);
a9688570 1003 }
0ac32c83
FB
1004 }
1005}
1006
a7b15a5c
MT
1007static inline int pci_irq_disabled(PCIDevice *d)
1008{
1009 return pci_get_word(d->config + PCI_COMMAND) & PCI_COMMAND_INTX_DISABLE;
1010}
1011
1012/* Called after interrupt disabled field update in config space,
1013 * assert/deassert interrupts if necessary.
1014 * Gets original interrupt disable bit value (before update). */
1015static void pci_update_irq_disabled(PCIDevice *d, int was_irq_disabled)
1016{
1017 int i, disabled = pci_irq_disabled(d);
1018 if (disabled == was_irq_disabled)
1019 return;
1020 for (i = 0; i < PCI_NUM_PINS; ++i) {
1021 int state = pci_irq_state(d, i);
1022 pci_change_irq_level(d, i, disabled ? -state : state);
1023 }
1024}
1025
5fafdf24 1026uint32_t pci_default_read_config(PCIDevice *d,
0ac32c83 1027 uint32_t address, int len)
69b91039 1028{
5029fe12 1029 uint32_t val = 0;
42e4126b 1030
5029fe12
IY
1031 memcpy(&val, d->config + address, len);
1032 return le32_to_cpu(val);
0ac32c83
FB
1033}
1034
b7ee1603 1035void pci_default_write_config(PCIDevice *d, uint32_t addr, uint32_t val, int l)
0ac32c83 1036{
a7b15a5c 1037 int i, was_irq_disabled = pci_irq_disabled(d);
0ac32c83 1038
42e4126b 1039 for (i = 0; i < l; val >>= 8, ++i) {
91011d4f 1040 uint8_t wmask = d->wmask[addr + i];
92ba5f51
IY
1041 uint8_t w1cmask = d->w1cmask[addr + i];
1042 assert(!(wmask & w1cmask));
91011d4f 1043 d->config[addr + i] = (d->config[addr + i] & ~wmask) | (val & wmask);
92ba5f51 1044 d->config[addr + i] &= ~(val & w1cmask); /* W1C: Write 1 to Clear */
0ac32c83 1045 }
260c0cd3 1046 if (ranges_overlap(addr, l, PCI_BASE_ADDRESS_0, 24) ||
edb00035
IY
1047 ranges_overlap(addr, l, PCI_ROM_ADDRESS, 4) ||
1048 ranges_overlap(addr, l, PCI_ROM_ADDRESS1, 4) ||
260c0cd3 1049 range_covers_byte(addr, l, PCI_COMMAND))
0ac32c83 1050 pci_update_mappings(d);
a7b15a5c
MT
1051
1052 if (range_covers_byte(addr, l, PCI_COMMAND))
1053 pci_update_irq_disabled(d, was_irq_disabled);
95d65800
JK
1054
1055 msi_write_config(d, addr, val, l);
1056 msix_write_config(d, addr, val, l);
69b91039
FB
1057}
1058
502a5395
PB
1059/***********************************************************/
1060/* generic PCI irq support */
30468f78 1061
502a5395 1062/* 0 <= irq_num <= 3. level must be 0 or 1 */
d537cf6c 1063static void pci_set_irq(void *opaque, int irq_num, int level)
69b91039 1064{
a60380a5 1065 PCIDevice *pci_dev = opaque;
80b3ada7 1066 int change;
3b46e624 1067
d036bb21 1068 change = level - pci_irq_state(pci_dev, irq_num);
80b3ada7
PB
1069 if (!change)
1070 return;
d2b59317 1071
d036bb21 1072 pci_set_irq_state(pci_dev, irq_num, level);
f9bf77dd 1073 pci_update_irq_status(pci_dev);
a7b15a5c
MT
1074 if (pci_irq_disabled(pci_dev))
1075 return;
d036bb21 1076 pci_change_irq_level(pci_dev, irq_num, change);
69b91039
FB
1077}
1078
502a5395
PB
1079/***********************************************************/
1080/* monitor info on PCI */
0ac32c83 1081
6650ee6d
PB
1082typedef struct {
1083 uint16_t class;
1084 const char *desc;
5e0259e7
GN
1085 const char *fw_name;
1086 uint16_t fw_ign_bits;
6650ee6d
PB
1087} pci_class_desc;
1088
09bc878a 1089static const pci_class_desc pci_class_descriptions[] =
6650ee6d 1090{
5e0259e7
GN
1091 { 0x0001, "VGA controller", "display"},
1092 { 0x0100, "SCSI controller", "scsi"},
1093 { 0x0101, "IDE controller", "ide"},
1094 { 0x0102, "Floppy controller", "fdc"},
1095 { 0x0103, "IPI controller", "ipi"},
1096 { 0x0104, "RAID controller", "raid"},
dcb5b19a
TS
1097 { 0x0106, "SATA controller"},
1098 { 0x0107, "SAS controller"},
1099 { 0x0180, "Storage controller"},
5e0259e7
GN
1100 { 0x0200, "Ethernet controller", "ethernet"},
1101 { 0x0201, "Token Ring controller", "token-ring"},
1102 { 0x0202, "FDDI controller", "fddi"},
1103 { 0x0203, "ATM controller", "atm"},
dcb5b19a 1104 { 0x0280, "Network controller"},
5e0259e7 1105 { 0x0300, "VGA controller", "display", 0x00ff},
dcb5b19a
TS
1106 { 0x0301, "XGA controller"},
1107 { 0x0302, "3D controller"},
1108 { 0x0380, "Display controller"},
5e0259e7
GN
1109 { 0x0400, "Video controller", "video"},
1110 { 0x0401, "Audio controller", "sound"},
dcb5b19a 1111 { 0x0402, "Phone"},
602ef4d9 1112 { 0x0403, "Audio controller", "sound"},
dcb5b19a 1113 { 0x0480, "Multimedia controller"},
5e0259e7
GN
1114 { 0x0500, "RAM controller", "memory"},
1115 { 0x0501, "Flash controller", "flash"},
dcb5b19a 1116 { 0x0580, "Memory controller"},
5e0259e7
GN
1117 { 0x0600, "Host bridge", "host"},
1118 { 0x0601, "ISA bridge", "isa"},
1119 { 0x0602, "EISA bridge", "eisa"},
1120 { 0x0603, "MC bridge", "mca"},
1121 { 0x0604, "PCI bridge", "pci"},
1122 { 0x0605, "PCMCIA bridge", "pcmcia"},
1123 { 0x0606, "NUBUS bridge", "nubus"},
1124 { 0x0607, "CARDBUS bridge", "cardbus"},
dcb5b19a
TS
1125 { 0x0608, "RACEWAY bridge"},
1126 { 0x0680, "Bridge"},
5e0259e7
GN
1127 { 0x0700, "Serial port", "serial"},
1128 { 0x0701, "Parallel port", "parallel"},
1129 { 0x0800, "Interrupt controller", "interrupt-controller"},
1130 { 0x0801, "DMA controller", "dma-controller"},
1131 { 0x0802, "Timer", "timer"},
1132 { 0x0803, "RTC", "rtc"},
1133 { 0x0900, "Keyboard", "keyboard"},
1134 { 0x0901, "Pen", "pen"},
1135 { 0x0902, "Mouse", "mouse"},
1136 { 0x0A00, "Dock station", "dock", 0x00ff},
1137 { 0x0B00, "i386 cpu", "cpu", 0x00ff},
1138 { 0x0c00, "Fireware contorller", "fireware"},
1139 { 0x0c01, "Access bus controller", "access-bus"},
1140 { 0x0c02, "SSA controller", "ssa"},
1141 { 0x0c03, "USB controller", "usb"},
1142 { 0x0c04, "Fibre channel controller", "fibre-channel"},
6650ee6d
PB
1143 { 0, NULL}
1144};
1145
163c8a59 1146static void pci_for_each_device_under_bus(PCIBus *bus,
7aa8cbb9
AP
1147 void (*fn)(PCIBus *b, PCIDevice *d,
1148 void *opaque),
1149 void *opaque)
30468f78 1150{
163c8a59
LC
1151 PCIDevice *d;
1152 int devfn;
30468f78 1153
163c8a59
LC
1154 for(devfn = 0; devfn < ARRAY_SIZE(bus->devices); devfn++) {
1155 d = bus->devices[devfn];
1156 if (d) {
7aa8cbb9 1157 fn(bus, d, opaque);
163c8a59
LC
1158 }
1159 }
1160}
1161
1162void pci_for_each_device(PCIBus *bus, int bus_num,
7aa8cbb9
AP
1163 void (*fn)(PCIBus *b, PCIDevice *d, void *opaque),
1164 void *opaque)
163c8a59 1165{
d662210a 1166 bus = pci_find_bus_nr(bus, bus_num);
163c8a59
LC
1167
1168 if (bus) {
7aa8cbb9 1169 pci_for_each_device_under_bus(bus, fn, opaque);
163c8a59
LC
1170 }
1171}
1172
79627472 1173static const pci_class_desc *get_class_desc(int class)
163c8a59 1174{
79627472 1175 const pci_class_desc *desc;
163c8a59 1176
79627472
LC
1177 desc = pci_class_descriptions;
1178 while (desc->desc && class != desc->class) {
1179 desc++;
30468f78 1180 }
b4dccd8d 1181
79627472
LC
1182 return desc;
1183}
14421258 1184
79627472 1185static PciDeviceInfoList *qmp_query_pci_devices(PCIBus *bus, int bus_num);
163c8a59 1186
79627472
LC
1187static PciMemoryRegionList *qmp_query_pci_regions(const PCIDevice *dev)
1188{
1189 PciMemoryRegionList *head = NULL, *cur_item = NULL;
1190 int i;
163c8a59 1191
79627472
LC
1192 for (i = 0; i < PCI_NUM_REGIONS; i++) {
1193 const PCIIORegion *r = &dev->io_regions[i];
1194 PciMemoryRegionList *region;
1195
1196 if (!r->size) {
1197 continue;
502a5395 1198 }
163c8a59 1199
79627472
LC
1200 region = g_malloc0(sizeof(*region));
1201 region->value = g_malloc0(sizeof(*region->value));
163c8a59 1202
79627472
LC
1203 if (r->type & PCI_BASE_ADDRESS_SPACE_IO) {
1204 region->value->type = g_strdup("io");
1205 } else {
1206 region->value->type = g_strdup("memory");
1207 region->value->has_prefetch = true;
1208 region->value->prefetch = !!(r->type & PCI_BASE_ADDRESS_MEM_PREFETCH);
1209 region->value->has_mem_type_64 = true;
1210 region->value->mem_type_64 = !!(r->type & PCI_BASE_ADDRESS_MEM_TYPE_64);
d5e4acf7 1211 }
163c8a59 1212
79627472
LC
1213 region->value->bar = i;
1214 region->value->address = r->addr;
1215 region->value->size = r->size;
163c8a59 1216
79627472
LC
1217 /* XXX: waiting for the qapi to support GSList */
1218 if (!cur_item) {
1219 head = cur_item = region;
1220 } else {
1221 cur_item->next = region;
1222 cur_item = region;
163c8a59 1223 }
80b3ada7 1224 }
384d8876 1225
79627472 1226 return head;
163c8a59
LC
1227}
1228
79627472
LC
1229static PciBridgeInfo *qmp_query_pci_bridge(PCIDevice *dev, PCIBus *bus,
1230 int bus_num)
163c8a59 1231{
79627472 1232 PciBridgeInfo *info;
163c8a59 1233
79627472 1234 info = g_malloc0(sizeof(*info));
163c8a59 1235
79627472
LC
1236 info->bus.number = dev->config[PCI_PRIMARY_BUS];
1237 info->bus.secondary = dev->config[PCI_SECONDARY_BUS];
1238 info->bus.subordinate = dev->config[PCI_SUBORDINATE_BUS];
163c8a59 1239
79627472
LC
1240 info->bus.io_range = g_malloc0(sizeof(*info->bus.io_range));
1241 info->bus.io_range->base = pci_bridge_get_base(dev, PCI_BASE_ADDRESS_SPACE_IO);
1242 info->bus.io_range->limit = pci_bridge_get_limit(dev, PCI_BASE_ADDRESS_SPACE_IO);
163c8a59 1243
79627472
LC
1244 info->bus.memory_range = g_malloc0(sizeof(*info->bus.memory_range));
1245 info->bus.memory_range->base = pci_bridge_get_base(dev, PCI_BASE_ADDRESS_SPACE_MEMORY);
1246 info->bus.memory_range->limit = pci_bridge_get_limit(dev, PCI_BASE_ADDRESS_SPACE_MEMORY);
163c8a59 1247
79627472
LC
1248 info->bus.prefetchable_range = g_malloc0(sizeof(*info->bus.prefetchable_range));
1249 info->bus.prefetchable_range->base = pci_bridge_get_base(dev, PCI_BASE_ADDRESS_MEM_PREFETCH);
1250 info->bus.prefetchable_range->limit = pci_bridge_get_limit(dev, PCI_BASE_ADDRESS_MEM_PREFETCH);
163c8a59 1251
79627472 1252 if (dev->config[PCI_SECONDARY_BUS] != 0) {
d662210a 1253 PCIBus *child_bus = pci_find_bus_nr(bus, dev->config[PCI_SECONDARY_BUS]);
79627472
LC
1254 if (child_bus) {
1255 info->has_devices = true;
1256 info->devices = qmp_query_pci_devices(child_bus, dev->config[PCI_SECONDARY_BUS]);
1257 }
163c8a59
LC
1258 }
1259
79627472 1260 return info;
163c8a59
LC
1261}
1262
79627472
LC
1263static PciDeviceInfo *qmp_query_pci_device(PCIDevice *dev, PCIBus *bus,
1264 int bus_num)
163c8a59 1265{
79627472
LC
1266 const pci_class_desc *desc;
1267 PciDeviceInfo *info;
b5937f29 1268 uint8_t type;
79627472 1269 int class;
163c8a59 1270
79627472
LC
1271 info = g_malloc0(sizeof(*info));
1272 info->bus = bus_num;
1273 info->slot = PCI_SLOT(dev->devfn);
1274 info->function = PCI_FUNC(dev->devfn);
1275
1276 class = pci_get_word(dev->config + PCI_CLASS_DEVICE);
1277 info->class_info.class = class;
1278 desc = get_class_desc(class);
1279 if (desc->desc) {
1280 info->class_info.has_desc = true;
1281 info->class_info.desc = g_strdup(desc->desc);
1282 }
1283
1284 info->id.vendor = pci_get_word(dev->config + PCI_VENDOR_ID);
1285 info->id.device = pci_get_word(dev->config + PCI_DEVICE_ID);
1286 info->regions = qmp_query_pci_regions(dev);
1287 info->qdev_id = g_strdup(dev->qdev.id ? dev->qdev.id : "");
163c8a59
LC
1288
1289 if (dev->config[PCI_INTERRUPT_PIN] != 0) {
79627472
LC
1290 info->has_irq = true;
1291 info->irq = dev->config[PCI_INTERRUPT_LINE];
163c8a59
LC
1292 }
1293
b5937f29
IY
1294 type = dev->config[PCI_HEADER_TYPE] & ~PCI_HEADER_TYPE_MULTI_FUNCTION;
1295 if (type == PCI_HEADER_TYPE_BRIDGE) {
79627472
LC
1296 info->has_pci_bridge = true;
1297 info->pci_bridge = qmp_query_pci_bridge(dev, bus, bus_num);
163c8a59
LC
1298 }
1299
79627472 1300 return info;
163c8a59
LC
1301}
1302
79627472 1303static PciDeviceInfoList *qmp_query_pci_devices(PCIBus *bus, int bus_num)
384d8876 1304{
79627472 1305 PciDeviceInfoList *info, *head = NULL, *cur_item = NULL;
163c8a59 1306 PCIDevice *dev;
79627472 1307 int devfn;
163c8a59
LC
1308
1309 for (devfn = 0; devfn < ARRAY_SIZE(bus->devices); devfn++) {
1310 dev = bus->devices[devfn];
1311 if (dev) {
79627472
LC
1312 info = g_malloc0(sizeof(*info));
1313 info->value = qmp_query_pci_device(dev, bus, bus_num);
1314
1315 /* XXX: waiting for the qapi to support GSList */
1316 if (!cur_item) {
1317 head = cur_item = info;
1318 } else {
1319 cur_item->next = info;
1320 cur_item = info;
1321 }
163c8a59 1322 }
1074df4f 1323 }
163c8a59 1324
79627472 1325 return head;
1074df4f
IY
1326}
1327
79627472 1328static PciInfo *qmp_query_pci_bus(PCIBus *bus, int bus_num)
1074df4f 1329{
79627472
LC
1330 PciInfo *info = NULL;
1331
d662210a 1332 bus = pci_find_bus_nr(bus, bus_num);
502a5395 1333 if (bus) {
79627472
LC
1334 info = g_malloc0(sizeof(*info));
1335 info->bus = bus_num;
1336 info->devices = qmp_query_pci_devices(bus, bus_num);
f2aa58c6 1337 }
163c8a59 1338
79627472 1339 return info;
f2aa58c6
FB
1340}
1341
79627472 1342PciInfoList *qmp_query_pci(Error **errp)
f2aa58c6 1343{
79627472 1344 PciInfoList *info, *head = NULL, *cur_item = NULL;
e822a52a 1345 struct PCIHostBus *host;
163c8a59 1346
e822a52a 1347 QLIST_FOREACH(host, &host_buses, next) {
79627472
LC
1348 info = g_malloc0(sizeof(*info));
1349 info->value = qmp_query_pci_bus(host->bus, 0);
1350
1351 /* XXX: waiting for the qapi to support GSList */
1352 if (!cur_item) {
1353 head = cur_item = info;
1354 } else {
1355 cur_item->next = info;
1356 cur_item = info;
163c8a59 1357 }
e822a52a 1358 }
163c8a59 1359
79627472 1360 return head;
77d4bc34 1361}
a41b2ff2 1362
cb457d76
AL
1363static const char * const pci_nic_models[] = {
1364 "ne2k_pci",
1365 "i82551",
1366 "i82557b",
1367 "i82559er",
1368 "rtl8139",
1369 "e1000",
1370 "pcnet",
1371 "virtio",
1372 NULL
1373};
1374
9d07d757
PB
1375static const char * const pci_nic_names[] = {
1376 "ne2k_pci",
1377 "i82551",
1378 "i82557b",
1379 "i82559er",
1380 "rtl8139",
1381 "e1000",
1382 "pcnet",
53c25cea 1383 "virtio-net-pci",
cb457d76
AL
1384 NULL
1385};
1386
a41b2ff2 1387/* Initialize a PCI NIC. */
33e66b86 1388/* FIXME callers should check for failure, but don't */
5607c388
MA
1389PCIDevice *pci_nic_init(NICInfo *nd, const char *default_model,
1390 const char *default_devaddr)
a41b2ff2 1391{
5607c388 1392 const char *devaddr = nd->devaddr ? nd->devaddr : default_devaddr;
07caea31
MA
1393 PCIBus *bus;
1394 int devfn;
5607c388 1395 PCIDevice *pci_dev;
9d07d757 1396 DeviceState *dev;
cb457d76
AL
1397 int i;
1398
07caea31
MA
1399 i = qemu_find_nic_model(nd, pci_nic_models, default_model);
1400 if (i < 0)
1401 return NULL;
1402
1403 bus = pci_get_bus_devfn(&devfn, devaddr);
1404 if (!bus) {
1ecda02b
MA
1405 error_report("Invalid PCI device address %s for device %s",
1406 devaddr, pci_nic_names[i]);
07caea31
MA
1407 return NULL;
1408 }
1409
499cf102 1410 pci_dev = pci_create(bus, devfn, pci_nic_names[i]);
9ee05825 1411 dev = &pci_dev->qdev;
1cc33683 1412 qdev_set_nic_properties(dev, nd);
07caea31
MA
1413 if (qdev_init(dev) < 0)
1414 return NULL;
9ee05825 1415 return pci_dev;
a41b2ff2
PB
1416}
1417
07caea31
MA
1418PCIDevice *pci_nic_init_nofail(NICInfo *nd, const char *default_model,
1419 const char *default_devaddr)
1420{
1421 PCIDevice *res;
1422
1423 if (qemu_show_nic_models(nd->model, pci_nic_models))
1424 exit(0);
1425
1426 res = pci_nic_init(nd, default_model, default_devaddr);
1427 if (!res)
1428 exit(1);
1429 return res;
1430}
1431
929176c3
MT
1432/* Whether a given bus number is in range of the secondary
1433 * bus of the given bridge device. */
1434static bool pci_secondary_bus_in_range(PCIDevice *dev, int bus_num)
1435{
1436 return !(pci_get_word(dev->config + PCI_BRIDGE_CONTROL) &
1437 PCI_BRIDGE_CTL_BUS_RESET) /* Don't walk the bus if it's reset. */ &&
1438 dev->config[PCI_SECONDARY_BUS] < bus_num &&
1439 bus_num <= dev->config[PCI_SUBORDINATE_BUS];
1440}
1441
d662210a 1442static PCIBus *pci_find_bus_nr(PCIBus *bus, int bus_num)
3ae80618 1443{
470e6363 1444 PCIBus *sec;
3ae80618 1445
470e6363 1446 if (!bus) {
e822a52a 1447 return NULL;
470e6363 1448 }
3ae80618 1449
e822a52a
IY
1450 if (pci_bus_num(bus) == bus_num) {
1451 return bus;
1452 }
1453
929176c3
MT
1454 /* Consider all bus numbers in range for the host pci bridge. */
1455 if (bus->parent_dev &&
1456 !pci_secondary_bus_in_range(bus->parent_dev, bus_num)) {
1457 return NULL;
1458 }
1459
e822a52a 1460 /* try child bus */
929176c3
MT
1461 for (; bus; bus = sec) {
1462 QLIST_FOREACH(sec, &bus->child, sibling) {
1463 assert(sec->parent_dev);
1464 if (sec->parent_dev->config[PCI_SECONDARY_BUS] == bus_num) {
1465 return sec;
1466 }
1467 if (pci_secondary_bus_in_range(sec->parent_dev, bus_num)) {
1468 break;
c021f8e6 1469 }
e822a52a
IY
1470 }
1471 }
1472
1473 return NULL;
3ae80618
AL
1474}
1475
5256d8bf 1476PCIDevice *pci_find_device(PCIBus *bus, int bus_num, uint8_t devfn)
3ae80618 1477{
d662210a 1478 bus = pci_find_bus_nr(bus, bus_num);
3ae80618
AL
1479
1480 if (!bus)
1481 return NULL;
1482
5256d8bf 1483 return bus->devices[devfn];
3ae80618
AL
1484}
1485
d307af79 1486static int pci_qdev_init(DeviceState *qdev)
6b1b92d3
PB
1487{
1488 PCIDevice *pci_dev = (PCIDevice *)qdev;
40021f08 1489 PCIDeviceClass *pc = PCI_DEVICE_GET_CLASS(pci_dev);
6b1b92d3 1490 PCIBus *bus;
113f89df 1491 int rc;
ab85ceb1 1492 bool is_default_rom;
6b1b92d3 1493
a9f49946 1494 /* initialize cap_present for pci_is_express() and pci_config_size() */
40021f08 1495 if (pc->is_express) {
a9f49946
IY
1496 pci_dev->cap_present |= QEMU_PCI_CAP_EXPRESS;
1497 }
1498
02e2da45 1499 bus = FROM_QBUS(PCIBus, qdev_get_parent_bus(qdev));
6e008585
AL
1500 pci_dev = do_pci_register_device(pci_dev, bus,
1501 object_get_typename(OBJECT(qdev)),
1502 pci_dev->devfn);
09e3acc6
GH
1503 if (pci_dev == NULL)
1504 return -1;
40021f08 1505 if (qdev->hotplugged && pc->no_hotplug) {
f79f2bfc 1506 qerror_report(QERR_DEVICE_NO_HOTPLUG, object_get_typename(OBJECT(pci_dev)));
180c22e1
GH
1507 do_pci_unregister_device(pci_dev);
1508 return -1;
1509 }
40021f08
AL
1510 if (pc->init) {
1511 rc = pc->init(pci_dev);
c2afc922
IY
1512 if (rc != 0) {
1513 do_pci_unregister_device(pci_dev);
1514 return rc;
1515 }
925fe64a 1516 }
8c52c8f3
GH
1517
1518 /* rom loading */
ab85ceb1 1519 is_default_rom = false;
40021f08
AL
1520 if (pci_dev->romfile == NULL && pc->romfile != NULL) {
1521 pci_dev->romfile = g_strdup(pc->romfile);
ab85ceb1
SW
1522 is_default_rom = true;
1523 }
1524 pci_add_option_rom(pci_dev, is_default_rom);
8c52c8f3 1525
5beb8ad5 1526 if (bus->hotplug) {
e927d487
MT
1527 /* Let buses differentiate between hotplug and when device is
1528 * enabled during qemu machine creation. */
1529 rc = bus->hotplug(bus->hotplug_qdev, pci_dev,
1530 qdev->hotplugged ? PCI_HOTPLUG_ENABLED:
1531 PCI_COLDPLUG_ENABLED);
a213ff63
IY
1532 if (rc != 0) {
1533 int r = pci_unregister_device(&pci_dev->qdev);
1534 assert(!r);
1535 return rc;
1536 }
1537 }
ee995ffb
GH
1538 return 0;
1539}
1540
1541static int pci_unplug_device(DeviceState *qdev)
1542{
40021f08
AL
1543 PCIDevice *dev = PCI_DEVICE(qdev);
1544 PCIDeviceClass *pc = PCI_DEVICE_GET_CLASS(dev);
ee995ffb 1545
40021f08 1546 if (pc->no_hotplug) {
f79f2bfc 1547 qerror_report(QERR_DEVICE_NO_HOTPLUG, object_get_typename(OBJECT(dev)));
180c22e1
GH
1548 return -1;
1549 }
e927d487
MT
1550 return dev->bus->hotplug(dev->bus->hotplug_qdev, dev,
1551 PCI_HOTPLUG_DISABLED);
6b1b92d3
PB
1552}
1553
49823868
IY
1554PCIDevice *pci_create_multifunction(PCIBus *bus, int devfn, bool multifunction,
1555 const char *name)
6b1b92d3
PB
1556{
1557 DeviceState *dev;
1558
02e2da45 1559 dev = qdev_create(&bus->qbus, name);
09f1bbcd 1560 qdev_prop_set_int32(dev, "addr", devfn);
49823868 1561 qdev_prop_set_bit(dev, "multifunction", multifunction);
40021f08 1562 return PCI_DEVICE(dev);
71077c1c 1563}
6b1b92d3 1564
49823868
IY
1565PCIDevice *pci_create_simple_multifunction(PCIBus *bus, int devfn,
1566 bool multifunction,
1567 const char *name)
71077c1c 1568{
49823868 1569 PCIDevice *dev = pci_create_multifunction(bus, devfn, multifunction, name);
e23a1b33 1570 qdev_init_nofail(&dev->qdev);
71077c1c 1571 return dev;
6b1b92d3 1572}
6f4cbd39 1573
49823868
IY
1574PCIDevice *pci_create(PCIBus *bus, int devfn, const char *name)
1575{
1576 return pci_create_multifunction(bus, devfn, false, name);
1577}
1578
1579PCIDevice *pci_create_simple(PCIBus *bus, int devfn, const char *name)
1580{
1581 return pci_create_simple_multifunction(bus, devfn, false, name);
1582}
1583
6f4cbd39
MT
1584static int pci_find_space(PCIDevice *pdev, uint8_t size)
1585{
a9f49946 1586 int config_size = pci_config_size(pdev);
6f4cbd39
MT
1587 int offset = PCI_CONFIG_HEADER_SIZE;
1588 int i;
a9f49946 1589 for (i = PCI_CONFIG_HEADER_SIZE; i < config_size; ++i)
6f4cbd39
MT
1590 if (pdev->used[i])
1591 offset = i + 1;
1592 else if (i - offset + 1 == size)
1593 return offset;
1594 return 0;
1595}
1596
1597static uint8_t pci_find_capability_list(PCIDevice *pdev, uint8_t cap_id,
1598 uint8_t *prev_p)
1599{
1600 uint8_t next, prev;
1601
1602 if (!(pdev->config[PCI_STATUS] & PCI_STATUS_CAP_LIST))
1603 return 0;
1604
1605 for (prev = PCI_CAPABILITY_LIST; (next = pdev->config[prev]);
1606 prev = next + PCI_CAP_LIST_NEXT)
1607 if (pdev->config[next + PCI_CAP_LIST_ID] == cap_id)
1608 break;
1609
1610 if (prev_p)
1611 *prev_p = prev;
1612 return next;
1613}
1614
c9abe111
JK
1615static uint8_t pci_find_capability_at_offset(PCIDevice *pdev, uint8_t offset)
1616{
1617 uint8_t next, prev, found = 0;
1618
1619 if (!(pdev->used[offset])) {
1620 return 0;
1621 }
1622
1623 assert(pdev->config[PCI_STATUS] & PCI_STATUS_CAP_LIST);
1624
1625 for (prev = PCI_CAPABILITY_LIST; (next = pdev->config[prev]);
1626 prev = next + PCI_CAP_LIST_NEXT) {
1627 if (next <= offset && next > found) {
1628 found = next;
1629 }
1630 }
1631 return found;
1632}
1633
ab85ceb1
SW
1634/* Patch the PCI vendor and device ids in a PCI rom image if necessary.
1635 This is needed for an option rom which is used for more than one device. */
1636static void pci_patch_ids(PCIDevice *pdev, uint8_t *ptr, int size)
1637{
1638 uint16_t vendor_id;
1639 uint16_t device_id;
1640 uint16_t rom_vendor_id;
1641 uint16_t rom_device_id;
1642 uint16_t rom_magic;
1643 uint16_t pcir_offset;
1644 uint8_t checksum;
1645
1646 /* Words in rom data are little endian (like in PCI configuration),
1647 so they can be read / written with pci_get_word / pci_set_word. */
1648
1649 /* Only a valid rom will be patched. */
1650 rom_magic = pci_get_word(ptr);
1651 if (rom_magic != 0xaa55) {
1652 PCI_DPRINTF("Bad ROM magic %04x\n", rom_magic);
1653 return;
1654 }
1655 pcir_offset = pci_get_word(ptr + 0x18);
1656 if (pcir_offset + 8 >= size || memcmp(ptr + pcir_offset, "PCIR", 4)) {
1657 PCI_DPRINTF("Bad PCIR offset 0x%x or signature\n", pcir_offset);
1658 return;
1659 }
1660
1661 vendor_id = pci_get_word(pdev->config + PCI_VENDOR_ID);
1662 device_id = pci_get_word(pdev->config + PCI_DEVICE_ID);
1663 rom_vendor_id = pci_get_word(ptr + pcir_offset + 4);
1664 rom_device_id = pci_get_word(ptr + pcir_offset + 6);
1665
1666 PCI_DPRINTF("%s: ROM id %04x%04x / PCI id %04x%04x\n", pdev->romfile,
1667 vendor_id, device_id, rom_vendor_id, rom_device_id);
1668
1669 checksum = ptr[6];
1670
1671 if (vendor_id != rom_vendor_id) {
1672 /* Patch vendor id and checksum (at offset 6 for etherboot roms). */
1673 checksum += (uint8_t)rom_vendor_id + (uint8_t)(rom_vendor_id >> 8);
1674 checksum -= (uint8_t)vendor_id + (uint8_t)(vendor_id >> 8);
1675 PCI_DPRINTF("ROM checksum %02x / %02x\n", ptr[6], checksum);
1676 ptr[6] = checksum;
1677 pci_set_word(ptr + pcir_offset + 4, vendor_id);
1678 }
1679
1680 if (device_id != rom_device_id) {
1681 /* Patch device id and checksum (at offset 6 for etherboot roms). */
1682 checksum += (uint8_t)rom_device_id + (uint8_t)(rom_device_id >> 8);
1683 checksum -= (uint8_t)device_id + (uint8_t)(device_id >> 8);
1684 PCI_DPRINTF("ROM checksum %02x / %02x\n", ptr[6], checksum);
1685 ptr[6] = checksum;
1686 pci_set_word(ptr + pcir_offset + 6, device_id);
1687 }
1688}
1689
c2039bd0 1690/* Add an option rom for the device */
ab85ceb1 1691static int pci_add_option_rom(PCIDevice *pdev, bool is_default_rom)
c2039bd0
AL
1692{
1693 int size;
1694 char *path;
1695 void *ptr;
1724f049 1696 char name[32];
4be9f0d1 1697 const VMStateDescription *vmsd;
c2039bd0 1698
8c52c8f3
GH
1699 if (!pdev->romfile)
1700 return 0;
1701 if (strlen(pdev->romfile) == 0)
1702 return 0;
1703
88169ddf
GH
1704 if (!pdev->rom_bar) {
1705 /*
1706 * Load rom via fw_cfg instead of creating a rom bar,
1707 * for 0.11 compatibility.
1708 */
1709 int class = pci_get_word(pdev->config + PCI_CLASS_DEVICE);
1710 if (class == 0x0300) {
1711 rom_add_vga(pdev->romfile);
1712 } else {
2e55e842 1713 rom_add_option(pdev->romfile, -1);
88169ddf
GH
1714 }
1715 return 0;
1716 }
1717
8c52c8f3 1718 path = qemu_find_file(QEMU_FILE_TYPE_BIOS, pdev->romfile);
c2039bd0 1719 if (path == NULL) {
7267c094 1720 path = g_strdup(pdev->romfile);
c2039bd0
AL
1721 }
1722
1723 size = get_image_size(path);
8c52c8f3 1724 if (size < 0) {
1ecda02b
MA
1725 error_report("%s: failed to find romfile \"%s\"",
1726 __FUNCTION__, pdev->romfile);
7267c094 1727 g_free(path);
8c52c8f3
GH
1728 return -1;
1729 }
c2039bd0
AL
1730 if (size & (size - 1)) {
1731 size = 1 << qemu_fls(size);
1732 }
1733
4be9f0d1
AL
1734 vmsd = qdev_get_vmsd(DEVICE(pdev));
1735
1736 if (vmsd) {
1737 snprintf(name, sizeof(name), "%s.rom", vmsd->name);
1738 } else {
f79f2bfc 1739 snprintf(name, sizeof(name), "%s.rom", object_get_typename(OBJECT(pdev)));
4be9f0d1 1740 }
14caaf7f 1741 pdev->has_rom = true;
c5705a77
AK
1742 memory_region_init_ram(&pdev->rom, name, size);
1743 vmstate_register_ram(&pdev->rom, &pdev->qdev);
14caaf7f 1744 ptr = memory_region_get_ram_ptr(&pdev->rom);
c2039bd0 1745 load_image(path, ptr);
7267c094 1746 g_free(path);
c2039bd0 1747
ab85ceb1
SW
1748 if (is_default_rom) {
1749 /* Only the default rom images will be patched (if needed). */
1750 pci_patch_ids(pdev, ptr, size);
1751 }
1752
8c12f191
JB
1753 qemu_put_ram_ptr(ptr);
1754
e824b2cc 1755 pci_register_bar(pdev, PCI_ROM_SLOT, 0, &pdev->rom);
c2039bd0
AL
1756
1757 return 0;
1758}
1759
230741dc
AW
1760static void pci_del_option_rom(PCIDevice *pdev)
1761{
14caaf7f 1762 if (!pdev->has_rom)
230741dc
AW
1763 return;
1764
c5705a77 1765 vmstate_unregister_ram(&pdev->rom, &pdev->qdev);
14caaf7f
AK
1766 memory_region_destroy(&pdev->rom);
1767 pdev->has_rom = false;
230741dc
AW
1768}
1769
ca77089d
IY
1770/*
1771 * if !offset
1772 * Reserve space and add capability to the linked list in pci config space
1773 *
1774 * if offset = 0,
1775 * Find and reserve space and add capability to the linked list
1776 * in pci config space */
1777int pci_add_capability(PCIDevice *pdev, uint8_t cap_id,
1778 uint8_t offset, uint8_t size)
6f4cbd39 1779{
ca77089d 1780 uint8_t *config;
c9abe111
JK
1781 int i, overlapping_cap;
1782
ca77089d
IY
1783 if (!offset) {
1784 offset = pci_find_space(pdev, size);
1785 if (!offset) {
1786 return -ENOSPC;
1787 }
c9abe111
JK
1788 } else {
1789 /* Verify that capabilities don't overlap. Note: device assignment
1790 * depends on this check to verify that the device is not broken.
1791 * Should never trigger for emulated devices, but it's helpful
1792 * for debugging these. */
1793 for (i = offset; i < offset + size; i++) {
1794 overlapping_cap = pci_find_capability_at_offset(pdev, i);
1795 if (overlapping_cap) {
1796 fprintf(stderr, "ERROR: %04x:%02x:%02x.%x "
1797 "Attempt to add PCI capability %x at offset "
1798 "%x overlaps existing capability %x at offset %x\n",
1799 pci_find_domain(pdev->bus), pci_bus_num(pdev->bus),
1800 PCI_SLOT(pdev->devfn), PCI_FUNC(pdev->devfn),
1801 cap_id, offset, overlapping_cap, i);
1802 return -EINVAL;
1803 }
1804 }
ca77089d
IY
1805 }
1806
1807 config = pdev->config + offset;
6f4cbd39
MT
1808 config[PCI_CAP_LIST_ID] = cap_id;
1809 config[PCI_CAP_LIST_NEXT] = pdev->config[PCI_CAPABILITY_LIST];
1810 pdev->config[PCI_CAPABILITY_LIST] = offset;
1811 pdev->config[PCI_STATUS] |= PCI_STATUS_CAP_LIST;
1812 memset(pdev->used + offset, 0xFF, size);
1813 /* Make capability read-only by default */
1814 memset(pdev->wmask + offset, 0, size);
bd4b65ee
MT
1815 /* Check capability by default */
1816 memset(pdev->cmask + offset, 0xFF, size);
6f4cbd39
MT
1817 return offset;
1818}
1819
1820/* Unlink capability from the pci config space. */
1821void pci_del_capability(PCIDevice *pdev, uint8_t cap_id, uint8_t size)
1822{
1823 uint8_t prev, offset = pci_find_capability_list(pdev, cap_id, &prev);
1824 if (!offset)
1825 return;
1826 pdev->config[prev] = pdev->config[offset + PCI_CAP_LIST_NEXT];
ebabb67a 1827 /* Make capability writable again */
6f4cbd39 1828 memset(pdev->wmask + offset, 0xff, size);
1a4f5971 1829 memset(pdev->w1cmask + offset, 0, size);
bd4b65ee
MT
1830 /* Clear cmask as device-specific registers can't be checked */
1831 memset(pdev->cmask + offset, 0, size);
6f4cbd39
MT
1832 memset(pdev->used + offset, 0, size);
1833
1834 if (!pdev->config[PCI_CAPABILITY_LIST])
1835 pdev->config[PCI_STATUS] &= ~PCI_STATUS_CAP_LIST;
1836}
1837
6f4cbd39
MT
1838uint8_t pci_find_capability(PCIDevice *pdev, uint8_t cap_id)
1839{
1840 return pci_find_capability_list(pdev, cap_id, NULL);
1841}
10c4c98a
GH
1842
1843static void pcibus_dev_print(Monitor *mon, DeviceState *dev, int indent)
1844{
1845 PCIDevice *d = (PCIDevice *)dev;
1846 const pci_class_desc *desc;
1847 char ctxt[64];
1848 PCIIORegion *r;
1849 int i, class;
1850
b0ff8eb2 1851 class = pci_get_word(d->config + PCI_CLASS_DEVICE);
10c4c98a
GH
1852 desc = pci_class_descriptions;
1853 while (desc->desc && class != desc->class)
1854 desc++;
1855 if (desc->desc) {
1856 snprintf(ctxt, sizeof(ctxt), "%s", desc->desc);
1857 } else {
1858 snprintf(ctxt, sizeof(ctxt), "Class %04x", class);
1859 }
1860
1861 monitor_printf(mon, "%*sclass %s, addr %02x:%02x.%x, "
1862 "pci id %04x:%04x (sub %04x:%04x)\n",
7f5feab4 1863 indent, "", ctxt, pci_bus_num(d->bus),
e822a52a 1864 PCI_SLOT(d->devfn), PCI_FUNC(d->devfn),
b0ff8eb2
IY
1865 pci_get_word(d->config + PCI_VENDOR_ID),
1866 pci_get_word(d->config + PCI_DEVICE_ID),
1867 pci_get_word(d->config + PCI_SUBSYSTEM_VENDOR_ID),
1868 pci_get_word(d->config + PCI_SUBSYSTEM_ID));
10c4c98a
GH
1869 for (i = 0; i < PCI_NUM_REGIONS; i++) {
1870 r = &d->io_regions[i];
1871 if (!r->size)
1872 continue;
89e8b13c
IY
1873 monitor_printf(mon, "%*sbar %d: %s at 0x%"FMT_PCIBUS
1874 " [0x%"FMT_PCIBUS"]\n",
1875 indent, "",
0392a017 1876 i, r->type & PCI_BASE_ADDRESS_SPACE_IO ? "i/o" : "mem",
10c4c98a
GH
1877 r->addr, r->addr + r->size - 1);
1878 }
1879}
03587182 1880
5e0259e7
GN
1881static char *pci_dev_fw_name(DeviceState *dev, char *buf, int len)
1882{
1883 PCIDevice *d = (PCIDevice *)dev;
1884 const char *name = NULL;
1885 const pci_class_desc *desc = pci_class_descriptions;
1886 int class = pci_get_word(d->config + PCI_CLASS_DEVICE);
1887
1888 while (desc->desc &&
1889 (class & ~desc->fw_ign_bits) !=
1890 (desc->class & ~desc->fw_ign_bits)) {
1891 desc++;
1892 }
1893
1894 if (desc->desc) {
1895 name = desc->fw_name;
1896 }
1897
1898 if (name) {
1899 pstrcpy(buf, len, name);
1900 } else {
1901 snprintf(buf, len, "pci%04x,%04x",
1902 pci_get_word(d->config + PCI_VENDOR_ID),
1903 pci_get_word(d->config + PCI_DEVICE_ID));
1904 }
1905
1906 return buf;
1907}
1908
1909static char *pcibus_get_fw_dev_path(DeviceState *dev)
1910{
1911 PCIDevice *d = (PCIDevice *)dev;
1912 char path[50], name[33];
1913 int off;
1914
1915 off = snprintf(path, sizeof(path), "%s@%x",
1916 pci_dev_fw_name(dev, name, sizeof name),
1917 PCI_SLOT(d->devfn));
1918 if (PCI_FUNC(d->devfn))
1919 snprintf(path + off, sizeof(path) + off, ",%x", PCI_FUNC(d->devfn));
1920 return strdup(path);
1921}
1922
4f43c1ff
AW
1923static char *pcibus_get_dev_path(DeviceState *dev)
1924{
a6a7005d
MT
1925 PCIDevice *d = container_of(dev, PCIDevice, qdev);
1926 PCIDevice *t;
1927 int slot_depth;
1928 /* Path format: Domain:00:Slot.Function:Slot.Function....:Slot.Function.
1929 * 00 is added here to make this format compatible with
1930 * domain:Bus:Slot.Func for systems without nested PCI bridges.
1931 * Slot.Function list specifies the slot and function numbers for all
1932 * devices on the path from root to the specific device. */
2991181a
MT
1933 char domain[] = "DDDD:00";
1934 char slot[] = ":SS.F";
1935 int domain_len = sizeof domain - 1 /* For '\0' */;
1936 int slot_len = sizeof slot - 1 /* For '\0' */;
a6a7005d
MT
1937 int path_len;
1938 char *path, *p;
2991181a 1939 int s;
a6a7005d
MT
1940
1941 /* Calculate # of slots on path between device and root. */;
1942 slot_depth = 0;
1943 for (t = d; t; t = t->bus->parent_dev) {
1944 ++slot_depth;
1945 }
1946
1947 path_len = domain_len + slot_len * slot_depth;
1948
1949 /* Allocate memory, fill in the terminating null byte. */
7267c094 1950 path = g_malloc(path_len + 1 /* For '\0' */);
a6a7005d
MT
1951 path[path_len] = '\0';
1952
1953 /* First field is the domain. */
2991181a
MT
1954 s = snprintf(domain, sizeof domain, "%04x:00", pci_find_domain(d->bus));
1955 assert(s == domain_len);
1956 memcpy(path, domain, domain_len);
a6a7005d
MT
1957
1958 /* Fill in slot numbers. We walk up from device to root, so need to print
1959 * them in the reverse order, last to first. */
1960 p = path + path_len;
1961 for (t = d; t; t = t->bus->parent_dev) {
1962 p -= slot_len;
2991181a 1963 s = snprintf(slot, sizeof slot, ":%02x.%x",
4c900518 1964 PCI_SLOT(t->devfn), PCI_FUNC(t->devfn));
2991181a
MT
1965 assert(s == slot_len);
1966 memcpy(p, slot, slot_len);
a6a7005d
MT
1967 }
1968
1969 return path;
4f43c1ff
AW
1970}
1971
f3006dd1
IY
1972static int pci_qdev_find_recursive(PCIBus *bus,
1973 const char *id, PCIDevice **pdev)
1974{
1975 DeviceState *qdev = qdev_find_recursive(&bus->qbus, id);
1976 if (!qdev) {
1977 return -ENODEV;
1978 }
1979
1980 /* roughly check if given qdev is pci device */
4be9f0d1 1981 if (object_dynamic_cast(OBJECT(qdev), TYPE_PCI_DEVICE)) {
40021f08 1982 *pdev = PCI_DEVICE(qdev);
f3006dd1
IY
1983 return 0;
1984 }
1985 return -EINVAL;
1986}
1987
1988int pci_qdev_find_device(const char *id, PCIDevice **pdev)
1989{
1990 struct PCIHostBus *host;
1991 int rc = -ENODEV;
1992
1993 QLIST_FOREACH(host, &host_buses, next) {
1994 int tmp = pci_qdev_find_recursive(host->bus, id, pdev);
1995 if (!tmp) {
1996 rc = 0;
1997 break;
1998 }
1999 if (tmp != -ENODEV) {
2000 rc = tmp;
2001 }
2002 }
2003
2004 return rc;
2005}
f5e6fed8
AK
2006
2007MemoryRegion *pci_address_space(PCIDevice *dev)
2008{
2009 return dev->bus->address_space_mem;
2010}
e11d6439
RH
2011
2012MemoryRegion *pci_address_space_io(PCIDevice *dev)
2013{
2014 return dev->bus->address_space_io;
2015}
40021f08 2016
39bffca2
AL
2017static void pci_device_class_init(ObjectClass *klass, void *data)
2018{
2019 DeviceClass *k = DEVICE_CLASS(klass);
2020 k->init = pci_qdev_init;
2021 k->unplug = pci_unplug_device;
2022 k->exit = pci_unregister_device;
0d936928 2023 k->bus_type = TYPE_PCI_BUS;
bce54474 2024 k->props = pci_props;
39bffca2
AL
2025}
2026
40021f08
AL
2027static TypeInfo pci_device_type_info = {
2028 .name = TYPE_PCI_DEVICE,
2029 .parent = TYPE_DEVICE,
2030 .instance_size = sizeof(PCIDevice),
2031 .abstract = true,
2032 .class_size = sizeof(PCIDeviceClass),
39bffca2 2033 .class_init = pci_device_class_init,
40021f08
AL
2034};
2035
83f7d43a 2036static void pci_register_types(void)
40021f08 2037{
0d936928 2038 type_register_static(&pci_bus_info);
40021f08
AL
2039 type_register_static(&pci_device_type_info);
2040}
2041
83f7d43a 2042type_init(pci_register_types)