]> git.proxmox.com Git - mirror_qemu.git/blame - hw/pci.h
Merge commit 'ff71f2e8cacefae99179993204172bc65e4303df' into staging
[mirror_qemu.git] / hw / pci.h
CommitLineData
87ecb68b
PB
1#ifndef QEMU_PCI_H
2#define QEMU_PCI_H
3
376253ec
AL
4#include "qemu-common.h"
5
6b1b92d3 6#include "qdev.h"
1e39101c 7#include "memory.h"
ec174575 8#include "dma.h"
6b1b92d3 9
87ecb68b
PB
10/* PCI includes legacy ISA access. */
11#include "isa.h"
12
0428527c
IY
13#include "pcie.h"
14
87ecb68b
PB
15/* PCI bus */
16
3ae80618
AL
17#define PCI_DEVFN(slot, func) ((((slot) & 0x1f) << 3) | ((func) & 0x07))
18#define PCI_SLOT(devfn) (((devfn) >> 3) & 0x1f)
19#define PCI_FUNC(devfn) ((devfn) & 0x07)
90a20dbb 20#define PCI_SLOT_MAX 32
6fa84913 21#define PCI_FUNC_MAX 8
3ae80618 22
a770dc7e
AL
23/* Class, Vendor and Device IDs from Linux's pci_ids.h */
24#include "pci_ids.h"
173a543b 25
a770dc7e 26/* QEMU-specific Vendor and Device ID definitions */
6f338c34 27
a770dc7e
AL
28/* IBM (0x1014) */
29#define PCI_DEVICE_ID_IBM_440GX 0x027f
4ebcf884 30#define PCI_DEVICE_ID_IBM_OPENPIC2 0xffff
deb54399 31
a770dc7e 32/* Hitachi (0x1054) */
deb54399 33#define PCI_VENDOR_ID_HITACHI 0x1054
a770dc7e 34#define PCI_DEVICE_ID_HITACHI_SH7751R 0x350e
deb54399 35
a770dc7e 36/* Apple (0x106b) */
4ebcf884
BS
37#define PCI_DEVICE_ID_APPLE_343S1201 0x0010
38#define PCI_DEVICE_ID_APPLE_UNI_N_I_PCI 0x001e
39#define PCI_DEVICE_ID_APPLE_UNI_N_PCI 0x001f
4ebcf884 40#define PCI_DEVICE_ID_APPLE_UNI_N_KEYL 0x0022
a770dc7e 41#define PCI_DEVICE_ID_APPLE_IPID_USB 0x003f
deb54399 42
a770dc7e
AL
43/* Realtek (0x10ec) */
44#define PCI_DEVICE_ID_REALTEK_8029 0x8029
deb54399 45
a770dc7e
AL
46/* Xilinx (0x10ee) */
47#define PCI_DEVICE_ID_XILINX_XC2VP30 0x0300
deb54399 48
a770dc7e
AL
49/* Marvell (0x11ab) */
50#define PCI_DEVICE_ID_MARVELL_GT6412X 0x4620
deb54399 51
a770dc7e 52/* QEMU/Bochs VGA (0x1234) */
4ebcf884
BS
53#define PCI_VENDOR_ID_QEMU 0x1234
54#define PCI_DEVICE_ID_QEMU_VGA 0x1111
55
a770dc7e 56/* VMWare (0x15ad) */
deb54399
AL
57#define PCI_VENDOR_ID_VMWARE 0x15ad
58#define PCI_DEVICE_ID_VMWARE_SVGA2 0x0405
59#define PCI_DEVICE_ID_VMWARE_SVGA 0x0710
60#define PCI_DEVICE_ID_VMWARE_NET 0x0720
61#define PCI_DEVICE_ID_VMWARE_SCSI 0x0730
62#define PCI_DEVICE_ID_VMWARE_IDE 0x1729
63
cef3017c 64/* Intel (0x8086) */
a770dc7e 65#define PCI_DEVICE_ID_INTEL_82551IT 0x1209
d6fd1e66 66#define PCI_DEVICE_ID_INTEL_82557 0x1229
1a5a86fb 67#define PCI_DEVICE_ID_INTEL_82801IR 0x2922
74c62ba8 68
deb54399 69/* Red Hat / Qumranet (for QEMU) -- see pci-ids.txt */
d350d97d
AL
70#define PCI_VENDOR_ID_REDHAT_QUMRANET 0x1af4
71#define PCI_SUBVENDOR_ID_REDHAT_QUMRANET 0x1af4
72#define PCI_SUBDEVICE_ID_QEMU 0x1100
73
74#define PCI_DEVICE_ID_VIRTIO_NET 0x1000
75#define PCI_DEVICE_ID_VIRTIO_BLOCK 0x1001
76#define PCI_DEVICE_ID_VIRTIO_BALLOON 0x1002
14d50bef 77#define PCI_DEVICE_ID_VIRTIO_CONSOLE 0x1003
973abc7f 78#define PCI_DEVICE_ID_VIRTIO_SCSI 0x1004
d350d97d 79
4f8589e1 80#define FMT_PCIBUS PRIx64
6e355d90 81
87ecb68b
PB
82typedef void PCIConfigWriteFunc(PCIDevice *pci_dev,
83 uint32_t address, uint32_t data, int len);
84typedef uint32_t PCIConfigReadFunc(PCIDevice *pci_dev,
85 uint32_t address, int len);
86typedef void PCIMapIORegionFunc(PCIDevice *pci_dev, int region_num,
6e355d90 87 pcibus_t addr, pcibus_t size, int type);
5851e08c 88typedef int PCIUnregisterFunc(PCIDevice *pci_dev);
87ecb68b 89
87ecb68b 90typedef struct PCIIORegion {
6e355d90
IY
91 pcibus_t addr; /* current PCI mapping address. -1 means not mapped */
92#define PCI_BAR_UNMAPPED (~(pcibus_t)0)
93 pcibus_t size;
87ecb68b 94 uint8_t type;
79ff8cb0 95 MemoryRegion *memory;
5968eca3 96 MemoryRegion *address_space;
87ecb68b
PB
97} PCIIORegion;
98
99#define PCI_ROM_SLOT 6
100#define PCI_NUM_REGIONS 7
101
fb58a897
IY
102#include "pci_regs.h"
103
104/* PCI HEADER_TYPE */
6407f373 105#define PCI_HEADER_TYPE_MULTI_FUNCTION 0x80
8098ed41 106
b7ee1603
MT
107/* Size of the standard PCI config header */
108#define PCI_CONFIG_HEADER_SIZE 0x40
109/* Size of the standard PCI config space */
110#define PCI_CONFIG_SPACE_SIZE 0x100
a9f49946
IY
111/* Size of the standart PCIe config space: 4KB */
112#define PCIE_CONFIG_SPACE_SIZE 0x1000
b7ee1603 113
e369cad7
IY
114#define PCI_NUM_PINS 4 /* A-D */
115
02eb84d0
MT
116/* Bits in cap_present field. */
117enum {
e4c7d2ae
IY
118 QEMU_PCI_CAP_MSI = 0x1,
119 QEMU_PCI_CAP_MSIX = 0x2,
120 QEMU_PCI_CAP_EXPRESS = 0x4,
49823868
IY
121
122 /* multifunction capable device */
e4c7d2ae 123#define QEMU_PCI_CAP_MULTIFUNCTION_BITNR 3
49823868 124 QEMU_PCI_CAP_MULTIFUNCTION = (1 << QEMU_PCI_CAP_MULTIFUNCTION_BITNR),
b1aeb926
IY
125
126 /* command register SERR bit enabled */
127#define QEMU_PCI_CAP_SERR_BITNR 4
128 QEMU_PCI_CAP_SERR = (1 << QEMU_PCI_CAP_SERR_BITNR),
1dc324d2
MT
129 /* Standard hot plug controller. */
130#define QEMU_PCI_SHPC_BITNR 5
131 QEMU_PCI_CAP_SHPC = (1 << QEMU_PCI_SHPC_BITNR),
762833b3
MT
132#define QEMU_PCI_SLOTID_BITNR 6
133 QEMU_PCI_CAP_SLOTID = (1 << QEMU_PCI_SLOTID_BITNR),
02eb84d0
MT
134};
135
40021f08
AL
136#define TYPE_PCI_DEVICE "pci-device"
137#define PCI_DEVICE(obj) \
138 OBJECT_CHECK(PCIDevice, (obj), TYPE_PCI_DEVICE)
139#define PCI_DEVICE_CLASS(klass) \
140 OBJECT_CLASS_CHECK(PCIDeviceClass, (klass), TYPE_PCI_DEVICE)
141#define PCI_DEVICE_GET_CLASS(obj) \
142 OBJECT_GET_CLASS(PCIDeviceClass, (obj), TYPE_PCI_DEVICE)
143
144typedef struct PCIDeviceClass {
145 DeviceClass parent_class;
146
147 int (*init)(PCIDevice *dev);
148 PCIUnregisterFunc *exit;
149 PCIConfigReadFunc *config_read;
150 PCIConfigWriteFunc *config_write;
151
152 uint16_t vendor_id;
153 uint16_t device_id;
154 uint8_t revision;
155 uint16_t class_id;
156 uint16_t subsystem_vendor_id; /* only for header type = 0 */
157 uint16_t subsystem_id; /* only for header type = 0 */
158
159 /*
160 * pci-to-pci bridge or normal device.
161 * This doesn't mean pci host switch.
162 * When card bus bridge is supported, this would be enhanced.
163 */
164 int is_bridge;
165
166 /* pcie stuff */
167 int is_express; /* is this device pci express? */
168
169 /* device isn't hot-pluggable */
170 int no_hotplug;
171
172 /* rom bar */
173 const char *romfile;
174} PCIDeviceClass;
175
87ecb68b 176struct PCIDevice {
6b1b92d3 177 DeviceState qdev;
87ecb68b 178 /* PCI config space */
a9f49946 179 uint8_t *config;
b7ee1603 180
ebabb67a 181 /* Used to enable config checks on load. Note that writable bits are
bd4b65ee 182 * never checked even if set in cmask. */
a9f49946 183 uint8_t *cmask;
bd4b65ee 184
b7ee1603 185 /* Used to implement R/W bytes */
a9f49946 186 uint8_t *wmask;
87ecb68b 187
92ba5f51
IY
188 /* Used to implement RW1C(Write 1 to Clear) bytes */
189 uint8_t *w1cmask;
190
6f4cbd39 191 /* Used to allocate config space for capabilities. */
a9f49946 192 uint8_t *used;
6f4cbd39 193
87ecb68b
PB
194 /* the following fields are read only */
195 PCIBus *bus;
54586bd1 196 uint32_t devfn;
87ecb68b
PB
197 char name[64];
198 PCIIORegion io_regions[PCI_NUM_REGIONS];
199
200 /* do not access the following fields */
201 PCIConfigReadFunc *config_read;
202 PCIConfigWriteFunc *config_write;
87ecb68b
PB
203
204 /* IRQ objects for the INTA-INTD pins. */
205 qemu_irq *irq;
206
207 /* Current IRQ levels. Used internally by the generic PCI code. */
d036bb21 208 uint8_t irq_state;
02eb84d0
MT
209
210 /* Capability bits */
211 uint32_t cap_present;
212
213 /* Offset of MSI-X capability in config space */
214 uint8_t msix_cap;
215
216 /* MSI-X entries */
217 int msix_entries_nr;
218
219 /* Space to store MSIX table */
220 uint8_t *msix_table_page;
221 /* MMIO index used to map MSIX table and pending bit entries. */
95524ae8 222 MemoryRegion msix_mmio;
02eb84d0
MT
223 /* Reference-count for entries actually in use by driver. */
224 unsigned *msix_entry_used;
225 /* Region including the MSI-X table */
226 uint32_t msix_bar_size;
50322249
MT
227 /* MSIX function mask set or MSIX disabled */
228 bool msix_function_masked;
f16c4abf
JQ
229 /* Version id needed for VMState */
230 int32_t version_id;
c2039bd0 231
e4c7d2ae
IY
232 /* Offset of MSI capability in config space */
233 uint8_t msi_cap;
234
0428527c
IY
235 /* PCI Express */
236 PCIExpressDevice exp;
237
1dc324d2
MT
238 /* SHPC */
239 SHPCDevice *shpc;
240
c2039bd0 241 /* Location of option rom */
8c52c8f3 242 char *romfile;
14caaf7f
AK
243 bool has_rom;
244 MemoryRegion rom;
88169ddf 245 uint32_t rom_bar;
87ecb68b
PB
246};
247
e824b2cc
AK
248void pci_register_bar(PCIDevice *pci_dev, int region_num,
249 uint8_t attr, MemoryRegion *memory);
16a96f28 250pcibus_t pci_get_bar_addr(PCIDevice *pci_dev, int region_num);
87ecb68b 251
ca77089d
IY
252int pci_add_capability(PCIDevice *pdev, uint8_t cap_id,
253 uint8_t offset, uint8_t size);
6f4cbd39
MT
254
255void pci_del_capability(PCIDevice *pci_dev, uint8_t cap_id, uint8_t cap_size);
256
6f4cbd39
MT
257uint8_t pci_find_capability(PCIDevice *pci_dev, uint8_t cap_id);
258
259
87ecb68b
PB
260uint32_t pci_default_read_config(PCIDevice *d,
261 uint32_t address, int len);
262void pci_default_write_config(PCIDevice *d,
263 uint32_t address, uint32_t val, int len);
264void pci_device_save(PCIDevice *s, QEMUFile *f);
265int pci_device_load(PCIDevice *s, QEMUFile *f);
f5e6fed8 266MemoryRegion *pci_address_space(PCIDevice *dev);
e11d6439 267MemoryRegion *pci_address_space_io(PCIDevice *dev);
87ecb68b 268
5d4e84c8 269typedef void (*pci_set_irq_fn)(void *opaque, int irq_num, int level);
87ecb68b 270typedef int (*pci_map_irq_fn)(PCIDevice *pci_dev, int irq_num);
e927d487
MT
271
272typedef enum {
273 PCI_HOTPLUG_DISABLED,
274 PCI_HOTPLUG_ENABLED,
275 PCI_COLDPLUG_ENABLED,
276} PCIHotplugState;
277
278typedef int (*pci_hotplug_fn)(DeviceState *qdev, PCIDevice *pci_dev,
279 PCIHotplugState state);
21eea4b3 280void pci_bus_new_inplace(PCIBus *bus, DeviceState *parent,
1e39101c 281 const char *name,
aee97b84
AK
282 MemoryRegion *address_space_mem,
283 MemoryRegion *address_space_io,
1e39101c
AK
284 uint8_t devfn_min);
285PCIBus *pci_bus_new(DeviceState *parent, const char *name,
aee97b84
AK
286 MemoryRegion *address_space_mem,
287 MemoryRegion *address_space_io,
288 uint8_t devfn_min);
21eea4b3
GH
289void pci_bus_irqs(PCIBus *bus, pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
290 void *irq_opaque, int nirq);
9ddf8437 291int pci_bus_get_irq_level(PCIBus *bus, int irq_num);
87c30546 292void pci_bus_hotplug(PCIBus *bus, pci_hotplug_fn hotplug, DeviceState *dev);
02e2da45
PB
293PCIBus *pci_register_bus(DeviceState *parent, const char *name,
294 pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
1e39101c 295 void *irq_opaque,
aee97b84
AK
296 MemoryRegion *address_space_mem,
297 MemoryRegion *address_space_io,
1e39101c 298 uint8_t devfn_min, int nirq);
0ead87c8 299void pci_device_reset(PCIDevice *dev);
9bb33586 300void pci_bus_reset(PCIBus *bus);
87ecb68b 301
5607c388
MA
302PCIDevice *pci_nic_init(NICInfo *nd, const char *default_model,
303 const char *default_devaddr);
07caea31
MA
304PCIDevice *pci_nic_init_nofail(NICInfo *nd, const char *default_model,
305 const char *default_devaddr);
87ecb68b 306int pci_bus_num(PCIBus *s);
e822a52a 307void pci_for_each_device(PCIBus *bus, int bus_num, void (*fn)(PCIBus *bus, PCIDevice *d));
c469e1dd 308PCIBus *pci_find_root_bus(int domain);
e075e788 309int pci_find_domain(const PCIBus *bus);
5256d8bf 310PCIDevice *pci_find_device(PCIBus *bus, int bus_num, uint8_t devfn);
f3006dd1 311int pci_qdev_find_device(const char *id, PCIDevice **pdev);
49bd1458 312PCIBus *pci_get_bus_devfn(int *devfnp, const char *devaddr);
87ecb68b 313
e9283f8b
JK
314int pci_read_devaddr(Monitor *mon, const char *addr, int *domp, int *busp,
315 unsigned *slotp);
880345c4 316
4c92325b
IY
317void pci_device_deassert_intx(PCIDevice *dev);
318
64d50b8b
MT
319static inline void
320pci_set_byte(uint8_t *config, uint8_t val)
321{
322 *config = val;
323}
324
325static inline uint8_t
cb95c2e4 326pci_get_byte(const uint8_t *config)
64d50b8b
MT
327{
328 return *config;
329}
330
14e12559
MT
331static inline void
332pci_set_word(uint8_t *config, uint16_t val)
333{
334 cpu_to_le16wu((uint16_t *)config, val);
335}
336
337static inline uint16_t
cb95c2e4 338pci_get_word(const uint8_t *config)
14e12559 339{
cb95c2e4 340 return le16_to_cpupu((const uint16_t *)config);
14e12559
MT
341}
342
343static inline void
344pci_set_long(uint8_t *config, uint32_t val)
345{
346 cpu_to_le32wu((uint32_t *)config, val);
347}
348
349static inline uint32_t
cb95c2e4 350pci_get_long(const uint8_t *config)
14e12559 351{
cb95c2e4 352 return le32_to_cpupu((const uint32_t *)config);
14e12559
MT
353}
354
fb5ce7d2
IY
355static inline void
356pci_set_quad(uint8_t *config, uint64_t val)
357{
358 cpu_to_le64w((uint64_t *)config, val);
359}
360
361static inline uint64_t
cb95c2e4 362pci_get_quad(const uint8_t *config)
fb5ce7d2 363{
cb95c2e4 364 return le64_to_cpup((const uint64_t *)config);
fb5ce7d2
IY
365}
366
deb54399
AL
367static inline void
368pci_config_set_vendor_id(uint8_t *pci_config, uint16_t val)
369{
14e12559 370 pci_set_word(&pci_config[PCI_VENDOR_ID], val);
deb54399
AL
371}
372
373static inline void
374pci_config_set_device_id(uint8_t *pci_config, uint16_t val)
375{
14e12559 376 pci_set_word(&pci_config[PCI_DEVICE_ID], val);
deb54399
AL
377}
378
cf602c7b
IE
379static inline void
380pci_config_set_revision(uint8_t *pci_config, uint8_t val)
381{
382 pci_set_byte(&pci_config[PCI_REVISION_ID], val);
383}
384
173a543b
BS
385static inline void
386pci_config_set_class(uint8_t *pci_config, uint16_t val)
387{
14e12559 388 pci_set_word(&pci_config[PCI_CLASS_DEVICE], val);
173a543b
BS
389}
390
cf602c7b
IE
391static inline void
392pci_config_set_prog_interface(uint8_t *pci_config, uint8_t val)
393{
394 pci_set_byte(&pci_config[PCI_CLASS_PROG], val);
395}
396
397static inline void
398pci_config_set_interrupt_pin(uint8_t *pci_config, uint8_t val)
399{
400 pci_set_byte(&pci_config[PCI_INTERRUPT_PIN], val);
401}
402
aabcf526
IY
403/*
404 * helper functions to do bit mask operation on configuration space.
405 * Just to set bit, use test-and-set and discard returned value.
406 * Just to clear bit, use test-and-clear and discard returned value.
407 * NOTE: They aren't atomic.
408 */
409static inline uint8_t
410pci_byte_test_and_clear_mask(uint8_t *config, uint8_t mask)
411{
412 uint8_t val = pci_get_byte(config);
413 pci_set_byte(config, val & ~mask);
414 return val & mask;
415}
416
417static inline uint8_t
418pci_byte_test_and_set_mask(uint8_t *config, uint8_t mask)
419{
420 uint8_t val = pci_get_byte(config);
421 pci_set_byte(config, val | mask);
422 return val & mask;
423}
424
425static inline uint16_t
426pci_word_test_and_clear_mask(uint8_t *config, uint16_t mask)
427{
428 uint16_t val = pci_get_word(config);
429 pci_set_word(config, val & ~mask);
430 return val & mask;
431}
432
433static inline uint16_t
434pci_word_test_and_set_mask(uint8_t *config, uint16_t mask)
435{
436 uint16_t val = pci_get_word(config);
437 pci_set_word(config, val | mask);
438 return val & mask;
439}
440
441static inline uint32_t
442pci_long_test_and_clear_mask(uint8_t *config, uint32_t mask)
443{
444 uint32_t val = pci_get_long(config);
445 pci_set_long(config, val & ~mask);
446 return val & mask;
447}
448
449static inline uint32_t
450pci_long_test_and_set_mask(uint8_t *config, uint32_t mask)
451{
452 uint32_t val = pci_get_long(config);
453 pci_set_long(config, val | mask);
454 return val & mask;
455}
456
457static inline uint64_t
458pci_quad_test_and_clear_mask(uint8_t *config, uint64_t mask)
459{
460 uint64_t val = pci_get_quad(config);
461 pci_set_quad(config, val & ~mask);
462 return val & mask;
463}
464
465static inline uint64_t
466pci_quad_test_and_set_mask(uint8_t *config, uint64_t mask)
467{
468 uint64_t val = pci_get_quad(config);
469 pci_set_quad(config, val | mask);
470 return val & mask;
471}
472
c9f50cea
MT
473/* Access a register specified by a mask */
474static inline void
475pci_set_byte_by_mask(uint8_t *config, uint8_t mask, uint8_t reg)
476{
477 uint8_t val = pci_get_byte(config);
478 uint8_t rval = reg << (ffs(mask) - 1);
479 pci_set_byte(config, (~mask & val) | (mask & rval));
480}
481
482static inline uint8_t
483pci_get_byte_by_mask(uint8_t *config, uint8_t mask)
484{
485 uint8_t val = pci_get_byte(config);
486 return (val & mask) >> (ffs(mask) - 1);
487}
488
489static inline void
490pci_set_word_by_mask(uint8_t *config, uint16_t mask, uint16_t reg)
491{
492 uint16_t val = pci_get_word(config);
493 uint16_t rval = reg << (ffs(mask) - 1);
494 pci_set_word(config, (~mask & val) | (mask & rval));
495}
496
497static inline uint16_t
498pci_get_word_by_mask(uint8_t *config, uint16_t mask)
499{
500 uint16_t val = pci_get_word(config);
501 return (val & mask) >> (ffs(mask) - 1);
502}
503
504static inline void
505pci_set_long_by_mask(uint8_t *config, uint32_t mask, uint32_t reg)
506{
507 uint32_t val = pci_get_long(config);
508 uint32_t rval = reg << (ffs(mask) - 1);
509 pci_set_long(config, (~mask & val) | (mask & rval));
510}
511
512static inline uint32_t
513pci_get_long_by_mask(uint8_t *config, uint32_t mask)
514{
515 uint32_t val = pci_get_long(config);
516 return (val & mask) >> (ffs(mask) - 1);
517}
518
519static inline void
520pci_set_quad_by_mask(uint8_t *config, uint64_t mask, uint64_t reg)
521{
522 uint64_t val = pci_get_quad(config);
523 uint64_t rval = reg << (ffs(mask) - 1);
524 pci_set_quad(config, (~mask & val) | (mask & rval));
525}
526
527static inline uint64_t
528pci_get_quad_by_mask(uint8_t *config, uint64_t mask)
529{
530 uint64_t val = pci_get_quad(config);
531 return (val & mask) >> (ffs(mask) - 1);
532}
533
49823868
IY
534PCIDevice *pci_create_multifunction(PCIBus *bus, int devfn, bool multifunction,
535 const char *name);
536PCIDevice *pci_create_simple_multifunction(PCIBus *bus, int devfn,
537 bool multifunction,
538 const char *name);
499cf102 539PCIDevice *pci_create(PCIBus *bus, int devfn, const char *name);
6b1b92d3
PB
540PCIDevice *pci_create_simple(PCIBus *bus, int devfn, const char *name);
541
3c18685f 542static inline int pci_is_express(const PCIDevice *d)
a9f49946
IY
543{
544 return d->cap_present & QEMU_PCI_CAP_EXPRESS;
545}
546
3c18685f 547static inline uint32_t pci_config_size(const PCIDevice *d)
a9f49946
IY
548{
549 return pci_is_express(d) ? PCIE_CONFIG_SPACE_SIZE : PCI_CONFIG_SPACE_SIZE;
550}
551
ec174575
DG
552/* DMA access functions */
553static inline int pci_dma_rw(PCIDevice *dev, dma_addr_t addr,
554 void *buf, dma_addr_t len, DMADirection dir)
555{
556 cpu_physical_memory_rw(addr, buf, len, dir == DMA_DIRECTION_FROM_DEVICE);
557 return 0;
558}
559
560static inline int pci_dma_read(PCIDevice *dev, dma_addr_t addr,
561 void *buf, dma_addr_t len)
562{
563 return pci_dma_rw(dev, addr, buf, len, DMA_DIRECTION_TO_DEVICE);
564}
565
566static inline int pci_dma_write(PCIDevice *dev, dma_addr_t addr,
567 const void *buf, dma_addr_t len)
568{
569 return pci_dma_rw(dev, addr, (void *) buf, len, DMA_DIRECTION_FROM_DEVICE);
570}
571
572#define PCI_DMA_DEFINE_LDST(_l, _s, _bits) \
573 static inline uint##_bits##_t ld##_l##_pci_dma(PCIDevice *dev, \
574 dma_addr_t addr) \
575 { \
576 return ld##_l##_phys(addr); \
577 } \
578 static inline void st##_s##_pci_dma(PCIDevice *dev, \
579 dma_addr_t addr, uint##_bits##_t val) \
580 { \
581 st##_s##_phys(addr, val); \
582 }
583
584PCI_DMA_DEFINE_LDST(ub, b, 8);
585PCI_DMA_DEFINE_LDST(uw_le, w_le, 16)
586PCI_DMA_DEFINE_LDST(l_le, l_le, 32);
587PCI_DMA_DEFINE_LDST(q_le, q_le, 64);
588PCI_DMA_DEFINE_LDST(uw_be, w_be, 16)
589PCI_DMA_DEFINE_LDST(l_be, l_be, 32);
590PCI_DMA_DEFINE_LDST(q_be, q_be, 64);
591
592#undef PCI_DMA_DEFINE_LDST
593
594static inline void *pci_dma_map(PCIDevice *dev, dma_addr_t addr,
595 dma_addr_t *plen, DMADirection dir)
596{
597 target_phys_addr_t len = *plen;
598 void *buf;
599
600 buf = cpu_physical_memory_map(addr, &len, dir == DMA_DIRECTION_FROM_DEVICE);
601 *plen = len;
602 return buf;
603}
604
605static inline void pci_dma_unmap(PCIDevice *dev, void *buffer, dma_addr_t len,
606 DMADirection dir, dma_addr_t access_len)
607{
608 cpu_physical_memory_unmap(buffer, len, dir == DMA_DIRECTION_FROM_DEVICE,
609 access_len);
610}
611
612static inline void pci_dma_sglist_init(QEMUSGList *qsg, PCIDevice *dev,
613 int alloc_hint)
614{
615 qemu_sglist_init(qsg, alloc_hint);
616}
617
701a8f76
PB
618extern const VMStateDescription vmstate_pci_device;
619
620#define VMSTATE_PCI_DEVICE(_field, _state) { \
621 .name = (stringify(_field)), \
622 .size = sizeof(PCIDevice), \
623 .vmsd = &vmstate_pci_device, \
624 .flags = VMS_STRUCT, \
625 .offset = vmstate_offset_value(_state, _field, PCIDevice), \
626}
627
628#define VMSTATE_PCI_DEVICE_POINTER(_field, _state) { \
629 .name = (stringify(_field)), \
630 .size = sizeof(PCIDevice), \
631 .vmsd = &vmstate_pci_device, \
632 .flags = VMS_STRUCT|VMS_POINTER, \
633 .offset = vmstate_offset_pointer(_state, _field, PCIDevice), \
634}
635
87ecb68b 636#endif