]> git.proxmox.com Git - mirror_qemu.git/blame - hw/pci.h
msix: convert to memory API
[mirror_qemu.git] / hw / pci.h
CommitLineData
87ecb68b
PB
1#ifndef QEMU_PCI_H
2#define QEMU_PCI_H
3
376253ec 4#include "qemu-common.h"
163c8a59 5#include "qobject.h"
376253ec 6
6b1b92d3 7#include "qdev.h"
1e39101c 8#include "memory.h"
6b1b92d3 9
87ecb68b
PB
10/* PCI includes legacy ISA access. */
11#include "isa.h"
12
0428527c
IY
13#include "pcie.h"
14
87ecb68b
PB
15/* PCI bus */
16
3ae80618
AL
17#define PCI_DEVFN(slot, func) ((((slot) & 0x1f) << 3) | ((func) & 0x07))
18#define PCI_SLOT(devfn) (((devfn) >> 3) & 0x1f)
19#define PCI_FUNC(devfn) ((devfn) & 0x07)
90a20dbb 20#define PCI_SLOT_MAX 32
6fa84913 21#define PCI_FUNC_MAX 8
3ae80618 22
a770dc7e
AL
23/* Class, Vendor and Device IDs from Linux's pci_ids.h */
24#include "pci_ids.h"
173a543b 25
a770dc7e 26/* QEMU-specific Vendor and Device ID definitions */
6f338c34 27
a770dc7e
AL
28/* IBM (0x1014) */
29#define PCI_DEVICE_ID_IBM_440GX 0x027f
4ebcf884 30#define PCI_DEVICE_ID_IBM_OPENPIC2 0xffff
deb54399 31
a770dc7e 32/* Hitachi (0x1054) */
deb54399 33#define PCI_VENDOR_ID_HITACHI 0x1054
a770dc7e 34#define PCI_DEVICE_ID_HITACHI_SH7751R 0x350e
deb54399 35
a770dc7e 36/* Apple (0x106b) */
4ebcf884
BS
37#define PCI_DEVICE_ID_APPLE_343S1201 0x0010
38#define PCI_DEVICE_ID_APPLE_UNI_N_I_PCI 0x001e
39#define PCI_DEVICE_ID_APPLE_UNI_N_PCI 0x001f
4ebcf884 40#define PCI_DEVICE_ID_APPLE_UNI_N_KEYL 0x0022
a770dc7e 41#define PCI_DEVICE_ID_APPLE_IPID_USB 0x003f
deb54399 42
a770dc7e
AL
43/* Realtek (0x10ec) */
44#define PCI_DEVICE_ID_REALTEK_8029 0x8029
deb54399 45
a770dc7e
AL
46/* Xilinx (0x10ee) */
47#define PCI_DEVICE_ID_XILINX_XC2VP30 0x0300
deb54399 48
a770dc7e
AL
49/* Marvell (0x11ab) */
50#define PCI_DEVICE_ID_MARVELL_GT6412X 0x4620
deb54399 51
a770dc7e 52/* QEMU/Bochs VGA (0x1234) */
4ebcf884
BS
53#define PCI_VENDOR_ID_QEMU 0x1234
54#define PCI_DEVICE_ID_QEMU_VGA 0x1111
55
a770dc7e 56/* VMWare (0x15ad) */
deb54399
AL
57#define PCI_VENDOR_ID_VMWARE 0x15ad
58#define PCI_DEVICE_ID_VMWARE_SVGA2 0x0405
59#define PCI_DEVICE_ID_VMWARE_SVGA 0x0710
60#define PCI_DEVICE_ID_VMWARE_NET 0x0720
61#define PCI_DEVICE_ID_VMWARE_SCSI 0x0730
62#define PCI_DEVICE_ID_VMWARE_IDE 0x1729
63
cef3017c 64/* Intel (0x8086) */
a770dc7e 65#define PCI_DEVICE_ID_INTEL_82551IT 0x1209
d6fd1e66 66#define PCI_DEVICE_ID_INTEL_82557 0x1229
1a5a86fb 67#define PCI_DEVICE_ID_INTEL_82801IR 0x2922
74c62ba8 68
deb54399 69/* Red Hat / Qumranet (for QEMU) -- see pci-ids.txt */
d350d97d
AL
70#define PCI_VENDOR_ID_REDHAT_QUMRANET 0x1af4
71#define PCI_SUBVENDOR_ID_REDHAT_QUMRANET 0x1af4
72#define PCI_SUBDEVICE_ID_QEMU 0x1100
73
74#define PCI_DEVICE_ID_VIRTIO_NET 0x1000
75#define PCI_DEVICE_ID_VIRTIO_BLOCK 0x1001
76#define PCI_DEVICE_ID_VIRTIO_BALLOON 0x1002
14d50bef 77#define PCI_DEVICE_ID_VIRTIO_CONSOLE 0x1003
d350d97d 78
4f8589e1 79#define FMT_PCIBUS PRIx64
6e355d90 80
87ecb68b
PB
81typedef void PCIConfigWriteFunc(PCIDevice *pci_dev,
82 uint32_t address, uint32_t data, int len);
83typedef uint32_t PCIConfigReadFunc(PCIDevice *pci_dev,
84 uint32_t address, int len);
85typedef void PCIMapIORegionFunc(PCIDevice *pci_dev, int region_num,
6e355d90 86 pcibus_t addr, pcibus_t size, int type);
5851e08c 87typedef int PCIUnregisterFunc(PCIDevice *pci_dev);
87ecb68b 88
87ecb68b 89typedef struct PCIIORegion {
6e355d90
IY
90 pcibus_t addr; /* current PCI mapping address. -1 means not mapped */
91#define PCI_BAR_UNMAPPED (~(pcibus_t)0)
92 pcibus_t size;
a0c7a97e 93 pcibus_t filtered_size;
87ecb68b
PB
94 uint8_t type;
95 PCIMapIORegionFunc *map_func;
17cbcb0b 96 ram_addr_t ram_addr;
79ff8cb0 97 MemoryRegion *memory;
5968eca3 98 MemoryRegion *address_space;
87ecb68b
PB
99} PCIIORegion;
100
101#define PCI_ROM_SLOT 6
102#define PCI_NUM_REGIONS 7
103
fb58a897
IY
104#include "pci_regs.h"
105
106/* PCI HEADER_TYPE */
6407f373 107#define PCI_HEADER_TYPE_MULTI_FUNCTION 0x80
8098ed41 108
b7ee1603
MT
109/* Size of the standard PCI config header */
110#define PCI_CONFIG_HEADER_SIZE 0x40
111/* Size of the standard PCI config space */
112#define PCI_CONFIG_SPACE_SIZE 0x100
a9f49946
IY
113/* Size of the standart PCIe config space: 4KB */
114#define PCIE_CONFIG_SPACE_SIZE 0x1000
b7ee1603 115
e369cad7
IY
116#define PCI_NUM_PINS 4 /* A-D */
117
02eb84d0
MT
118/* Bits in cap_present field. */
119enum {
e4c7d2ae
IY
120 QEMU_PCI_CAP_MSI = 0x1,
121 QEMU_PCI_CAP_MSIX = 0x2,
122 QEMU_PCI_CAP_EXPRESS = 0x4,
49823868
IY
123
124 /* multifunction capable device */
e4c7d2ae 125#define QEMU_PCI_CAP_MULTIFUNCTION_BITNR 3
49823868 126 QEMU_PCI_CAP_MULTIFUNCTION = (1 << QEMU_PCI_CAP_MULTIFUNCTION_BITNR),
b1aeb926
IY
127
128 /* command register SERR bit enabled */
129#define QEMU_PCI_CAP_SERR_BITNR 4
130 QEMU_PCI_CAP_SERR = (1 << QEMU_PCI_CAP_SERR_BITNR),
02eb84d0
MT
131};
132
87ecb68b 133struct PCIDevice {
6b1b92d3 134 DeviceState qdev;
87ecb68b 135 /* PCI config space */
a9f49946 136 uint8_t *config;
b7ee1603 137
ebabb67a 138 /* Used to enable config checks on load. Note that writable bits are
bd4b65ee 139 * never checked even if set in cmask. */
a9f49946 140 uint8_t *cmask;
bd4b65ee 141
b7ee1603 142 /* Used to implement R/W bytes */
a9f49946 143 uint8_t *wmask;
87ecb68b 144
92ba5f51
IY
145 /* Used to implement RW1C(Write 1 to Clear) bytes */
146 uint8_t *w1cmask;
147
6f4cbd39 148 /* Used to allocate config space for capabilities. */
a9f49946 149 uint8_t *used;
6f4cbd39 150
87ecb68b
PB
151 /* the following fields are read only */
152 PCIBus *bus;
54586bd1 153 uint32_t devfn;
87ecb68b
PB
154 char name[64];
155 PCIIORegion io_regions[PCI_NUM_REGIONS];
156
157 /* do not access the following fields */
158 PCIConfigReadFunc *config_read;
159 PCIConfigWriteFunc *config_write;
87ecb68b
PB
160
161 /* IRQ objects for the INTA-INTD pins. */
162 qemu_irq *irq;
163
164 /* Current IRQ levels. Used internally by the generic PCI code. */
d036bb21 165 uint8_t irq_state;
02eb84d0
MT
166
167 /* Capability bits */
168 uint32_t cap_present;
169
170 /* Offset of MSI-X capability in config space */
171 uint8_t msix_cap;
172
173 /* MSI-X entries */
174 int msix_entries_nr;
175
176 /* Space to store MSIX table */
177 uint8_t *msix_table_page;
178 /* MMIO index used to map MSIX table and pending bit entries. */
95524ae8 179 MemoryRegion msix_mmio;
02eb84d0
MT
180 /* Reference-count for entries actually in use by driver. */
181 unsigned *msix_entry_used;
182 /* Region including the MSI-X table */
183 uint32_t msix_bar_size;
f16c4abf
JQ
184 /* Version id needed for VMState */
185 int32_t version_id;
c2039bd0 186
e4c7d2ae
IY
187 /* Offset of MSI capability in config space */
188 uint8_t msi_cap;
189
0428527c
IY
190 /* PCI Express */
191 PCIExpressDevice exp;
192
c2039bd0 193 /* Location of option rom */
8c52c8f3 194 char *romfile;
c2039bd0 195 ram_addr_t rom_offset;
88169ddf 196 uint32_t rom_bar;
87ecb68b
PB
197};
198
199PCIDevice *pci_register_device(PCIBus *bus, const char *name,
200 int instance_size, int devfn,
201 PCIConfigReadFunc *config_read,
202 PCIConfigWriteFunc *config_write);
203
28c2c264 204void pci_register_bar(PCIDevice *pci_dev, int region_num,
0bb750ef 205 pcibus_t size, uint8_t type,
87ecb68b 206 PCIMapIORegionFunc *map_func);
17cbcb0b
AK
207void pci_register_bar_simple(PCIDevice *pci_dev, int region_num,
208 pcibus_t size, uint8_t attr, ram_addr_t ram_addr);
79ff8cb0
AK
209void pci_register_bar_region(PCIDevice *pci_dev, int region_num,
210 uint8_t attr, MemoryRegion *memory);
16a96f28 211pcibus_t pci_get_bar_addr(PCIDevice *pci_dev, int region_num);
87ecb68b 212
ca77089d
IY
213int pci_add_capability(PCIDevice *pdev, uint8_t cap_id,
214 uint8_t offset, uint8_t size);
6f4cbd39
MT
215
216void pci_del_capability(PCIDevice *pci_dev, uint8_t cap_id, uint8_t cap_size);
217
218void pci_reserve_capability(PCIDevice *pci_dev, uint8_t offset, uint8_t size);
219
220uint8_t pci_find_capability(PCIDevice *pci_dev, uint8_t cap_id);
221
222
87ecb68b
PB
223uint32_t pci_default_read_config(PCIDevice *d,
224 uint32_t address, int len);
225void pci_default_write_config(PCIDevice *d,
226 uint32_t address, uint32_t val, int len);
227void pci_device_save(PCIDevice *s, QEMUFile *f);
228int pci_device_load(PCIDevice *s, QEMUFile *f);
229
5d4e84c8 230typedef void (*pci_set_irq_fn)(void *opaque, int irq_num, int level);
87ecb68b 231typedef int (*pci_map_irq_fn)(PCIDevice *pci_dev, int irq_num);
e927d487
MT
232
233typedef enum {
234 PCI_HOTPLUG_DISABLED,
235 PCI_HOTPLUG_ENABLED,
236 PCI_COLDPLUG_ENABLED,
237} PCIHotplugState;
238
239typedef int (*pci_hotplug_fn)(DeviceState *qdev, PCIDevice *pci_dev,
240 PCIHotplugState state);
21eea4b3 241void pci_bus_new_inplace(PCIBus *bus, DeviceState *parent,
1e39101c 242 const char *name,
aee97b84
AK
243 MemoryRegion *address_space_mem,
244 MemoryRegion *address_space_io,
1e39101c
AK
245 uint8_t devfn_min);
246PCIBus *pci_bus_new(DeviceState *parent, const char *name,
aee97b84
AK
247 MemoryRegion *address_space_mem,
248 MemoryRegion *address_space_io,
249 uint8_t devfn_min);
21eea4b3
GH
250void pci_bus_irqs(PCIBus *bus, pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
251 void *irq_opaque, int nirq);
9ddf8437 252int pci_bus_get_irq_level(PCIBus *bus, int irq_num);
87c30546 253void pci_bus_hotplug(PCIBus *bus, pci_hotplug_fn hotplug, DeviceState *dev);
02e2da45
PB
254PCIBus *pci_register_bus(DeviceState *parent, const char *name,
255 pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
1e39101c 256 void *irq_opaque,
aee97b84
AK
257 MemoryRegion *address_space_mem,
258 MemoryRegion *address_space_io,
1e39101c 259 uint8_t devfn_min, int nirq);
0ead87c8 260void pci_device_reset(PCIDevice *dev);
9bb33586 261void pci_bus_reset(PCIBus *bus);
87ecb68b 262
2e01c8cf
BS
263void pci_bus_set_mem_base(PCIBus *bus, target_phys_addr_t base);
264
5607c388
MA
265PCIDevice *pci_nic_init(NICInfo *nd, const char *default_model,
266 const char *default_devaddr);
07caea31
MA
267PCIDevice *pci_nic_init_nofail(NICInfo *nd, const char *default_model,
268 const char *default_devaddr);
87ecb68b 269int pci_bus_num(PCIBus *s);
e822a52a 270void pci_for_each_device(PCIBus *bus, int bus_num, void (*fn)(PCIBus *bus, PCIDevice *d));
c469e1dd 271PCIBus *pci_find_root_bus(int domain);
e075e788 272int pci_find_domain(const PCIBus *bus);
e822a52a 273PCIBus *pci_find_bus(PCIBus *bus, int bus_num);
5256d8bf 274PCIDevice *pci_find_device(PCIBus *bus, int bus_num, uint8_t devfn);
f3006dd1 275int pci_qdev_find_device(const char *id, PCIDevice **pdev);
49bd1458 276PCIBus *pci_get_bus_devfn(int *devfnp, const char *devaddr);
87ecb68b 277
43c945f1
IY
278int pci_parse_devaddr(const char *addr, int *domp, int *busp,
279 unsigned int *slotp, unsigned int *funcp);
e9283f8b
JK
280int pci_read_devaddr(Monitor *mon, const char *addr, int *domp, int *busp,
281 unsigned *slotp);
880345c4 282
163c8a59
LC
283void do_pci_info_print(Monitor *mon, const QObject *data);
284void do_pci_info(Monitor *mon, QObject **ret_data);
783753fd 285void pci_bridge_update_mappings(PCIBus *b);
87ecb68b 286
4c92325b
IY
287void pci_device_deassert_intx(PCIDevice *dev);
288
64d50b8b
MT
289static inline void
290pci_set_byte(uint8_t *config, uint8_t val)
291{
292 *config = val;
293}
294
295static inline uint8_t
cb95c2e4 296pci_get_byte(const uint8_t *config)
64d50b8b
MT
297{
298 return *config;
299}
300
14e12559
MT
301static inline void
302pci_set_word(uint8_t *config, uint16_t val)
303{
304 cpu_to_le16wu((uint16_t *)config, val);
305}
306
307static inline uint16_t
cb95c2e4 308pci_get_word(const uint8_t *config)
14e12559 309{
cb95c2e4 310 return le16_to_cpupu((const uint16_t *)config);
14e12559
MT
311}
312
313static inline void
314pci_set_long(uint8_t *config, uint32_t val)
315{
316 cpu_to_le32wu((uint32_t *)config, val);
317}
318
319static inline uint32_t
cb95c2e4 320pci_get_long(const uint8_t *config)
14e12559 321{
cb95c2e4 322 return le32_to_cpupu((const uint32_t *)config);
14e12559
MT
323}
324
fb5ce7d2
IY
325static inline void
326pci_set_quad(uint8_t *config, uint64_t val)
327{
328 cpu_to_le64w((uint64_t *)config, val);
329}
330
331static inline uint64_t
cb95c2e4 332pci_get_quad(const uint8_t *config)
fb5ce7d2 333{
cb95c2e4 334 return le64_to_cpup((const uint64_t *)config);
fb5ce7d2
IY
335}
336
deb54399
AL
337static inline void
338pci_config_set_vendor_id(uint8_t *pci_config, uint16_t val)
339{
14e12559 340 pci_set_word(&pci_config[PCI_VENDOR_ID], val);
deb54399
AL
341}
342
343static inline void
344pci_config_set_device_id(uint8_t *pci_config, uint16_t val)
345{
14e12559 346 pci_set_word(&pci_config[PCI_DEVICE_ID], val);
deb54399
AL
347}
348
cf602c7b
IE
349static inline void
350pci_config_set_revision(uint8_t *pci_config, uint8_t val)
351{
352 pci_set_byte(&pci_config[PCI_REVISION_ID], val);
353}
354
173a543b
BS
355static inline void
356pci_config_set_class(uint8_t *pci_config, uint16_t val)
357{
14e12559 358 pci_set_word(&pci_config[PCI_CLASS_DEVICE], val);
173a543b
BS
359}
360
cf602c7b
IE
361static inline void
362pci_config_set_prog_interface(uint8_t *pci_config, uint8_t val)
363{
364 pci_set_byte(&pci_config[PCI_CLASS_PROG], val);
365}
366
367static inline void
368pci_config_set_interrupt_pin(uint8_t *pci_config, uint8_t val)
369{
370 pci_set_byte(&pci_config[PCI_INTERRUPT_PIN], val);
371}
372
aabcf526
IY
373/*
374 * helper functions to do bit mask operation on configuration space.
375 * Just to set bit, use test-and-set and discard returned value.
376 * Just to clear bit, use test-and-clear and discard returned value.
377 * NOTE: They aren't atomic.
378 */
379static inline uint8_t
380pci_byte_test_and_clear_mask(uint8_t *config, uint8_t mask)
381{
382 uint8_t val = pci_get_byte(config);
383 pci_set_byte(config, val & ~mask);
384 return val & mask;
385}
386
387static inline uint8_t
388pci_byte_test_and_set_mask(uint8_t *config, uint8_t mask)
389{
390 uint8_t val = pci_get_byte(config);
391 pci_set_byte(config, val | mask);
392 return val & mask;
393}
394
395static inline uint16_t
396pci_word_test_and_clear_mask(uint8_t *config, uint16_t mask)
397{
398 uint16_t val = pci_get_word(config);
399 pci_set_word(config, val & ~mask);
400 return val & mask;
401}
402
403static inline uint16_t
404pci_word_test_and_set_mask(uint8_t *config, uint16_t mask)
405{
406 uint16_t val = pci_get_word(config);
407 pci_set_word(config, val | mask);
408 return val & mask;
409}
410
411static inline uint32_t
412pci_long_test_and_clear_mask(uint8_t *config, uint32_t mask)
413{
414 uint32_t val = pci_get_long(config);
415 pci_set_long(config, val & ~mask);
416 return val & mask;
417}
418
419static inline uint32_t
420pci_long_test_and_set_mask(uint8_t *config, uint32_t mask)
421{
422 uint32_t val = pci_get_long(config);
423 pci_set_long(config, val | mask);
424 return val & mask;
425}
426
427static inline uint64_t
428pci_quad_test_and_clear_mask(uint8_t *config, uint64_t mask)
429{
430 uint64_t val = pci_get_quad(config);
431 pci_set_quad(config, val & ~mask);
432 return val & mask;
433}
434
435static inline uint64_t
436pci_quad_test_and_set_mask(uint8_t *config, uint64_t mask)
437{
438 uint64_t val = pci_get_quad(config);
439 pci_set_quad(config, val | mask);
440 return val & mask;
441}
442
81a322d4 443typedef int (*pci_qdev_initfn)(PCIDevice *dev);
0aab0d3a
GH
444typedef struct {
445 DeviceInfo qdev;
446 pci_qdev_initfn init;
e3936fa5 447 PCIUnregisterFunc *exit;
0aab0d3a
GH
448 PCIConfigReadFunc *config_read;
449 PCIConfigWriteFunc *config_write;
a9f49946 450
113f89df
IY
451 uint16_t vendor_id;
452 uint16_t device_id;
453 uint8_t revision;
454 uint16_t class_id;
455 uint16_t subsystem_vendor_id; /* only for header type = 0 */
456 uint16_t subsystem_id; /* only for header type = 0 */
457
e327e323
IY
458 /*
459 * pci-to-pci bridge or normal device.
460 * This doesn't mean pci host switch.
461 * When card bus bridge is supported, this would be enhanced.
462 */
463 int is_bridge;
fb231628 464
a9f49946 465 /* pcie stuff */
3c217c14 466 int is_express; /* is this device pci express? */
8c52c8f3 467
180c22e1
GH
468 /* device isn't hot-pluggable */
469 int no_hotplug;
470
8c52c8f3
GH
471 /* rom bar */
472 const char *romfile;
0aab0d3a
GH
473} PCIDeviceInfo;
474
475void pci_qdev_register(PCIDeviceInfo *info);
476void pci_qdev_register_many(PCIDeviceInfo *info);
6b1b92d3 477
49823868
IY
478PCIDevice *pci_create_multifunction(PCIBus *bus, int devfn, bool multifunction,
479 const char *name);
480PCIDevice *pci_create_simple_multifunction(PCIBus *bus, int devfn,
481 bool multifunction,
482 const char *name);
7cc050b1
BS
483PCIDevice *pci_try_create_multifunction(PCIBus *bus, int devfn,
484 bool multifunction,
485 const char *name);
499cf102 486PCIDevice *pci_create(PCIBus *bus, int devfn, const char *name);
6b1b92d3 487PCIDevice *pci_create_simple(PCIBus *bus, int devfn, const char *name);
7cc050b1 488PCIDevice *pci_try_create(PCIBus *bus, int devfn, const char *name);
6b1b92d3 489
3c18685f 490static inline int pci_is_express(const PCIDevice *d)
a9f49946
IY
491{
492 return d->cap_present & QEMU_PCI_CAP_EXPRESS;
493}
494
3c18685f 495static inline uint32_t pci_config_size(const PCIDevice *d)
a9f49946
IY
496{
497 return pci_is_express(d) ? PCIE_CONFIG_SPACE_SIZE : PCI_CONFIG_SPACE_SIZE;
498}
499
87ecb68b 500#endif