]> git.proxmox.com Git - mirror_qemu.git/blame - hw/pl110.c
hw: include hw header files with full paths
[mirror_qemu.git] / hw / pl110.c
CommitLineData
5fafdf24 1/*
bdd5003a
PB
2 * Arm PrimeCell PL110 Color LCD Controller
3 *
2e9bdce5 4 * Copyright (c) 2005-2009 CodeSourcery.
bdd5003a
PB
5 * Written by Paul Brook
6 *
8e31bf38 7 * This code is licensed under the GNU LGPL
bdd5003a
PB
8 */
9
83c9f4ca 10#include "hw/sysbus.h"
28ecbaee 11#include "ui/console.h"
83c9f4ca 12#include "hw/framebuffer.h"
28ecbaee 13#include "ui/pixel_ops.h"
bdd5003a
PB
14
15#define PL110_CR_EN 0x001
e9c05b42 16#define PL110_CR_BGR 0x100
bdd5003a
PB
17#define PL110_CR_BEBO 0x200
18#define PL110_CR_BEPO 0x400
19#define PL110_CR_PWR 0x800
20
21enum pl110_bppmode
22{
23 BPP_1,
24 BPP_2,
25 BPP_4,
26 BPP_8,
27 BPP_16,
4fbf5556
PM
28 BPP_32,
29 BPP_16_565, /* PL111 only */
30 BPP_12 /* PL111 only */
31};
32
33
34/* The Versatile/PB uses a slightly modified PL110 controller. */
35enum pl110_version
36{
37 PL110,
38 PL110_VERSATILE,
39 PL111
bdd5003a
PB
40};
41
42typedef struct {
2e9bdce5 43 SysBusDevice busdev;
1a6b31ce 44 MemoryRegion iomem;
bdd5003a 45 DisplayState *ds;
c60e08d9 46
4fbf5556 47 int version;
bdd5003a
PB
48 uint32_t timing[4];
49 uint32_t cr;
50 uint32_t upbase;
51 uint32_t lpbase;
52 uint32_t int_status;
53 uint32_t int_mask;
54 int cols;
55 int rows;
56 enum pl110_bppmode bpp;
57 int invalidate;
242ea2c6 58 uint32_t mux_ctrl;
6e4c0d1f
PM
59 uint32_t palette[256];
60 uint32_t raw_palette[128];
d537cf6c 61 qemu_irq irq;
bdd5003a
PB
62} pl110_state;
63
128939a9
PM
64static int vmstate_pl110_post_load(void *opaque, int version_id);
65
8c60d065
PM
66static const VMStateDescription vmstate_pl110 = {
67 .name = "pl110",
242ea2c6 68 .version_id = 2,
8c60d065 69 .minimum_version_id = 1,
128939a9 70 .post_load = vmstate_pl110_post_load,
8c60d065 71 .fields = (VMStateField[]) {
4fbf5556 72 VMSTATE_INT32(version, pl110_state),
8c60d065
PM
73 VMSTATE_UINT32_ARRAY(timing, pl110_state, 4),
74 VMSTATE_UINT32(cr, pl110_state),
75 VMSTATE_UINT32(upbase, pl110_state),
76 VMSTATE_UINT32(lpbase, pl110_state),
77 VMSTATE_UINT32(int_status, pl110_state),
78 VMSTATE_UINT32(int_mask, pl110_state),
79 VMSTATE_INT32(cols, pl110_state),
80 VMSTATE_INT32(rows, pl110_state),
81 VMSTATE_UINT32(bpp, pl110_state),
82 VMSTATE_INT32(invalidate, pl110_state),
6e4c0d1f
PM
83 VMSTATE_UINT32_ARRAY(palette, pl110_state, 256),
84 VMSTATE_UINT32_ARRAY(raw_palette, pl110_state, 128),
242ea2c6 85 VMSTATE_UINT32_V(mux_ctrl, pl110_state, 2),
8c60d065
PM
86 VMSTATE_END_OF_LIST()
87 }
88};
89
bdd5003a
PB
90static const unsigned char pl110_id[] =
91{ 0x10, 0x11, 0x04, 0x00, 0x0d, 0xf0, 0x05, 0xb1 };
92
cdbdb648
PB
93/* The Arm documentation (DDI0224C) says the CLDC on the Versatile board
94 has a different ID. However Linux only looks for the normal ID. */
95#if 0
96static const unsigned char pl110_versatile_id[] =
97{ 0x93, 0x10, 0x04, 0x00, 0x0d, 0xf0, 0x05, 0xb1 };
98#else
99#define pl110_versatile_id pl110_id
100#endif
101
4fbf5556
PM
102static const unsigned char pl111_id[] = {
103 0x11, 0x11, 0x24, 0x00, 0x0d, 0xf0, 0x05, 0xb1
104};
105
106/* Indexed by pl110_version */
107static const unsigned char *idregs[] = {
108 pl110_id,
109 pl110_versatile_id,
110 pl111_id
111};
112
bdd5003a 113#define BITS 8
83c9f4ca 114#include "hw/pl110_template.h"
bdd5003a 115#define BITS 15
83c9f4ca 116#include "hw/pl110_template.h"
bdd5003a 117#define BITS 16
83c9f4ca 118#include "hw/pl110_template.h"
bdd5003a 119#define BITS 24
83c9f4ca 120#include "hw/pl110_template.h"
bdd5003a 121#define BITS 32
83c9f4ca 122#include "hw/pl110_template.h"
bdd5003a
PB
123
124static int pl110_enabled(pl110_state *s)
125{
126 return (s->cr & PL110_CR_EN) && (s->cr & PL110_CR_PWR);
127}
128
95219897 129static void pl110_update_display(void *opaque)
bdd5003a
PB
130{
131 pl110_state *s = (pl110_state *)opaque;
132 drawfn* fntable;
133 drawfn fn;
bdd5003a
PB
134 int dest_width;
135 int src_width;
e9c05b42 136 int bpp_offset;
714fa308
PB
137 int first;
138 int last;
bdd5003a
PB
139
140 if (!pl110_enabled(s))
141 return;
3b46e624 142
0e1f5a0c 143 switch (ds_get_bits_per_pixel(s->ds)) {
af2f6733
PB
144 case 0:
145 return;
bdd5003a
PB
146 case 8:
147 fntable = pl110_draw_fn_8;
148 dest_width = 1;
149 break;
150 case 15:
151 fntable = pl110_draw_fn_15;
152 dest_width = 2;
153 break;
154 case 16:
155 fntable = pl110_draw_fn_16;
156 dest_width = 2;
157 break;
158 case 24:
159 fntable = pl110_draw_fn_24;
160 dest_width = 3;
161 break;
162 case 32:
163 fntable = pl110_draw_fn_32;
164 dest_width = 4;
165 break;
166 default:
af2f6733 167 fprintf(stderr, "pl110: Bad color depth\n");
bdd5003a
PB
168 exit(1);
169 }
e9c05b42
AZ
170 if (s->cr & PL110_CR_BGR)
171 bpp_offset = 0;
172 else
4fbf5556
PM
173 bpp_offset = 24;
174
175 if ((s->version != PL111) && (s->bpp == BPP_16)) {
176 /* The PL110's native 16 bit mode is 5551; however
177 * most boards with a PL110 implement an external
178 * mux which allows bits to be reshuffled to give
179 * 565 format. The mux is typically controlled by
180 * an external system register.
242ea2c6 181 * This is controlled by a GPIO input pin
4fbf5556 182 * so boards can wire it up to their register.
4fbf5556
PM
183 *
184 * The PL111 straightforwardly implements both
185 * 5551 and 565 under control of the bpp field
186 * in the LCDControl register.
187 */
242ea2c6
PM
188 switch (s->mux_ctrl) {
189 case 3: /* 565 BGR */
190 bpp_offset = (BPP_16_565 - BPP_16);
191 break;
192 case 1: /* 5551 */
193 break;
194 case 0: /* 888; also if we have loaded vmstate from an old version */
195 case 2: /* 565 RGB */
196 default:
197 /* treat as 565 but honour BGR bit */
198 bpp_offset += (BPP_16_565 - BPP_16);
199 break;
200 }
4fbf5556 201 }
e9c05b42 202
bdd5003a 203 if (s->cr & PL110_CR_BEBO)
4fbf5556 204 fn = fntable[s->bpp + 8 + bpp_offset];
bdd5003a 205 else if (s->cr & PL110_CR_BEPO)
4fbf5556 206 fn = fntable[s->bpp + 16 + bpp_offset];
bdd5003a 207 else
e9c05b42 208 fn = fntable[s->bpp + bpp_offset];
3b46e624 209
bdd5003a
PB
210 src_width = s->cols;
211 switch (s->bpp) {
212 case BPP_1:
213 src_width >>= 3;
214 break;
215 case BPP_2:
216 src_width >>= 2;
217 break;
218 case BPP_4:
219 src_width >>= 1;
220 break;
221 case BPP_8:
222 break;
223 case BPP_16:
4fbf5556
PM
224 case BPP_16_565:
225 case BPP_12:
bdd5003a
PB
226 src_width <<= 1;
227 break;
228 case BPP_32:
229 src_width <<= 2;
230 break;
231 }
232 dest_width *= s->cols;
714fa308 233 first = 0;
75c9d6c2 234 framebuffer_update_display(s->ds, sysbus_address_space(&s->busdev),
714fa308
PB
235 s->upbase, s->cols, s->rows,
236 src_width, dest_width, 0,
237 s->invalidate,
6e4c0d1f 238 fn, s->palette,
714fa308
PB
239 &first, &last);
240 if (first >= 0) {
a93a4a22 241 dpy_gfx_update(s->ds, 0, first, s->cols, last - first + 1);
bdd5003a 242 }
bdd5003a 243 s->invalidate = 0;
bdd5003a
PB
244}
245
95219897 246static void pl110_invalidate_display(void * opaque)
bdd5003a
PB
247{
248 pl110_state *s = (pl110_state *)opaque;
249 s->invalidate = 1;
bfdb3629
BS
250 if (pl110_enabled(s)) {
251 qemu_console_resize(s->ds, s->cols, s->rows);
252 }
bdd5003a
PB
253}
254
6e4c0d1f 255static void pl110_update_palette(pl110_state *s, int n)
bdd5003a
PB
256{
257 int i;
258 uint32_t raw;
259 unsigned int r, g, b;
260
6e4c0d1f 261 raw = s->raw_palette[n];
bdd5003a
PB
262 n <<= 1;
263 for (i = 0; i < 2; i++) {
264 r = (raw & 0x1f) << 3;
265 raw >>= 5;
266 g = (raw & 0x1f) << 3;
267 raw >>= 5;
268 b = (raw & 0x1f) << 3;
269 /* The I bit is ignored. */
270 raw >>= 6;
0e1f5a0c 271 switch (ds_get_bits_per_pixel(s->ds)) {
bdd5003a 272 case 8:
6e4c0d1f 273 s->palette[n] = rgb_to_pixel8(r, g, b);
bdd5003a
PB
274 break;
275 case 15:
6e4c0d1f 276 s->palette[n] = rgb_to_pixel15(r, g, b);
bdd5003a
PB
277 break;
278 case 16:
6e4c0d1f 279 s->palette[n] = rgb_to_pixel16(r, g, b);
bdd5003a
PB
280 break;
281 case 24:
282 case 32:
6e4c0d1f 283 s->palette[n] = rgb_to_pixel32(r, g, b);
bdd5003a
PB
284 break;
285 }
286 n++;
287 }
288}
289
290static void pl110_resize(pl110_state *s, int width, int height)
291{
292 if (width != s->cols || height != s->rows) {
293 if (pl110_enabled(s)) {
3023f332 294 qemu_console_resize(s->ds, width, height);
bdd5003a
PB
295 }
296 }
297 s->cols = width;
298 s->rows = height;
299}
300
301/* Update interrupts. */
302static void pl110_update(pl110_state *s)
303{
304 /* TODO: Implement interrupts. */
305}
306
a8170e5e 307static uint64_t pl110_read(void *opaque, hwaddr offset,
1a6b31ce 308 unsigned size)
bdd5003a
PB
309{
310 pl110_state *s = (pl110_state *)opaque;
311
bdd5003a 312 if (offset >= 0xfe0 && offset < 0x1000) {
4fbf5556 313 return idregs[s->version][(offset - 0xfe0) >> 2];
bdd5003a
PB
314 }
315 if (offset >= 0x200 && offset < 0x400) {
6e4c0d1f 316 return s->raw_palette[(offset - 0x200) >> 2];
bdd5003a
PB
317 }
318 switch (offset >> 2) {
319 case 0: /* LCDTiming0 */
320 return s->timing[0];
321 case 1: /* LCDTiming1 */
322 return s->timing[1];
323 case 2: /* LCDTiming2 */
324 return s->timing[2];
325 case 3: /* LCDTiming3 */
326 return s->timing[3];
327 case 4: /* LCDUPBASE */
328 return s->upbase;
329 case 5: /* LCDLPBASE */
330 return s->lpbase;
331 case 6: /* LCDIMSC */
4fbf5556
PM
332 if (s->version != PL110) {
333 return s->cr;
334 }
bdd5003a
PB
335 return s->int_mask;
336 case 7: /* LCDControl */
4fbf5556
PM
337 if (s->version != PL110) {
338 return s->int_mask;
339 }
bdd5003a
PB
340 return s->cr;
341 case 8: /* LCDRIS */
342 return s->int_status;
343 case 9: /* LCDMIS */
344 return s->int_status & s->int_mask;
345 case 11: /* LCDUPCURR */
346 /* TODO: Implement vertical refresh. */
347 return s->upbase;
348 case 12: /* LCDLPCURR */
349 return s->lpbase;
350 default:
375cb560
PM
351 qemu_log_mask(LOG_GUEST_ERROR,
352 "pl110_read: Bad offset %x\n", (int)offset);
bdd5003a
PB
353 return 0;
354 }
355}
356
a8170e5e 357static void pl110_write(void *opaque, hwaddr offset,
1a6b31ce 358 uint64_t val, unsigned size)
bdd5003a
PB
359{
360 pl110_state *s = (pl110_state *)opaque;
361 int n;
362
363 /* For simplicity invalidate the display whenever a control register
66a0a2cb 364 is written to. */
bdd5003a 365 s->invalidate = 1;
bdd5003a 366 if (offset >= 0x200 && offset < 0x400) {
6e4c0d1f 367 /* Palette. */
bdd5003a 368 n = (offset - 0x200) >> 2;
6e4c0d1f
PM
369 s->raw_palette[(offset - 0x200) >> 2] = val;
370 pl110_update_palette(s, n);
e10c2bfb 371 return;
bdd5003a
PB
372 }
373 switch (offset >> 2) {
374 case 0: /* LCDTiming0 */
375 s->timing[0] = val;
376 n = ((val & 0xfc) + 4) * 4;
377 pl110_resize(s, n, s->rows);
378 break;
379 case 1: /* LCDTiming1 */
380 s->timing[1] = val;
381 n = (val & 0x3ff) + 1;
382 pl110_resize(s, s->cols, n);
383 break;
384 case 2: /* LCDTiming2 */
385 s->timing[2] = val;
386 break;
387 case 3: /* LCDTiming3 */
388 s->timing[3] = val;
389 break;
390 case 4: /* LCDUPBASE */
391 s->upbase = val;
392 break;
393 case 5: /* LCDLPBASE */
394 s->lpbase = val;
395 break;
396 case 6: /* LCDIMSC */
4fbf5556 397 if (s->version != PL110) {
cdbdb648 398 goto control;
4fbf5556 399 }
cdbdb648 400 imsc:
bdd5003a
PB
401 s->int_mask = val;
402 pl110_update(s);
403 break;
404 case 7: /* LCDControl */
4fbf5556 405 if (s->version != PL110) {
cdbdb648 406 goto imsc;
4fbf5556 407 }
cdbdb648 408 control:
bdd5003a
PB
409 s->cr = val;
410 s->bpp = (val >> 1) & 7;
411 if (pl110_enabled(s)) {
3023f332 412 qemu_console_resize(s->ds, s->cols, s->rows);
bdd5003a
PB
413 }
414 break;
415 case 10: /* LCDICR */
416 s->int_status &= ~val;
417 pl110_update(s);
418 break;
419 default:
375cb560
PM
420 qemu_log_mask(LOG_GUEST_ERROR,
421 "pl110_write: Bad offset %x\n", (int)offset);
bdd5003a
PB
422 }
423}
424
1a6b31ce
AK
425static const MemoryRegionOps pl110_ops = {
426 .read = pl110_read,
427 .write = pl110_write,
428 .endianness = DEVICE_NATIVE_ENDIAN,
bdd5003a
PB
429};
430
242ea2c6
PM
431static void pl110_mux_ctrl_set(void *opaque, int line, int level)
432{
433 pl110_state *s = (pl110_state *)opaque;
434 s->mux_ctrl = level;
435}
436
128939a9
PM
437static int vmstate_pl110_post_load(void *opaque, int version_id)
438{
439 pl110_state *s = opaque;
440 /* Make sure we redraw, and at the right size */
441 pl110_invalidate_display(s);
442 return 0;
443}
444
81a322d4 445static int pl110_init(SysBusDevice *dev)
bdd5003a 446{
2e9bdce5 447 pl110_state *s = FROM_SYSBUS(pl110_state, dev);
bdd5003a 448
1a6b31ce 449 memory_region_init_io(&s->iomem, &pl110_ops, s, "pl110", 0x1000);
750ecd44 450 sysbus_init_mmio(dev, &s->iomem);
2e9bdce5 451 sysbus_init_irq(dev, &s->irq);
242ea2c6 452 qdev_init_gpio_in(&s->busdev.qdev, pl110_mux_ctrl_set, 1);
3023f332
AL
453 s->ds = graphic_console_init(pl110_update_display,
454 pl110_invalidate_display,
455 NULL, NULL, s);
81a322d4 456 return 0;
bdd5003a 457}
2e9bdce5 458
81a322d4 459static int pl110_versatile_init(SysBusDevice *dev)
2e9bdce5
PB
460{
461 pl110_state *s = FROM_SYSBUS(pl110_state, dev);
4fbf5556
PM
462 s->version = PL110_VERSATILE;
463 return pl110_init(dev);
464}
465
466static int pl111_init(SysBusDevice *dev)
467{
468 pl110_state *s = FROM_SYSBUS(pl110_state, dev);
469 s->version = PL111;
81a322d4 470 return pl110_init(dev);
2e9bdce5
PB
471}
472
999e12bb
AL
473static void pl110_class_init(ObjectClass *klass, void *data)
474{
39bffca2 475 DeviceClass *dc = DEVICE_CLASS(klass);
999e12bb
AL
476 SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
477
478 k->init = pl110_init;
39bffca2
AL
479 dc->no_user = 1;
480 dc->vmsd = &vmstate_pl110;
999e12bb
AL
481}
482
8c43a6f0 483static const TypeInfo pl110_info = {
39bffca2
AL
484 .name = "pl110",
485 .parent = TYPE_SYS_BUS_DEVICE,
486 .instance_size = sizeof(pl110_state),
487 .class_init = pl110_class_init,
8c60d065
PM
488};
489
999e12bb
AL
490static void pl110_versatile_class_init(ObjectClass *klass, void *data)
491{
39bffca2 492 DeviceClass *dc = DEVICE_CLASS(klass);
999e12bb
AL
493 SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
494
495 k->init = pl110_versatile_init;
39bffca2
AL
496 dc->no_user = 1;
497 dc->vmsd = &vmstate_pl110;
999e12bb
AL
498}
499
8c43a6f0 500static const TypeInfo pl110_versatile_info = {
39bffca2
AL
501 .name = "pl110_versatile",
502 .parent = TYPE_SYS_BUS_DEVICE,
503 .instance_size = sizeof(pl110_state),
504 .class_init = pl110_versatile_class_init,
8c60d065
PM
505};
506
999e12bb
AL
507static void pl111_class_init(ObjectClass *klass, void *data)
508{
39bffca2 509 DeviceClass *dc = DEVICE_CLASS(klass);
999e12bb
AL
510 SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
511
512 k->init = pl111_init;
39bffca2
AL
513 dc->no_user = 1;
514 dc->vmsd = &vmstate_pl110;
999e12bb
AL
515}
516
8c43a6f0 517static const TypeInfo pl111_info = {
39bffca2
AL
518 .name = "pl111",
519 .parent = TYPE_SYS_BUS_DEVICE,
520 .instance_size = sizeof(pl110_state),
521 .class_init = pl111_class_init,
4fbf5556
PM
522};
523
83f7d43a 524static void pl110_register_types(void)
2e9bdce5 525{
39bffca2
AL
526 type_register_static(&pl110_info);
527 type_register_static(&pl110_versatile_info);
528 type_register_static(&pl111_info);
2e9bdce5
PB
529}
530
83f7d43a 531type_init(pl110_register_types)