]> git.proxmox.com Git - mirror_qemu.git/blame - hw/ppc/e500.c
Merge remote-tracking branch 'remotes/vivier/tags/m68k-for-6.0-pull-request' into...
[mirror_qemu.git] / hw / ppc / e500.c
CommitLineData
1db09b84 1/*
b3305981 2 * QEMU PowerPC e500-based platforms
1db09b84
AJ
3 *
4 * Copyright (C) 2009 Freescale Semiconductor, Inc. All rights reserved.
5 *
6 * Author: Yu Liu, <yu.liu@freescale.com>
7 *
8 * This file is derived from hw/ppc440_bamboo.c,
9 * the copyright for that material belongs to the original owners.
10 *
11 * This is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or
14 * (at your option) any later version.
15 */
16
0d75590d 17#include "qemu/osdep.h"
a8d25326 18#include "qemu-common.h"
2c65db5e 19#include "qemu/datadir.h"
ab3dd749 20#include "qemu/units.h"
da34e65c 21#include "qapi/error.h"
e6eaabeb 22#include "e500.h"
3eddc1be 23#include "e500-ccsr.h"
1422e32d 24#include "net/net.h"
1de7afc9 25#include "qemu/config-file.h"
0d09e41a 26#include "hw/char/serial.h"
a2cb15b0 27#include "hw/pci/pci.h"
4a18e7c9 28#include "hw/boards.h"
9c17d615
PB
29#include "sysemu/sysemu.h"
30#include "sysemu/kvm.h"
71e8a915 31#include "sysemu/reset.h"
54d31236 32#include "sysemu/runstate.h"
1db09b84 33#include "kvm_ppc.h"
9c17d615 34#include "sysemu/device_tree.h"
0d09e41a 35#include "hw/ppc/openpic.h"
8d085cf0 36#include "hw/ppc/openpic_kvm.h"
0d09e41a 37#include "hw/ppc/ppc.h"
a27bd6c7 38#include "hw/qdev-properties.h"
4a18e7c9 39#include "hw/loader.h"
ca20cf32 40#include "elf.h"
4a18e7c9 41#include "hw/sysbus.h"
022c62cb 42#include "exec/address-spaces.h"
1de7afc9 43#include "qemu/host-utils.h"
922a01a0 44#include "qemu/option.h"
0d09e41a 45#include "hw/pci-host/ppce500.h"
f7087343
AG
46#include "qemu/error-report.h"
47#include "hw/platform-bus.h"
fdfb7f2c 48#include "hw/net/fsl_etsec/etsec.h"
7abb479c 49#include "hw/i2c/i2c.h"
64552b6b 50#include "hw/irq.h"
1db09b84 51
cefd3cdb 52#define EPAPR_MAGIC (0x45504150)
1db09b84 53#define BINARY_DEVICE_TREE_FILE "mpc8544ds.dtb"
9dd5eba1 54#define DTC_LOAD_PAD 0x1800000
75bb6589 55#define DTC_PAD_MASK 0xFFFFF
ab3dd749 56#define DTB_MAX_SIZE (8 * MiB)
75bb6589
LY
57#define INITRD_LOAD_PAD 0x2000000
58#define INITRD_PAD_MASK 0xFFFFFF
1db09b84 59
ab3dd749 60#define RAM_SIZES_ALIGN (64 * MiB)
1db09b84 61
b3305981 62/* TODO: parameterize */
ed2bc496 63#define MPC8544_CCSRBAR_SIZE 0x00100000ULL
dffb1dc2 64#define MPC8544_MPIC_REGS_OFFSET 0x40000ULL
a911b7a9 65#define MPC8544_MSI_REGS_OFFSET 0x41600ULL
dffb1dc2
BB
66#define MPC8544_SERIAL0_REGS_OFFSET 0x4500ULL
67#define MPC8544_SERIAL1_REGS_OFFSET 0x4600ULL
68#define MPC8544_PCI_REGS_OFFSET 0x8000ULL
ed2bc496 69#define MPC8544_PCI_REGS_SIZE 0x1000ULL
dffb1dc2 70#define MPC8544_UTIL_OFFSET 0xe0000ULL
b88e77f4 71#define MPC8XXX_GPIO_OFFSET 0x000FF000ULL
7abb479c 72#define MPC8544_I2C_REGS_OFFSET 0x3000ULL
82e345f5 73#define MPC8XXX_GPIO_IRQ 47
7abb479c
AR
74#define MPC8544_I2C_IRQ 43
75#define RTC_REGS_OFFSET 0x68
1db09b84 76
0c36ab71
BM
77#define PLATFORM_CLK_FREQ_HZ (400 * 1000 * 1000)
78
3b989d49
AG
79struct boot_info
80{
81 uint32_t dt_base;
cba2026a 82 uint32_t dt_size;
3b989d49
AG
83 uint32_t entry;
84};
85
347dd79d
AG
86static uint32_t *pci_map_create(void *fdt, uint32_t mpic, int first_slot,
87 int nr_slots, int *len)
0dbc0798 88{
347dd79d
AG
89 int i = 0;
90 int slot;
91 int pci_irq;
9e2c1298 92 int host_irq;
347dd79d
AG
93 int last_slot = first_slot + nr_slots;
94 uint32_t *pci_map;
95
96 *len = nr_slots * 4 * 7 * sizeof(uint32_t);
97 pci_map = g_malloc(*len);
98
99 for (slot = first_slot; slot < last_slot; slot++) {
100 for (pci_irq = 0; pci_irq < 4; pci_irq++) {
101 pci_map[i++] = cpu_to_be32(slot << 11);
102 pci_map[i++] = cpu_to_be32(0x0);
103 pci_map[i++] = cpu_to_be32(0x0);
104 pci_map[i++] = cpu_to_be32(pci_irq + 1);
105 pci_map[i++] = cpu_to_be32(mpic);
9e2c1298
AG
106 host_irq = ppce500_pci_map_irq_slot(slot, pci_irq);
107 pci_map[i++] = cpu_to_be32(host_irq + 1);
347dd79d
AG
108 pci_map[i++] = cpu_to_be32(0x1);
109 }
0dbc0798 110 }
347dd79d
AG
111
112 assert((i * sizeof(uint32_t)) == *len);
113
114 return pci_map;
0dbc0798
AG
115}
116
a053a7ce
AG
117static void dt_serial_create(void *fdt, unsigned long long offset,
118 const char *soc, const char *mpic,
119 const char *alias, int idx, bool defcon)
120{
2fb513d3 121 char *ser;
a053a7ce 122
2fb513d3 123 ser = g_strdup_printf("%s/serial@%llx", soc, offset);
5a4348d1
PC
124 qemu_fdt_add_subnode(fdt, ser);
125 qemu_fdt_setprop_string(fdt, ser, "device_type", "serial");
126 qemu_fdt_setprop_string(fdt, ser, "compatible", "ns16550");
127 qemu_fdt_setprop_cells(fdt, ser, "reg", offset, 0x100);
128 qemu_fdt_setprop_cell(fdt, ser, "cell-index", idx);
11dbcc70 129 qemu_fdt_setprop_cell(fdt, ser, "clock-frequency", PLATFORM_CLK_FREQ_HZ);
5a4348d1
PC
130 qemu_fdt_setprop_cells(fdt, ser, "interrupts", 42, 2);
131 qemu_fdt_setprop_phandle(fdt, ser, "interrupt-parent", mpic);
132 qemu_fdt_setprop_string(fdt, "/aliases", alias, ser);
a053a7ce
AG
133
134 if (defcon) {
90ee4e01
ND
135 /*
136 * "linux,stdout-path" and "stdout" properties are deprecated by linux
137 * kernel. New platforms should only use the "stdout-path" property. Set
138 * the new property and continue using older property to remain
139 * compatible with the existing firmware.
140 */
5a4348d1 141 qemu_fdt_setprop_string(fdt, "/chosen", "linux,stdout-path", ser);
90ee4e01 142 qemu_fdt_setprop_string(fdt, "/chosen", "stdout-path", ser);
a053a7ce 143 }
2fb513d3 144 g_free(ser);
a053a7ce
AG
145}
146
b88e77f4
AG
147static void create_dt_mpc8xxx_gpio(void *fdt, const char *soc, const char *mpic)
148{
149 hwaddr mmio0 = MPC8XXX_GPIO_OFFSET;
150 int irq0 = MPC8XXX_GPIO_IRQ;
151 gchar *node = g_strdup_printf("%s/gpio@%"PRIx64, soc, mmio0);
016f7758
AG
152 gchar *poweroff = g_strdup_printf("%s/power-off", soc);
153 int gpio_ph;
b88e77f4
AG
154
155 qemu_fdt_add_subnode(fdt, node);
156 qemu_fdt_setprop_string(fdt, node, "compatible", "fsl,qoriq-gpio");
157 qemu_fdt_setprop_cells(fdt, node, "reg", mmio0, 0x1000);
158 qemu_fdt_setprop_cells(fdt, node, "interrupts", irq0, 0x2);
159 qemu_fdt_setprop_phandle(fdt, node, "interrupt-parent", mpic);
160 qemu_fdt_setprop_cells(fdt, node, "#gpio-cells", 2);
161 qemu_fdt_setprop(fdt, node, "gpio-controller", NULL, 0);
016f7758
AG
162 gpio_ph = qemu_fdt_alloc_phandle(fdt);
163 qemu_fdt_setprop_cell(fdt, node, "phandle", gpio_ph);
164 qemu_fdt_setprop_cell(fdt, node, "linux,phandle", gpio_ph);
165
166 /* Power Off Pin */
167 qemu_fdt_add_subnode(fdt, poweroff);
168 qemu_fdt_setprop_string(fdt, poweroff, "compatible", "gpio-poweroff");
169 qemu_fdt_setprop_cells(fdt, poweroff, "gpios", gpio_ph, 0, 0);
b88e77f4
AG
170
171 g_free(node);
016f7758 172 g_free(poweroff);
b88e77f4
AG
173}
174
7abb479c
AR
175static void dt_rtc_create(void *fdt, const char *i2c, const char *alias)
176{
177 int offset = RTC_REGS_OFFSET;
178
179 gchar *rtc = g_strdup_printf("%s/rtc@%"PRIx32, i2c, offset);
180 qemu_fdt_add_subnode(fdt, rtc);
181 qemu_fdt_setprop_string(fdt, rtc, "compatible", "pericom,pt7c4338");
182 qemu_fdt_setprop_cells(fdt, rtc, "reg", offset);
183 qemu_fdt_setprop_string(fdt, "/aliases", alias, rtc);
184
185 g_free(rtc);
186}
187
188static void dt_i2c_create(void *fdt, const char *soc, const char *mpic,
189 const char *alias)
190{
191 hwaddr mmio0 = MPC8544_I2C_REGS_OFFSET;
192 int irq0 = MPC8544_I2C_IRQ;
193
194 gchar *i2c = g_strdup_printf("%s/i2c@%"PRIx64, soc, mmio0);
195 qemu_fdt_add_subnode(fdt, i2c);
196 qemu_fdt_setprop_string(fdt, i2c, "device_type", "i2c");
197 qemu_fdt_setprop_string(fdt, i2c, "compatible", "fsl-i2c");
198 qemu_fdt_setprop_cells(fdt, i2c, "reg", mmio0, 0x14);
199 qemu_fdt_setprop_cells(fdt, i2c, "cell-index", 0);
200 qemu_fdt_setprop_cells(fdt, i2c, "interrupts", irq0, 0x2);
201 qemu_fdt_setprop_phandle(fdt, i2c, "interrupt-parent", mpic);
202 qemu_fdt_setprop_string(fdt, "/aliases", alias, i2c);
203
204 g_free(i2c);
205}
206
207
f7087343
AG
208typedef struct PlatformDevtreeData {
209 void *fdt;
210 const char *mpic;
211 int irq_start;
212 const char *node;
213 PlatformBusDevice *pbus;
214} PlatformDevtreeData;
215
fdfb7f2c
AG
216static int create_devtree_etsec(SysBusDevice *sbdev, PlatformDevtreeData *data)
217{
218 eTSEC *etsec = ETSEC_COMMON(sbdev);
219 PlatformBusDevice *pbus = data->pbus;
220 hwaddr mmio0 = platform_bus_get_mmio_addr(pbus, sbdev, 0);
221 int irq0 = platform_bus_get_irqn(pbus, sbdev, 0);
222 int irq1 = platform_bus_get_irqn(pbus, sbdev, 1);
223 int irq2 = platform_bus_get_irqn(pbus, sbdev, 2);
224 gchar *node = g_strdup_printf("/platform/ethernet@%"PRIx64, mmio0);
225 gchar *group = g_strdup_printf("%s/queue-group", node);
226 void *fdt = data->fdt;
227
228 assert((int64_t)mmio0 >= 0);
229 assert(irq0 >= 0);
230 assert(irq1 >= 0);
231 assert(irq2 >= 0);
232
233 qemu_fdt_add_subnode(fdt, node);
e5943b00 234 qemu_fdt_setprop(fdt, node, "ranges", NULL, 0);
fdfb7f2c
AG
235 qemu_fdt_setprop_string(fdt, node, "device_type", "network");
236 qemu_fdt_setprop_string(fdt, node, "compatible", "fsl,etsec2");
237 qemu_fdt_setprop_string(fdt, node, "model", "eTSEC");
238 qemu_fdt_setprop(fdt, node, "local-mac-address", etsec->conf.macaddr.a, 6);
239 qemu_fdt_setprop_cells(fdt, node, "fixed-link", 0, 1, 1000, 0, 0);
240
241 qemu_fdt_add_subnode(fdt, group);
242 qemu_fdt_setprop_cells(fdt, group, "reg", mmio0, 0x1000);
243 qemu_fdt_setprop_cells(fdt, group, "interrupts",
244 data->irq_start + irq0, 0x2,
245 data->irq_start + irq1, 0x2,
246 data->irq_start + irq2, 0x2);
247
248 g_free(node);
249 g_free(group);
250
251 return 0;
252}
253
4f01a637 254static void sysbus_device_create_devtree(SysBusDevice *sbdev, void *opaque)
f7087343
AG
255{
256 PlatformDevtreeData *data = opaque;
257 bool matched = false;
258
fdfb7f2c
AG
259 if (object_dynamic_cast(OBJECT(sbdev), TYPE_ETSEC_COMMON)) {
260 create_devtree_etsec(sbdev, data);
261 matched = true;
262 }
263
f7087343
AG
264 if (!matched) {
265 error_report("Device %s is not supported by this machine yet.",
266 qdev_fw_name(DEVICE(sbdev)));
267 exit(1);
268 }
f7087343
AG
269}
270
a3fc8396 271static void platform_bus_create_devtree(PPCE500MachineState *pms,
03f04809 272 void *fdt, const char *mpic)
f7087343 273{
a3fc8396 274 const PPCE500MachineClass *pmc = PPCE500_MACHINE_GET_CLASS(pms);
03f04809 275 gchar *node = g_strdup_printf("/platform@%"PRIx64, pmc->platform_bus_base);
f7087343 276 const char platcomp[] = "qemu,platform\0simple-bus";
03f04809
IM
277 uint64_t addr = pmc->platform_bus_base;
278 uint64_t size = pmc->platform_bus_size;
279 int irq_start = pmc->platform_bus_first_irq;
f7087343
AG
280
281 /* Create a /platform node that we can put all devices into */
282
283 qemu_fdt_add_subnode(fdt, node);
284 qemu_fdt_setprop(fdt, node, "compatible", platcomp, sizeof(platcomp));
285
286 /* Our platform bus region is less than 32bit big, so 1 cell is enough for
287 address and size */
288 qemu_fdt_setprop_cells(fdt, node, "#size-cells", 1);
289 qemu_fdt_setprop_cells(fdt, node, "#address-cells", 1);
290 qemu_fdt_setprop_cells(fdt, node, "ranges", 0, addr >> 32, addr, size);
291
292 qemu_fdt_setprop_phandle(fdt, node, "interrupt-parent", mpic);
293
a3fc8396
IM
294 /* Create dt nodes for dynamic devices */
295 PlatformDevtreeData data = {
296 .fdt = fdt,
297 .mpic = mpic,
298 .irq_start = irq_start,
299 .node = node,
300 .pbus = pms->pbus_dev,
301 };
f7087343 302
a3fc8396
IM
303 /* Loop through all dynamic sysbus devices and create nodes for them */
304 foreach_dynamic_sysbus_device(sysbus_device_create_devtree, &data);
f7087343
AG
305
306 g_free(node);
307}
308
03f04809 309static int ppce500_load_device_tree(PPCE500MachineState *pms,
a8170e5e
AK
310 hwaddr addr,
311 hwaddr initrd_base,
28290f37 312 hwaddr initrd_size,
903585de
AG
313 hwaddr kernel_base,
314 hwaddr kernel_size,
28290f37 315 bool dry_run)
1db09b84 316{
03f04809 317 MachineState *machine = MACHINE(pms);
fe6b6346 318 unsigned int smp_cpus = machine->smp.cpus;
03f04809 319 const PPCE500MachineClass *pmc = PPCE500_MACHINE_GET_CLASS(pms);
28290f37 320 CPUPPCState *env = first_cpu->env_ptr;
dbf916d8 321 int ret = -1;
3ef96221 322 uint64_t mem_reg_property[] = { 0, cpu_to_be64(machine->ram_size) };
7ec632b4 323 int fdt_size;
dbf916d8 324 void *fdt;
5de6b46d 325 uint8_t hypercall[16];
0c36ab71
BM
326 uint32_t clock_freq = PLATFORM_CLK_FREQ_HZ;
327 uint32_t tb_freq = PLATFORM_CLK_FREQ_HZ;
621d05e3 328 int i;
ebb9518a 329 char compatible_sb[] = "fsl,mpc8544-immr\0simple-bus";
2fb513d3
GK
330 char *soc;
331 char *mpic;
19ac9dea 332 uint32_t mpic_ph;
a911b7a9 333 uint32_t msi_ph;
2fb513d3
GK
334 char *gutil;
335 char *pci;
336 char *msi;
347dd79d
AG
337 uint32_t *pci_map = NULL;
338 int len;
3627757e
AG
339 uint32_t pci_ranges[14] =
340 {
03f04809
IM
341 0x2000000, 0x0, pmc->pci_mmio_bus_base,
342 pmc->pci_mmio_base >> 32, pmc->pci_mmio_base,
3627757e
AG
343 0x0, 0x20000000,
344
345 0x1000000, 0x0, 0x0,
03f04809 346 pmc->pci_pio_base >> 32, pmc->pci_pio_base,
3627757e
AG
347 0x0, 0x10000,
348 };
f2ce39b4
PB
349 const char *dtb_file = machine->dtb;
350 const char *toplevel_compat = machine->dt_compatible;
d1b93565
AG
351
352 if (dtb_file) {
353 char *filename;
354 filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, dtb_file);
355 if (!filename) {
356 goto out;
357 }
358
359 fdt = load_device_tree(filename, &fdt_size);
2343dd11 360 g_free(filename);
d1b93565
AG
361 if (!fdt) {
362 goto out;
363 }
364 goto done;
365 }
1db09b84 366
2636fcb6 367 fdt = create_device_tree(&fdt_size);
5cea8590
PB
368 if (fdt == NULL) {
369 goto out;
370 }
1db09b84
AJ
371
372 /* Manipulate device tree in memory. */
5a4348d1
PC
373 qemu_fdt_setprop_cell(fdt, "/", "#address-cells", 2);
374 qemu_fdt_setprop_cell(fdt, "/", "#size-cells", 2);
51b852b7 375
5a4348d1
PC
376 qemu_fdt_add_subnode(fdt, "/memory");
377 qemu_fdt_setprop_string(fdt, "/memory", "device_type", "memory");
378 qemu_fdt_setprop(fdt, "/memory", "reg", mem_reg_property,
379 sizeof(mem_reg_property));
1db09b84 380
5a4348d1 381 qemu_fdt_add_subnode(fdt, "/chosen");
3b989d49 382 if (initrd_size) {
5a4348d1
PC
383 ret = qemu_fdt_setprop_cell(fdt, "/chosen", "linux,initrd-start",
384 initrd_base);
3b989d49
AG
385 if (ret < 0) {
386 fprintf(stderr, "couldn't set /chosen/linux,initrd-start\n");
387 }
1db09b84 388
5a4348d1
PC
389 ret = qemu_fdt_setprop_cell(fdt, "/chosen", "linux,initrd-end",
390 (initrd_base + initrd_size));
3b989d49
AG
391 if (ret < 0) {
392 fprintf(stderr, "couldn't set /chosen/linux,initrd-end\n");
393 }
903585de
AG
394
395 }
396
397 if (kernel_base != -1ULL) {
398 qemu_fdt_setprop_cells(fdt, "/chosen", "qemu,boot-kernel",
399 kernel_base >> 32, kernel_base,
400 kernel_size >> 32, kernel_size);
3b989d49 401 }
1db09b84 402
5a4348d1 403 ret = qemu_fdt_setprop_string(fdt, "/chosen", "bootargs",
3ef96221 404 machine->kernel_cmdline);
1db09b84
AJ
405 if (ret < 0)
406 fprintf(stderr, "couldn't set /chosen/bootargs\n");
407
408 if (kvm_enabled()) {
911d6e7a
AG
409 /* Read out host's frequencies */
410 clock_freq = kvmppc_get_clockfreq();
411 tb_freq = kvmppc_get_tbfreq();
5de6b46d
AG
412
413 /* indicate KVM hypercall interface */
5a4348d1
PC
414 qemu_fdt_add_subnode(fdt, "/hypervisor");
415 qemu_fdt_setprop_string(fdt, "/hypervisor", "compatible",
416 "linux,kvm");
5de6b46d 417 kvmppc_get_hypercall(env, hypercall, sizeof(hypercall));
5a4348d1
PC
418 qemu_fdt_setprop(fdt, "/hypervisor", "hcall-instructions",
419 hypercall, sizeof(hypercall));
1a61a9ae
SY
420 /* if KVM supports the idle hcall, set property indicating this */
421 if (kvmppc_get_hasidle(env)) {
5a4348d1 422 qemu_fdt_setprop(fdt, "/hypervisor", "has-idle", NULL, 0);
1a61a9ae 423 }
1db09b84 424 }
3b989d49 425
625e665b 426 /* Create CPU nodes */
5a4348d1
PC
427 qemu_fdt_add_subnode(fdt, "/cpus");
428 qemu_fdt_setprop_cell(fdt, "/cpus", "#address-cells", 1);
429 qemu_fdt_setprop_cell(fdt, "/cpus", "#size-cells", 0);
625e665b 430
1e3debf0
AG
431 /* We need to generate the cpu nodes in reverse order, so Linux can pick
432 the first node as boot node and be happy */
433 for (i = smp_cpus - 1; i >= 0; i--) {
440c8152 434 CPUState *cpu;
2fb513d3 435 char *cpu_name;
03f04809 436 uint64_t cpu_release_addr = pmc->spin_base + (i * 0x20);
10f25a46 437
440c8152 438 cpu = qemu_get_cpu(i);
55e5c285 439 if (cpu == NULL) {
1e3debf0
AG
440 continue;
441 }
440c8152 442 env = cpu->env_ptr;
1e3debf0 443
2fb513d3 444 cpu_name = g_strdup_printf("/cpus/PowerPC,8544@%x", i);
5a4348d1
PC
445 qemu_fdt_add_subnode(fdt, cpu_name);
446 qemu_fdt_setprop_cell(fdt, cpu_name, "clock-frequency", clock_freq);
447 qemu_fdt_setprop_cell(fdt, cpu_name, "timebase-frequency", tb_freq);
448 qemu_fdt_setprop_string(fdt, cpu_name, "device_type", "cpu");
6d536570 449 qemu_fdt_setprop_cell(fdt, cpu_name, "reg", i);
5a4348d1
PC
450 qemu_fdt_setprop_cell(fdt, cpu_name, "d-cache-line-size",
451 env->dcache_line_size);
452 qemu_fdt_setprop_cell(fdt, cpu_name, "i-cache-line-size",
453 env->icache_line_size);
454 qemu_fdt_setprop_cell(fdt, cpu_name, "d-cache-size", 0x8000);
455 qemu_fdt_setprop_cell(fdt, cpu_name, "i-cache-size", 0x8000);
456 qemu_fdt_setprop_cell(fdt, cpu_name, "bus-frequency", 0);
55e5c285 457 if (cpu->cpu_index) {
5a4348d1
PC
458 qemu_fdt_setprop_string(fdt, cpu_name, "status", "disabled");
459 qemu_fdt_setprop_string(fdt, cpu_name, "enable-method",
460 "spin-table");
461 qemu_fdt_setprop_u64(fdt, cpu_name, "cpu-release-addr",
462 cpu_release_addr);
1e3debf0 463 } else {
5a4348d1 464 qemu_fdt_setprop_string(fdt, cpu_name, "status", "okay");
1e3debf0 465 }
2fb513d3 466 g_free(cpu_name);
1db09b84
AJ
467 }
468
5a4348d1 469 qemu_fdt_add_subnode(fdt, "/aliases");
5da96624 470 /* XXX These should go into their respective devices' code */
2fb513d3 471 soc = g_strdup_printf("/soc@%"PRIx64, pmc->ccsrbar_base);
5a4348d1
PC
472 qemu_fdt_add_subnode(fdt, soc);
473 qemu_fdt_setprop_string(fdt, soc, "device_type", "soc");
474 qemu_fdt_setprop(fdt, soc, "compatible", compatible_sb,
475 sizeof(compatible_sb));
476 qemu_fdt_setprop_cell(fdt, soc, "#address-cells", 1);
477 qemu_fdt_setprop_cell(fdt, soc, "#size-cells", 1);
478 qemu_fdt_setprop_cells(fdt, soc, "ranges", 0x0,
03f04809 479 pmc->ccsrbar_base >> 32, pmc->ccsrbar_base,
5a4348d1 480 MPC8544_CCSRBAR_SIZE);
5da96624 481 /* XXX should contain a reasonable value */
5a4348d1 482 qemu_fdt_setprop_cell(fdt, soc, "bus-frequency", 0);
5da96624 483
2fb513d3 484 mpic = g_strdup_printf("%s/pic@%llx", soc, MPC8544_MPIC_REGS_OFFSET);
5a4348d1
PC
485 qemu_fdt_add_subnode(fdt, mpic);
486 qemu_fdt_setprop_string(fdt, mpic, "device_type", "open-pic");
487 qemu_fdt_setprop_string(fdt, mpic, "compatible", "fsl,mpic");
488 qemu_fdt_setprop_cells(fdt, mpic, "reg", MPC8544_MPIC_REGS_OFFSET,
489 0x40000);
490 qemu_fdt_setprop_cell(fdt, mpic, "#address-cells", 0);
491 qemu_fdt_setprop_cell(fdt, mpic, "#interrupt-cells", 2);
492 mpic_ph = qemu_fdt_alloc_phandle(fdt);
493 qemu_fdt_setprop_cell(fdt, mpic, "phandle", mpic_ph);
494 qemu_fdt_setprop_cell(fdt, mpic, "linux,phandle", mpic_ph);
495 qemu_fdt_setprop(fdt, mpic, "interrupt-controller", NULL, 0);
19ac9dea 496
0cfc6e8d
AG
497 /*
498 * We have to generate ser1 first, because Linux takes the first
499 * device it finds in the dt as serial output device. And we generate
500 * devices in reverse order to the dt.
501 */
9bca0edb 502 if (serial_hd(1)) {
79c0ff2c
AG
503 dt_serial_create(fdt, MPC8544_SERIAL1_REGS_OFFSET,
504 soc, mpic, "serial1", 1, false);
505 }
506
9bca0edb 507 if (serial_hd(0)) {
79c0ff2c
AG
508 dt_serial_create(fdt, MPC8544_SERIAL0_REGS_OFFSET,
509 soc, mpic, "serial0", 0, true);
510 }
0cfc6e8d 511
7abb479c
AR
512 /* i2c */
513 dt_i2c_create(fdt, soc, mpic, "i2c");
514
515 dt_rtc_create(fdt, "i2c", "rtc");
516
517
2fb513d3
GK
518 gutil = g_strdup_printf("%s/global-utilities@%llx", soc,
519 MPC8544_UTIL_OFFSET);
5a4348d1
PC
520 qemu_fdt_add_subnode(fdt, gutil);
521 qemu_fdt_setprop_string(fdt, gutil, "compatible", "fsl,mpc8544-guts");
522 qemu_fdt_setprop_cells(fdt, gutil, "reg", MPC8544_UTIL_OFFSET, 0x1000);
523 qemu_fdt_setprop(fdt, gutil, "fsl,has-rstcr", NULL, 0);
2fb513d3 524 g_free(gutil);
f5038483 525
2fb513d3 526 msi = g_strdup_printf("/%s/msi@%llx", soc, MPC8544_MSI_REGS_OFFSET);
5a4348d1
PC
527 qemu_fdt_add_subnode(fdt, msi);
528 qemu_fdt_setprop_string(fdt, msi, "compatible", "fsl,mpic-msi");
529 qemu_fdt_setprop_cells(fdt, msi, "reg", MPC8544_MSI_REGS_OFFSET, 0x200);
530 msi_ph = qemu_fdt_alloc_phandle(fdt);
531 qemu_fdt_setprop_cells(fdt, msi, "msi-available-ranges", 0x0, 0x100);
532 qemu_fdt_setprop_phandle(fdt, msi, "interrupt-parent", mpic);
533 qemu_fdt_setprop_cells(fdt, msi, "interrupts",
a911b7a9
AG
534 0xe0, 0x0,
535 0xe1, 0x0,
536 0xe2, 0x0,
537 0xe3, 0x0,
538 0xe4, 0x0,
539 0xe5, 0x0,
540 0xe6, 0x0,
541 0xe7, 0x0);
5a4348d1
PC
542 qemu_fdt_setprop_cell(fdt, msi, "phandle", msi_ph);
543 qemu_fdt_setprop_cell(fdt, msi, "linux,phandle", msi_ph);
2fb513d3 544 g_free(msi);
a911b7a9 545
2fb513d3
GK
546 pci = g_strdup_printf("/pci@%llx",
547 pmc->ccsrbar_base + MPC8544_PCI_REGS_OFFSET);
5a4348d1
PC
548 qemu_fdt_add_subnode(fdt, pci);
549 qemu_fdt_setprop_cell(fdt, pci, "cell-index", 0);
550 qemu_fdt_setprop_string(fdt, pci, "compatible", "fsl,mpc8540-pci");
551 qemu_fdt_setprop_string(fdt, pci, "device_type", "pci");
552 qemu_fdt_setprop_cells(fdt, pci, "interrupt-map-mask", 0xf800, 0x0,
553 0x0, 0x7);
554 pci_map = pci_map_create(fdt, qemu_fdt_get_phandle(fdt, mpic),
03f04809 555 pmc->pci_first_slot, pmc->pci_nr_slots,
492ec48d 556 &len);
5a4348d1
PC
557 qemu_fdt_setprop(fdt, pci, "interrupt-map", pci_map, len);
558 qemu_fdt_setprop_phandle(fdt, pci, "interrupt-parent", mpic);
559 qemu_fdt_setprop_cells(fdt, pci, "interrupts", 24, 2);
560 qemu_fdt_setprop_cells(fdt, pci, "bus-range", 0, 255);
3627757e 561 for (i = 0; i < 14; i++) {
0dbc0798
AG
562 pci_ranges[i] = cpu_to_be32(pci_ranges[i]);
563 }
5a4348d1
PC
564 qemu_fdt_setprop_cell(fdt, pci, "fsl,msi", msi_ph);
565 qemu_fdt_setprop(fdt, pci, "ranges", pci_ranges, sizeof(pci_ranges));
2eaaac1f 566 qemu_fdt_setprop_cells(fdt, pci, "reg",
03f04809
IM
567 (pmc->ccsrbar_base + MPC8544_PCI_REGS_OFFSET) >> 32,
568 (pmc->ccsrbar_base + MPC8544_PCI_REGS_OFFSET),
2eaaac1f 569 0, 0x1000);
5a4348d1
PC
570 qemu_fdt_setprop_cell(fdt, pci, "clock-frequency", 66666666);
571 qemu_fdt_setprop_cell(fdt, pci, "#interrupt-cells", 1);
572 qemu_fdt_setprop_cell(fdt, pci, "#size-cells", 2);
573 qemu_fdt_setprop_cell(fdt, pci, "#address-cells", 3);
574 qemu_fdt_setprop_string(fdt, "/aliases", "pci0", pci);
2fb513d3 575 g_free(pci);
0dbc0798 576
03f04809 577 if (pmc->has_mpc8xxx_gpio) {
b88e77f4
AG
578 create_dt_mpc8xxx_gpio(fdt, soc, mpic);
579 }
2fb513d3 580 g_free(soc);
b88e77f4 581
a3fc8396
IM
582 if (pms->pbus_dev) {
583 platform_bus_create_devtree(pms, fdt, mpic);
f7087343 584 }
2fb513d3 585 g_free(mpic);
f7087343 586
03f04809 587 pmc->fixup_devtree(fdt);
e6eaabeb
SW
588
589 if (toplevel_compat) {
5a4348d1
PC
590 qemu_fdt_setprop(fdt, "/", "compatible", toplevel_compat,
591 strlen(toplevel_compat) + 1);
e6eaabeb
SW
592 }
593
d1b93565 594done:
28290f37 595 if (!dry_run) {
5a4348d1 596 qemu_fdt_dumpdtb(fdt, fdt_size);
28290f37 597 cpu_physical_memory_write(addr, fdt, fdt_size);
cba2026a 598 }
cba2026a 599 ret = fdt_size;
b2fb7a43 600 g_free(fdt);
7ec632b4 601
1db09b84 602out:
347dd79d 603 g_free(pci_map);
1db09b84 604
04088adb 605 return ret;
1db09b84
AJ
606}
607
28290f37 608typedef struct DeviceTreeParams {
03f04809 609 PPCE500MachineState *machine;
28290f37
AG
610 hwaddr addr;
611 hwaddr initrd_base;
612 hwaddr initrd_size;
903585de
AG
613 hwaddr kernel_base;
614 hwaddr kernel_size;
f7087343 615 Notifier notifier;
28290f37
AG
616} DeviceTreeParams;
617
618static void ppce500_reset_device_tree(void *opaque)
619{
620 DeviceTreeParams *p = opaque;
03f04809 621 ppce500_load_device_tree(p->machine, p->addr, p->initrd_base,
903585de
AG
622 p->initrd_size, p->kernel_base, p->kernel_size,
623 false);
28290f37
AG
624}
625
f7087343
AG
626static void ppce500_init_notify(Notifier *notifier, void *data)
627{
628 DeviceTreeParams *p = container_of(notifier, DeviceTreeParams, notifier);
629 ppce500_reset_device_tree(p);
630}
631
03f04809 632static int ppce500_prep_device_tree(PPCE500MachineState *machine,
28290f37
AG
633 hwaddr addr,
634 hwaddr initrd_base,
903585de
AG
635 hwaddr initrd_size,
636 hwaddr kernel_base,
637 hwaddr kernel_size)
28290f37
AG
638{
639 DeviceTreeParams *p = g_new(DeviceTreeParams, 1);
3ef96221 640 p->machine = machine;
28290f37
AG
641 p->addr = addr;
642 p->initrd_base = initrd_base;
643 p->initrd_size = initrd_size;
903585de
AG
644 p->kernel_base = kernel_base;
645 p->kernel_size = kernel_size;
28290f37
AG
646
647 qemu_register_reset(ppce500_reset_device_tree, p);
f7087343
AG
648 p->notifier.notify = ppce500_init_notify;
649 qemu_add_machine_init_done_notifier(&p->notifier);
28290f37
AG
650
651 /* Issue the device tree loader once, so that we get the size of the blob */
03f04809
IM
652 return ppce500_load_device_tree(machine, addr, initrd_base, initrd_size,
653 kernel_base, kernel_size, true);
28290f37
AG
654}
655
cba2026a 656/* Create -kernel TLB entries for BookE. */
a36848ff 657hwaddr booke206_page_size_to_tlb(uint64_t size)
d1e256fe 658{
ab3dd749 659 return 63 - clz64(size / KiB);
d1e256fe
AG
660}
661
cefd3cdb 662static int booke206_initial_map_tsize(CPUPPCState *env)
3b989d49 663{
cba2026a 664 struct boot_info *bi = env->load_info;
cefd3cdb 665 hwaddr dt_end;
cba2026a
AG
666 int ps;
667
668 /* Our initial TLB entry needs to cover everything from 0 to
669 the device tree top */
670 dt_end = bi->dt_base + bi->dt_size;
671 ps = booke206_page_size_to_tlb(dt_end) + 1;
fb37c302
AG
672 if (ps & 1) {
673 /* e500v2 can only do even TLB size bits */
674 ps++;
675 }
cefd3cdb
BB
676 return ps;
677}
678
679static uint64_t mmubooke_initial_mapsize(CPUPPCState *env)
680{
681 int tsize;
682
683 tsize = booke206_initial_map_tsize(env);
684 return (1ULL << 10 << tsize);
685}
686
687static void mmubooke_create_initial_mapping(CPUPPCState *env)
688{
689 ppcmas_tlb_t *tlb = booke206_get_tlbm(env, 1, 0, 0);
690 hwaddr size;
691 int ps;
692
693 ps = booke206_initial_map_tsize(env);
cba2026a 694 size = (ps << MAS1_TSIZE_SHIFT);
d1e256fe 695 tlb->mas1 = MAS1_VALID | size;
cba2026a
AG
696 tlb->mas2 = 0;
697 tlb->mas7_3 = 0;
d1e256fe 698 tlb->mas7_3 |= MAS3_UR | MAS3_UW | MAS3_UX | MAS3_SR | MAS3_SW | MAS3_SX;
93dd5e85
SW
699
700 env->tlb_dirty = true;
3b989d49
AG
701}
702
b3305981 703static void ppce500_cpu_reset_sec(void *opaque)
5c145dac 704{
38f92da6 705 PowerPCCPU *cpu = opaque;
259186a7 706 CPUState *cs = CPU(cpu);
5c145dac 707
259186a7 708 cpu_reset(cs);
5c145dac 709
27103424 710 cs->exception_index = EXCP_HLT;
3b989d49
AG
711}
712
b3305981 713static void ppce500_cpu_reset(void *opaque)
3b989d49 714{
38f92da6 715 PowerPCCPU *cpu = opaque;
259186a7 716 CPUState *cs = CPU(cpu);
38f92da6 717 CPUPPCState *env = &cpu->env;
3b989d49
AG
718 struct boot_info *bi = env->load_info;
719
259186a7 720 cpu_reset(cs);
3b989d49
AG
721
722 /* Set initial guest state. */
259186a7 723 cs->halted = 0;
ab3dd749 724 env->gpr[1] = (16 * MiB) - 8;
3b989d49 725 env->gpr[3] = bi->dt_base;
cefd3cdb
BB
726 env->gpr[4] = 0;
727 env->gpr[5] = 0;
728 env->gpr[6] = EPAPR_MAGIC;
729 env->gpr[7] = mmubooke_initial_mapsize(env);
730 env->gpr[8] = 0;
731 env->gpr[9] = 0;
3b989d49 732 env->nip = bi->entry;
cba2026a 733 mmubooke_create_initial_mapping(env);
3b989d49
AG
734}
735
03f04809 736static DeviceState *ppce500_init_mpic_qemu(PPCE500MachineState *pms,
2104d4f5 737 IrqLines *irqs)
82fc73b6 738{
82fc73b6
SW
739 DeviceState *dev;
740 SysBusDevice *s;
741 int i, j, k;
03f04809 742 MachineState *machine = MACHINE(pms);
fe6b6346 743 unsigned int smp_cpus = machine->smp.cpus;
03f04809 744 const PPCE500MachineClass *pmc = PPCE500_MACHINE_GET_CLASS(pms);
82fc73b6 745
3e80f690 746 dev = qdev_new(TYPE_OPENPIC);
d2623129 747 object_property_add_child(OBJECT(machine), "pic", OBJECT(dev));
03f04809 748 qdev_prop_set_uint32(dev, "model", pmc->mpic_version);
d85937e6
SW
749 qdev_prop_set_uint32(dev, "nb_cpus", smp_cpus);
750
82fc73b6 751 s = SYS_BUS_DEVICE(dev);
3c6ef471 752 sysbus_realize_and_unref(s, &error_fatal);
82fc73b6
SW
753
754 k = 0;
755 for (i = 0; i < smp_cpus; i++) {
756 for (j = 0; j < OPENPIC_OUTPUT_NB; j++) {
2104d4f5 757 sysbus_connect_irq(s, k++, irqs[i].irq[j]);
82fc73b6
SW
758 }
759 }
760
d85937e6
SW
761 return dev;
762}
763
03f04809 764static DeviceState *ppce500_init_mpic_kvm(const PPCE500MachineClass *pmc,
2104d4f5 765 IrqLines *irqs, Error **errp)
d85937e6
SW
766{
767 DeviceState *dev;
d85937e6 768 CPUState *cs;
d85937e6 769
3e80f690 770 dev = qdev_new(TYPE_KVM_OPENPIC);
03f04809 771 qdev_prop_set_uint32(dev, "model", pmc->mpic_version);
d85937e6 772
668f62ec 773 if (!sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), errp)) {
fe656ebd 774 object_unparent(OBJECT(dev));
d85937e6
SW
775 return NULL;
776 }
777
bdc44640 778 CPU_FOREACH(cs) {
d85937e6
SW
779 if (kvm_openpic_connect_vcpu(dev, cs)) {
780 fprintf(stderr, "%s: failed to connect vcpu to irqchip\n",
781 __func__);
782 abort();
783 }
784 }
785
786 return dev;
787}
788
03f04809 789static DeviceState *ppce500_init_mpic(PPCE500MachineState *pms,
c91c187f 790 MemoryRegion *ccsr,
2104d4f5 791 IrqLines *irqs)
d85937e6 792{
03f04809 793 const PPCE500MachineClass *pmc = PPCE500_MACHINE_GET_CLASS(pms);
d85937e6
SW
794 DeviceState *dev = NULL;
795 SysBusDevice *s;
d85937e6
SW
796
797 if (kvm_enabled()) {
fe656ebd 798 Error *err = NULL;
d85937e6 799
4376c40d 800 if (kvm_kernel_irqchip_allowed()) {
03f04809 801 dev = ppce500_init_mpic_kvm(pmc, irqs, &err);
d85937e6 802 }
4376c40d 803 if (kvm_kernel_irqchip_required() && !dev) {
c29b77f9
MA
804 error_reportf_err(err,
805 "kernel_irqchip requested but unavailable: ");
fe656ebd 806 exit(1);
d85937e6
SW
807 }
808 }
809
810 if (!dev) {
03f04809 811 dev = ppce500_init_mpic_qemu(pms, irqs);
d85937e6
SW
812 }
813
d85937e6 814 s = SYS_BUS_DEVICE(dev);
82fc73b6
SW
815 memory_region_add_subregion(ccsr, MPC8544_MPIC_REGS_OFFSET,
816 s->mmio[0].memory);
817
c91c187f 818 return dev;
82fc73b6
SW
819}
820
016f7758
AG
821static void ppce500_power_off(void *opaque, int line, int on)
822{
823 if (on) {
cf83f140 824 qemu_system_shutdown_request(SHUTDOWN_CAUSE_GUEST_SHUTDOWN);
016f7758
AG
825 }
826}
827
03f04809 828void ppce500_init(MachineState *machine)
1db09b84 829{
39186d8a 830 MemoryRegion *address_space_mem = get_system_memory();
03f04809
IM
831 PPCE500MachineState *pms = PPCE500_MACHINE(machine);
832 const PPCE500MachineClass *pmc = PPCE500_MACHINE_GET_CLASS(machine);
1db09b84 833 PCIBus *pci_bus;
e2684c0b 834 CPUPPCState *env = NULL;
3812c71f
AG
835 uint64_t loadaddr;
836 hwaddr kernel_base = -1LL;
837 int kernel_size = 0;
838 hwaddr dt_base = 0;
839 hwaddr initrd_base = 0;
840 int initrd_size = 0;
841 hwaddr cur_base = 0;
842 char *filename;
8d622594
DE
843 const char *payload_name;
844 bool kernel_as_payload;
3812c71f 845 hwaddr bios_entry = 0;
8d622594 846 target_long payload_size;
3812c71f
AG
847 struct boot_info *boot_info;
848 int dt_size;
82fc73b6 849 int i;
fe6b6346 850 unsigned int smp_cpus = machine->smp.cpus;
d575a6ce
BB
851 /* irq num for pin INTA, INTB, INTC and INTD is 1, 2, 3 and
852 * 4 respectively */
853 unsigned int pci_irq_nrs[PCI_NUM_PINS] = {1, 2, 3, 4};
2104d4f5 854 IrqLines *irqs;
c91c187f 855 DeviceState *dev, *mpicdev;
e2684c0b 856 CPUPPCState *firstenv = NULL;
3eddc1be 857 MemoryRegion *ccsr_addr_space;
dffb1dc2 858 SysBusDevice *s;
3eddc1be 859 PPCE500CCSRState *ccsr;
7abb479c 860 I2CBus *i2c;
1db09b84 861
2104d4f5 862 irqs = g_new0(IrqLines, smp_cpus);
e61c36d5 863 for (i = 0; i < smp_cpus; i++) {
397b457d 864 PowerPCCPU *cpu;
55e5c285 865 CPUState *cs;
e61c36d5 866 qemu_irq *input;
397b457d 867
a2c93f06 868 cpu = POWERPC_CPU(object_new(machine->cpu_type));
397b457d 869 env = &cpu->env;
55e5c285 870 cs = CPU(cpu);
1db09b84 871
00469dc3 872 if (env->mmu_model != POWERPC_MMU_BOOKE206) {
6f76b817
AF
873 error_report("MMU model %i not supported by this machine",
874 env->mmu_model);
00469dc3
VP
875 exit(1);
876 }
877
a2c93f06
TJB
878 /*
879 * Secondary CPU starts in halted state for now. Needs to change
880 * when implementing non-kernel boot.
881 */
882 object_property_set_bool(OBJECT(cs), "start-powered-off", i != 0,
883 &error_fatal);
884 qdev_realize_and_unref(DEVICE(cs), NULL, &error_fatal);
885
e61c36d5
AG
886 if (!firstenv) {
887 firstenv = env;
888 }
1db09b84 889
a915249f 890 input = (qemu_irq *)env->irq_inputs;
2104d4f5
GK
891 irqs[i].irq[OPENPIC_OUTPUT_INT] = input[PPCE500_INPUT_INT];
892 irqs[i].irq[OPENPIC_OUTPUT_CINT] = input[PPCE500_INPUT_CINT];
6a450df9 893 env->spr_cb[SPR_BOOKE_PIR].default_value = cs->cpu_index = i;
03f04809 894 env->mpic_iack = pmc->ccsrbar_base + MPC8544_MPIC_REGS_OFFSET + 0xa0;
3b989d49 895
0c36ab71 896 ppc_booke_timers_init(cpu, PLATFORM_CLK_FREQ_HZ, PPC_TIMER_E500);
e61c36d5
AG
897
898 /* Register reset handler */
5c145dac
AG
899 if (!i) {
900 /* Primary CPU */
901 struct boot_info *boot_info;
902 boot_info = g_malloc0(sizeof(struct boot_info));
b3305981 903 qemu_register_reset(ppce500_cpu_reset, cpu);
5c145dac
AG
904 env->load_info = boot_info;
905 } else {
906 /* Secondary CPUs */
b3305981 907 qemu_register_reset(ppce500_cpu_reset_sec, cpu);
5c145dac 908 }
e61c36d5 909 }
3b989d49 910
e61c36d5 911 env = firstenv;
3b989d49 912
3538e846
IM
913 if (!QEMU_IS_ALIGNED(machine->ram_size, RAM_SIZES_ALIGN)) {
914 error_report("RAM size must be multiple of %" PRIu64, RAM_SIZES_ALIGN);
915 exit(EXIT_FAILURE);
916 }
1db09b84
AJ
917
918 /* Register Memory */
97316645 919 memory_region_add_subregion(address_space_mem, 0, machine->ram);
1db09b84 920
3e80f690 921 dev = qdev_new("e500-ccsr");
3eddc1be 922 object_property_add_child(qdev_get_machine(), "e500-ccsr",
d2623129 923 OBJECT(dev));
3c6ef471 924 sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
3eddc1be
BB
925 ccsr = CCSR(dev);
926 ccsr_addr_space = &ccsr->ccsr_space;
03f04809 927 memory_region_add_subregion(address_space_mem, pmc->ccsrbar_base,
3eddc1be 928 ccsr_addr_space);
dffb1dc2 929
03f04809 930 mpicdev = ppce500_init_mpic(pms, ccsr_addr_space, irqs);
ef0efa1a 931 g_free(irqs);
d0b72631 932
1db09b84 933 /* Serial */
9bca0edb 934 if (serial_hd(0)) {
3eddc1be 935 serial_mm_init(ccsr_addr_space, MPC8544_SERIAL0_REGS_OFFSET,
c91c187f 936 0, qdev_get_gpio_in(mpicdev, 42), 399193,
9bca0edb 937 serial_hd(0), DEVICE_BIG_ENDIAN);
2d48377a 938 }
1db09b84 939
9bca0edb 940 if (serial_hd(1)) {
3eddc1be 941 serial_mm_init(ccsr_addr_space, MPC8544_SERIAL1_REGS_OFFSET,
c91c187f 942 0, qdev_get_gpio_in(mpicdev, 42), 399193,
9bca0edb 943 serial_hd(1), DEVICE_BIG_ENDIAN);
2d48377a 944 }
7abb479c 945 /* I2C */
3e80f690 946 dev = qdev_new("mpc-i2c");
7abb479c 947 s = SYS_BUS_DEVICE(dev);
3c6ef471 948 sysbus_realize_and_unref(s, &error_fatal);
7abb479c
AR
949 sysbus_connect_irq(s, 0, qdev_get_gpio_in(mpicdev, MPC8544_I2C_IRQ));
950 memory_region_add_subregion(ccsr_addr_space, MPC8544_I2C_REGS_OFFSET,
951 sysbus_mmio_get_region(s, 0));
952 i2c = (I2CBus *)qdev_get_child_bus(dev, "i2c");
1373b15b 953 i2c_slave_create_simple(i2c, "ds1338", RTC_REGS_OFFSET);
7abb479c 954
1db09b84 955
b0fb8423 956 /* General Utility device */
3e80f690 957 dev = qdev_new("mpc8544-guts");
dffb1dc2 958 s = SYS_BUS_DEVICE(dev);
3c6ef471 959 sysbus_realize_and_unref(s, &error_fatal);
3eddc1be 960 memory_region_add_subregion(ccsr_addr_space, MPC8544_UTIL_OFFSET,
dffb1dc2 961 sysbus_mmio_get_region(s, 0));
b0fb8423 962
1db09b84 963 /* PCI */
3e80f690 964 dev = qdev_new("e500-pcihost");
d2623129 965 object_property_add_child(qdev_get_machine(), "pci-host", OBJECT(dev));
03f04809 966 qdev_prop_set_uint32(dev, "first_slot", pmc->pci_first_slot);
3016dca0 967 qdev_prop_set_uint32(dev, "first_pin_irq", pci_irq_nrs[0]);
dffb1dc2 968 s = SYS_BUS_DEVICE(dev);
3c6ef471 969 sysbus_realize_and_unref(s, &error_fatal);
d575a6ce 970 for (i = 0; i < PCI_NUM_PINS; i++) {
c91c187f 971 sysbus_connect_irq(s, i, qdev_get_gpio_in(mpicdev, pci_irq_nrs[i]));
d575a6ce
BB
972 }
973
3eddc1be 974 memory_region_add_subregion(ccsr_addr_space, MPC8544_PCI_REGS_OFFSET,
dffb1dc2
BB
975 sysbus_mmio_get_region(s, 0));
976
d461e3b9 977 pci_bus = (PCIBus *)qdev_get_child_bus(dev, "pci.0");
1db09b84
AJ
978 if (!pci_bus)
979 printf("couldn't create PCI controller!\n");
980
1db09b84 981 if (pci_bus) {
1db09b84
AJ
982 /* Register network interfaces. */
983 for (i = 0; i < nb_nics; i++) {
52310c3f 984 pci_nic_init_nofail(&nd_table[i], pci_bus, "virtio-net-pci", NULL);
1db09b84
AJ
985 }
986 }
987
5c145dac 988 /* Register spinning region */
03f04809 989 sysbus_create_simple("e500-spin", pmc->spin_base, NULL);
5c145dac 990
03f04809 991 if (pmc->has_mpc8xxx_gpio) {
016f7758
AG
992 qemu_irq poweroff_irq;
993
3e80f690 994 dev = qdev_new("mpc8xxx_gpio");
b88e77f4 995 s = SYS_BUS_DEVICE(dev);
3c6ef471 996 sysbus_realize_and_unref(s, &error_fatal);
c91c187f 997 sysbus_connect_irq(s, 0, qdev_get_gpio_in(mpicdev, MPC8XXX_GPIO_IRQ));
b88e77f4
AG
998 memory_region_add_subregion(ccsr_addr_space, MPC8XXX_GPIO_OFFSET,
999 sysbus_mmio_get_region(s, 0));
016f7758
AG
1000
1001 /* Power Off GPIO at Pin 0 */
1002 poweroff_irq = qemu_allocate_irq(ppce500_power_off, NULL, 0);
1003 qdev_connect_gpio_out(dev, 0, poweroff_irq);
b88e77f4
AG
1004 }
1005
f7087343 1006 /* Platform Bus Device */
03f04809 1007 if (pmc->has_platform_bus) {
3e80f690 1008 dev = qdev_new(TYPE_PLATFORM_BUS_DEVICE);
f7087343 1009 dev->id = TYPE_PLATFORM_BUS_DEVICE;
03f04809
IM
1010 qdev_prop_set_uint32(dev, "num_irqs", pmc->platform_bus_num_irqs);
1011 qdev_prop_set_uint32(dev, "mmio_size", pmc->platform_bus_size);
3c6ef471 1012 sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
a3fc8396 1013 pms->pbus_dev = PLATFORM_BUS_DEVICE(dev);
f7087343 1014
a3fc8396 1015 s = SYS_BUS_DEVICE(pms->pbus_dev);
03f04809
IM
1016 for (i = 0; i < pmc->platform_bus_num_irqs; i++) {
1017 int irqn = pmc->platform_bus_first_irq + i;
c91c187f 1018 sysbus_connect_irq(s, i, qdev_get_gpio_in(mpicdev, irqn));
f7087343
AG
1019 }
1020
1021 memory_region_add_subregion(address_space_mem,
03f04809 1022 pmc->platform_bus_base,
f7087343
AG
1023 sysbus_mmio_get_region(s, 0));
1024 }
1025
8d622594
DE
1026 /*
1027 * Smart firmware defaults ahead!
1028 *
1029 * We follow the following table to select which payload we execute.
1030 *
1031 * -kernel | -bios | payload
1032 * ---------+-------+---------
1033 * N | Y | u-boot
1034 * N | N | u-boot
1035 * Y | Y | u-boot
1036 * Y | N | kernel
1037 *
1038 * This ensures backwards compatibility with how we used to expose
1039 * -kernel to users but allows them to run through u-boot as well.
1040 */
1041 kernel_as_payload = false;
cd7b9498 1042 if (machine->firmware == NULL) {
8d622594
DE
1043 if (machine->kernel_filename) {
1044 payload_name = machine->kernel_filename;
1045 kernel_as_payload = true;
1046 } else {
1047 payload_name = "u-boot.e500";
1048 }
1049 } else {
cd7b9498 1050 payload_name = machine->firmware;
8d622594
DE
1051 }
1052
1053 filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, payload_name);
3b4f50bd
PM
1054 if (!filename) {
1055 error_report("could not find firmware/kernel file '%s'", payload_name);
1056 exit(1);
1057 }
8d622594 1058
4366e1db 1059 payload_size = load_elf(filename, NULL, NULL, NULL,
6cdda0ff 1060 &bios_entry, &loadaddr, NULL, NULL,
8d622594
DE
1061 1, PPC_ELF_MACHINE, 0, 0);
1062 if (payload_size < 0) {
1063 /*
1064 * Hrm. No ELF image? Try a uImage, maybe someone is giving us an
1065 * ePAPR compliant kernel
1066 */
f831f955 1067 loadaddr = LOAD_UIMAGE_LOADADDR_INVALID;
8d622594
DE
1068 payload_size = load_uimage(filename, &bios_entry, &loadaddr, NULL,
1069 NULL, NULL);
1070 if (payload_size < 0) {
371b74e2 1071 error_report("could not load firmware '%s'", filename);
8d622594
DE
1072 exit(1);
1073 }
1074 }
1075
1076 g_free(filename);
1077
1078 if (kernel_as_payload) {
1079 kernel_base = loadaddr;
1080 kernel_size = payload_size;
1081 }
1082
1083 cur_base = loadaddr + payload_size;
ab3dd749 1084 if (cur_base < 32 * MiB) {
b4a5f24a 1085 /* u-boot occupies memory up to 32MB, so load blobs above */
ab3dd749 1086 cur_base = 32 * MiB;
b4a5f24a 1087 }
8d622594
DE
1088
1089 /* Load bare kernel only if no bios/u-boot has been provided */
1090 if (machine->kernel_filename && !kernel_as_payload) {
3812c71f
AG
1091 kernel_base = cur_base;
1092 kernel_size = load_image_targphys(machine->kernel_filename,
1093 cur_base,
3538e846 1094 machine->ram_size - cur_base);
1db09b84 1095 if (kernel_size < 0) {
6f76b817
AF
1096 error_report("could not load kernel '%s'",
1097 machine->kernel_filename);
1db09b84
AJ
1098 exit(1);
1099 }
528e536e 1100
3812c71f 1101 cur_base += kernel_size;
1db09b84
AJ
1102 }
1103
1104 /* Load initrd. */
3ef96221 1105 if (machine->initrd_filename) {
528e536e 1106 initrd_base = (cur_base + INITRD_LOAD_PAD) & ~INITRD_PAD_MASK;
3ef96221 1107 initrd_size = load_image_targphys(machine->initrd_filename, initrd_base,
3538e846 1108 machine->ram_size - initrd_base);
1db09b84
AJ
1109
1110 if (initrd_size < 0) {
6f76b817
AF
1111 error_report("could not load initial ram disk '%s'",
1112 machine->initrd_filename);
1db09b84
AJ
1113 exit(1);
1114 }
528e536e
AG
1115
1116 cur_base = initrd_base + initrd_size;
1db09b84
AJ
1117 }
1118
3812c71f 1119 /*
8d622594
DE
1120 * Reserve space for dtb behind the kernel image because Linux has a bug
1121 * where it can only handle the dtb if it's within the first 64MB of where
1122 * <kernel> starts. dtb cannot not reach initrd_base because INITRD_LOAD_PAD
1123 * ensures enough space between kernel and initrd.
3812c71f 1124 */
8d622594 1125 dt_base = (loadaddr + payload_size + DTC_LOAD_PAD) & ~DTC_PAD_MASK;
3538e846 1126 if (dt_base + DTB_MAX_SIZE > machine->ram_size) {
371b74e2 1127 error_report("not enough memory for device tree");
1db09b84 1128 exit(1);
3812c71f 1129 }
1db09b84 1130
03f04809 1131 dt_size = ppce500_prep_device_tree(pms, dt_base,
3812c71f
AG
1132 initrd_base, initrd_size,
1133 kernel_base, kernel_size);
1134 if (dt_size < 0) {
6f76b817 1135 error_report("couldn't load device tree");
3812c71f 1136 exit(1);
1db09b84 1137 }
3812c71f
AG
1138 assert(dt_size < DTB_MAX_SIZE);
1139
1140 boot_info = env->load_info;
1141 boot_info->entry = bios_entry;
1142 boot_info->dt_base = dt_base;
1143 boot_info->dt_size = dt_size;
1db09b84 1144}
3eddc1be 1145
d0c2b0d0 1146static void e500_ccsr_initfn(Object *obj)
3eddc1be 1147{
d0c2b0d0
XZ
1148 PPCE500CCSRState *ccsr = CCSR(obj);
1149 memory_region_init(&ccsr->ccsr_space, obj, "e500-ccsr",
3eddc1be 1150 MPC8544_CCSRBAR_SIZE);
3eddc1be
BB
1151}
1152
1153static const TypeInfo e500_ccsr_info = {
1154 .name = TYPE_CCSR,
1155 .parent = TYPE_SYS_BUS_DEVICE,
1156 .instance_size = sizeof(PPCE500CCSRState),
d0c2b0d0 1157 .instance_init = e500_ccsr_initfn,
3eddc1be
BB
1158};
1159
03f04809
IM
1160static const TypeInfo ppce500_info = {
1161 .name = TYPE_PPCE500_MACHINE,
1162 .parent = TYPE_MACHINE,
1163 .abstract = true,
a3fc8396 1164 .instance_size = sizeof(PPCE500MachineState),
03f04809
IM
1165 .class_size = sizeof(PPCE500MachineClass),
1166};
1167
3eddc1be
BB
1168static void e500_register_types(void)
1169{
1170 type_register_static(&e500_ccsr_info);
03f04809 1171 type_register_static(&ppce500_info);
3eddc1be
BB
1172}
1173
1174type_init(e500_register_types)