]> git.proxmox.com Git - mirror_qemu.git/blame - hw/ppc/e500.c
hw/s390x/3270-ccw: avoid taking address of fields in packed struct
[mirror_qemu.git] / hw / ppc / e500.c
CommitLineData
1db09b84 1/*
b3305981 2 * QEMU PowerPC e500-based platforms
1db09b84
AJ
3 *
4 * Copyright (C) 2009 Freescale Semiconductor, Inc. All rights reserved.
5 *
6 * Author: Yu Liu, <yu.liu@freescale.com>
7 *
8 * This file is derived from hw/ppc440_bamboo.c,
9 * the copyright for that material belongs to the original owners.
10 *
11 * This is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or
14 * (at your option) any later version.
15 */
16
0d75590d 17#include "qemu/osdep.h"
ab3dd749 18#include "qemu/units.h"
da34e65c 19#include "qapi/error.h"
e6eaabeb 20#include "e500.h"
3eddc1be 21#include "e500-ccsr.h"
1422e32d 22#include "net/net.h"
1de7afc9 23#include "qemu/config-file.h"
4a18e7c9 24#include "hw/hw.h"
0d09e41a 25#include "hw/char/serial.h"
a2cb15b0 26#include "hw/pci/pci.h"
4a18e7c9 27#include "hw/boards.h"
9c17d615
PB
28#include "sysemu/sysemu.h"
29#include "sysemu/kvm.h"
1db09b84 30#include "kvm_ppc.h"
9c17d615 31#include "sysemu/device_tree.h"
0d09e41a 32#include "hw/ppc/openpic.h"
8d085cf0 33#include "hw/ppc/openpic_kvm.h"
0d09e41a 34#include "hw/ppc/ppc.h"
4a18e7c9 35#include "hw/loader.h"
ca20cf32 36#include "elf.h"
4a18e7c9 37#include "hw/sysbus.h"
022c62cb 38#include "exec/address-spaces.h"
1de7afc9 39#include "qemu/host-utils.h"
922a01a0 40#include "qemu/option.h"
0d09e41a 41#include "hw/pci-host/ppce500.h"
f7087343
AG
42#include "qemu/error-report.h"
43#include "hw/platform-bus.h"
fdfb7f2c 44#include "hw/net/fsl_etsec/etsec.h"
7abb479c 45#include "hw/i2c/i2c.h"
1db09b84 46
cefd3cdb 47#define EPAPR_MAGIC (0x45504150)
1db09b84 48#define BINARY_DEVICE_TREE_FILE "mpc8544ds.dtb"
9dd5eba1 49#define DTC_LOAD_PAD 0x1800000
75bb6589 50#define DTC_PAD_MASK 0xFFFFF
ab3dd749 51#define DTB_MAX_SIZE (8 * MiB)
75bb6589
LY
52#define INITRD_LOAD_PAD 0x2000000
53#define INITRD_PAD_MASK 0xFFFFFF
1db09b84 54
ab3dd749 55#define RAM_SIZES_ALIGN (64 * MiB)
1db09b84 56
b3305981 57/* TODO: parameterize */
ed2bc496 58#define MPC8544_CCSRBAR_SIZE 0x00100000ULL
dffb1dc2 59#define MPC8544_MPIC_REGS_OFFSET 0x40000ULL
a911b7a9 60#define MPC8544_MSI_REGS_OFFSET 0x41600ULL
dffb1dc2
BB
61#define MPC8544_SERIAL0_REGS_OFFSET 0x4500ULL
62#define MPC8544_SERIAL1_REGS_OFFSET 0x4600ULL
63#define MPC8544_PCI_REGS_OFFSET 0x8000ULL
ed2bc496 64#define MPC8544_PCI_REGS_SIZE 0x1000ULL
dffb1dc2 65#define MPC8544_UTIL_OFFSET 0xe0000ULL
b88e77f4 66#define MPC8XXX_GPIO_OFFSET 0x000FF000ULL
7abb479c 67#define MPC8544_I2C_REGS_OFFSET 0x3000ULL
82e345f5 68#define MPC8XXX_GPIO_IRQ 47
7abb479c
AR
69#define MPC8544_I2C_IRQ 43
70#define RTC_REGS_OFFSET 0x68
1db09b84 71
3b989d49
AG
72struct boot_info
73{
74 uint32_t dt_base;
cba2026a 75 uint32_t dt_size;
3b989d49
AG
76 uint32_t entry;
77};
78
347dd79d
AG
79static uint32_t *pci_map_create(void *fdt, uint32_t mpic, int first_slot,
80 int nr_slots, int *len)
0dbc0798 81{
347dd79d
AG
82 int i = 0;
83 int slot;
84 int pci_irq;
9e2c1298 85 int host_irq;
347dd79d
AG
86 int last_slot = first_slot + nr_slots;
87 uint32_t *pci_map;
88
89 *len = nr_slots * 4 * 7 * sizeof(uint32_t);
90 pci_map = g_malloc(*len);
91
92 for (slot = first_slot; slot < last_slot; slot++) {
93 for (pci_irq = 0; pci_irq < 4; pci_irq++) {
94 pci_map[i++] = cpu_to_be32(slot << 11);
95 pci_map[i++] = cpu_to_be32(0x0);
96 pci_map[i++] = cpu_to_be32(0x0);
97 pci_map[i++] = cpu_to_be32(pci_irq + 1);
98 pci_map[i++] = cpu_to_be32(mpic);
9e2c1298
AG
99 host_irq = ppce500_pci_map_irq_slot(slot, pci_irq);
100 pci_map[i++] = cpu_to_be32(host_irq + 1);
347dd79d
AG
101 pci_map[i++] = cpu_to_be32(0x1);
102 }
0dbc0798 103 }
347dd79d
AG
104
105 assert((i * sizeof(uint32_t)) == *len);
106
107 return pci_map;
0dbc0798
AG
108}
109
a053a7ce
AG
110static void dt_serial_create(void *fdt, unsigned long long offset,
111 const char *soc, const char *mpic,
112 const char *alias, int idx, bool defcon)
113{
2fb513d3 114 char *ser;
a053a7ce 115
2fb513d3 116 ser = g_strdup_printf("%s/serial@%llx", soc, offset);
5a4348d1
PC
117 qemu_fdt_add_subnode(fdt, ser);
118 qemu_fdt_setprop_string(fdt, ser, "device_type", "serial");
119 qemu_fdt_setprop_string(fdt, ser, "compatible", "ns16550");
120 qemu_fdt_setprop_cells(fdt, ser, "reg", offset, 0x100);
121 qemu_fdt_setprop_cell(fdt, ser, "cell-index", idx);
122 qemu_fdt_setprop_cell(fdt, ser, "clock-frequency", 0);
123 qemu_fdt_setprop_cells(fdt, ser, "interrupts", 42, 2);
124 qemu_fdt_setprop_phandle(fdt, ser, "interrupt-parent", mpic);
125 qemu_fdt_setprop_string(fdt, "/aliases", alias, ser);
a053a7ce
AG
126
127 if (defcon) {
90ee4e01
ND
128 /*
129 * "linux,stdout-path" and "stdout" properties are deprecated by linux
130 * kernel. New platforms should only use the "stdout-path" property. Set
131 * the new property and continue using older property to remain
132 * compatible with the existing firmware.
133 */
5a4348d1 134 qemu_fdt_setprop_string(fdt, "/chosen", "linux,stdout-path", ser);
90ee4e01 135 qemu_fdt_setprop_string(fdt, "/chosen", "stdout-path", ser);
a053a7ce 136 }
2fb513d3 137 g_free(ser);
a053a7ce
AG
138}
139
b88e77f4
AG
140static void create_dt_mpc8xxx_gpio(void *fdt, const char *soc, const char *mpic)
141{
142 hwaddr mmio0 = MPC8XXX_GPIO_OFFSET;
143 int irq0 = MPC8XXX_GPIO_IRQ;
144 gchar *node = g_strdup_printf("%s/gpio@%"PRIx64, soc, mmio0);
016f7758
AG
145 gchar *poweroff = g_strdup_printf("%s/power-off", soc);
146 int gpio_ph;
b88e77f4
AG
147
148 qemu_fdt_add_subnode(fdt, node);
149 qemu_fdt_setprop_string(fdt, node, "compatible", "fsl,qoriq-gpio");
150 qemu_fdt_setprop_cells(fdt, node, "reg", mmio0, 0x1000);
151 qemu_fdt_setprop_cells(fdt, node, "interrupts", irq0, 0x2);
152 qemu_fdt_setprop_phandle(fdt, node, "interrupt-parent", mpic);
153 qemu_fdt_setprop_cells(fdt, node, "#gpio-cells", 2);
154 qemu_fdt_setprop(fdt, node, "gpio-controller", NULL, 0);
016f7758
AG
155 gpio_ph = qemu_fdt_alloc_phandle(fdt);
156 qemu_fdt_setprop_cell(fdt, node, "phandle", gpio_ph);
157 qemu_fdt_setprop_cell(fdt, node, "linux,phandle", gpio_ph);
158
159 /* Power Off Pin */
160 qemu_fdt_add_subnode(fdt, poweroff);
161 qemu_fdt_setprop_string(fdt, poweroff, "compatible", "gpio-poweroff");
162 qemu_fdt_setprop_cells(fdt, poweroff, "gpios", gpio_ph, 0, 0);
b88e77f4
AG
163
164 g_free(node);
016f7758 165 g_free(poweroff);
b88e77f4
AG
166}
167
7abb479c
AR
168static void dt_rtc_create(void *fdt, const char *i2c, const char *alias)
169{
170 int offset = RTC_REGS_OFFSET;
171
172 gchar *rtc = g_strdup_printf("%s/rtc@%"PRIx32, i2c, offset);
173 qemu_fdt_add_subnode(fdt, rtc);
174 qemu_fdt_setprop_string(fdt, rtc, "compatible", "pericom,pt7c4338");
175 qemu_fdt_setprop_cells(fdt, rtc, "reg", offset);
176 qemu_fdt_setprop_string(fdt, "/aliases", alias, rtc);
177
178 g_free(rtc);
179}
180
181static void dt_i2c_create(void *fdt, const char *soc, const char *mpic,
182 const char *alias)
183{
184 hwaddr mmio0 = MPC8544_I2C_REGS_OFFSET;
185 int irq0 = MPC8544_I2C_IRQ;
186
187 gchar *i2c = g_strdup_printf("%s/i2c@%"PRIx64, soc, mmio0);
188 qemu_fdt_add_subnode(fdt, i2c);
189 qemu_fdt_setprop_string(fdt, i2c, "device_type", "i2c");
190 qemu_fdt_setprop_string(fdt, i2c, "compatible", "fsl-i2c");
191 qemu_fdt_setprop_cells(fdt, i2c, "reg", mmio0, 0x14);
192 qemu_fdt_setprop_cells(fdt, i2c, "cell-index", 0);
193 qemu_fdt_setprop_cells(fdt, i2c, "interrupts", irq0, 0x2);
194 qemu_fdt_setprop_phandle(fdt, i2c, "interrupt-parent", mpic);
195 qemu_fdt_setprop_string(fdt, "/aliases", alias, i2c);
196
197 g_free(i2c);
198}
199
200
f7087343
AG
201typedef struct PlatformDevtreeData {
202 void *fdt;
203 const char *mpic;
204 int irq_start;
205 const char *node;
206 PlatformBusDevice *pbus;
207} PlatformDevtreeData;
208
fdfb7f2c
AG
209static int create_devtree_etsec(SysBusDevice *sbdev, PlatformDevtreeData *data)
210{
211 eTSEC *etsec = ETSEC_COMMON(sbdev);
212 PlatformBusDevice *pbus = data->pbus;
213 hwaddr mmio0 = platform_bus_get_mmio_addr(pbus, sbdev, 0);
214 int irq0 = platform_bus_get_irqn(pbus, sbdev, 0);
215 int irq1 = platform_bus_get_irqn(pbus, sbdev, 1);
216 int irq2 = platform_bus_get_irqn(pbus, sbdev, 2);
217 gchar *node = g_strdup_printf("/platform/ethernet@%"PRIx64, mmio0);
218 gchar *group = g_strdup_printf("%s/queue-group", node);
219 void *fdt = data->fdt;
220
221 assert((int64_t)mmio0 >= 0);
222 assert(irq0 >= 0);
223 assert(irq1 >= 0);
224 assert(irq2 >= 0);
225
226 qemu_fdt_add_subnode(fdt, node);
227 qemu_fdt_setprop_string(fdt, node, "device_type", "network");
228 qemu_fdt_setprop_string(fdt, node, "compatible", "fsl,etsec2");
229 qemu_fdt_setprop_string(fdt, node, "model", "eTSEC");
230 qemu_fdt_setprop(fdt, node, "local-mac-address", etsec->conf.macaddr.a, 6);
231 qemu_fdt_setprop_cells(fdt, node, "fixed-link", 0, 1, 1000, 0, 0);
232
233 qemu_fdt_add_subnode(fdt, group);
234 qemu_fdt_setprop_cells(fdt, group, "reg", mmio0, 0x1000);
235 qemu_fdt_setprop_cells(fdt, group, "interrupts",
236 data->irq_start + irq0, 0x2,
237 data->irq_start + irq1, 0x2,
238 data->irq_start + irq2, 0x2);
239
240 g_free(node);
241 g_free(group);
242
243 return 0;
244}
245
4f01a637 246static void sysbus_device_create_devtree(SysBusDevice *sbdev, void *opaque)
f7087343
AG
247{
248 PlatformDevtreeData *data = opaque;
249 bool matched = false;
250
fdfb7f2c
AG
251 if (object_dynamic_cast(OBJECT(sbdev), TYPE_ETSEC_COMMON)) {
252 create_devtree_etsec(sbdev, data);
253 matched = true;
254 }
255
f7087343
AG
256 if (!matched) {
257 error_report("Device %s is not supported by this machine yet.",
258 qdev_fw_name(DEVICE(sbdev)));
259 exit(1);
260 }
f7087343
AG
261}
262
a3fc8396 263static void platform_bus_create_devtree(PPCE500MachineState *pms,
03f04809 264 void *fdt, const char *mpic)
f7087343 265{
a3fc8396 266 const PPCE500MachineClass *pmc = PPCE500_MACHINE_GET_CLASS(pms);
03f04809 267 gchar *node = g_strdup_printf("/platform@%"PRIx64, pmc->platform_bus_base);
f7087343 268 const char platcomp[] = "qemu,platform\0simple-bus";
03f04809
IM
269 uint64_t addr = pmc->platform_bus_base;
270 uint64_t size = pmc->platform_bus_size;
271 int irq_start = pmc->platform_bus_first_irq;
f7087343
AG
272
273 /* Create a /platform node that we can put all devices into */
274
275 qemu_fdt_add_subnode(fdt, node);
276 qemu_fdt_setprop(fdt, node, "compatible", platcomp, sizeof(platcomp));
277
278 /* Our platform bus region is less than 32bit big, so 1 cell is enough for
279 address and size */
280 qemu_fdt_setprop_cells(fdt, node, "#size-cells", 1);
281 qemu_fdt_setprop_cells(fdt, node, "#address-cells", 1);
282 qemu_fdt_setprop_cells(fdt, node, "ranges", 0, addr >> 32, addr, size);
283
284 qemu_fdt_setprop_phandle(fdt, node, "interrupt-parent", mpic);
285
a3fc8396
IM
286 /* Create dt nodes for dynamic devices */
287 PlatformDevtreeData data = {
288 .fdt = fdt,
289 .mpic = mpic,
290 .irq_start = irq_start,
291 .node = node,
292 .pbus = pms->pbus_dev,
293 };
f7087343 294
a3fc8396
IM
295 /* Loop through all dynamic sysbus devices and create nodes for them */
296 foreach_dynamic_sysbus_device(sysbus_device_create_devtree, &data);
f7087343
AG
297
298 g_free(node);
299}
300
03f04809 301static int ppce500_load_device_tree(PPCE500MachineState *pms,
a8170e5e
AK
302 hwaddr addr,
303 hwaddr initrd_base,
28290f37 304 hwaddr initrd_size,
903585de
AG
305 hwaddr kernel_base,
306 hwaddr kernel_size,
28290f37 307 bool dry_run)
1db09b84 308{
03f04809
IM
309 MachineState *machine = MACHINE(pms);
310 const PPCE500MachineClass *pmc = PPCE500_MACHINE_GET_CLASS(pms);
28290f37 311 CPUPPCState *env = first_cpu->env_ptr;
dbf916d8 312 int ret = -1;
3ef96221 313 uint64_t mem_reg_property[] = { 0, cpu_to_be64(machine->ram_size) };
7ec632b4 314 int fdt_size;
dbf916d8 315 void *fdt;
5de6b46d 316 uint8_t hypercall[16];
911d6e7a
AG
317 uint32_t clock_freq = 400000000;
318 uint32_t tb_freq = 400000000;
621d05e3 319 int i;
ebb9518a 320 char compatible_sb[] = "fsl,mpc8544-immr\0simple-bus";
2fb513d3
GK
321 char *soc;
322 char *mpic;
19ac9dea 323 uint32_t mpic_ph;
a911b7a9 324 uint32_t msi_ph;
2fb513d3
GK
325 char *gutil;
326 char *pci;
327 char *msi;
347dd79d
AG
328 uint32_t *pci_map = NULL;
329 int len;
3627757e
AG
330 uint32_t pci_ranges[14] =
331 {
03f04809
IM
332 0x2000000, 0x0, pmc->pci_mmio_bus_base,
333 pmc->pci_mmio_base >> 32, pmc->pci_mmio_base,
3627757e
AG
334 0x0, 0x20000000,
335
336 0x1000000, 0x0, 0x0,
03f04809 337 pmc->pci_pio_base >> 32, pmc->pci_pio_base,
3627757e
AG
338 0x0, 0x10000,
339 };
2ff3de68
MA
340 QemuOpts *machine_opts = qemu_get_machine_opts();
341 const char *dtb_file = qemu_opt_get(machine_opts, "dtb");
342 const char *toplevel_compat = qemu_opt_get(machine_opts, "dt_compatible");
d1b93565
AG
343
344 if (dtb_file) {
345 char *filename;
346 filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, dtb_file);
347 if (!filename) {
348 goto out;
349 }
350
351 fdt = load_device_tree(filename, &fdt_size);
2343dd11 352 g_free(filename);
d1b93565
AG
353 if (!fdt) {
354 goto out;
355 }
356 goto done;
357 }
1db09b84 358
2636fcb6 359 fdt = create_device_tree(&fdt_size);
5cea8590
PB
360 if (fdt == NULL) {
361 goto out;
362 }
1db09b84
AJ
363
364 /* Manipulate device tree in memory. */
5a4348d1
PC
365 qemu_fdt_setprop_cell(fdt, "/", "#address-cells", 2);
366 qemu_fdt_setprop_cell(fdt, "/", "#size-cells", 2);
51b852b7 367
5a4348d1
PC
368 qemu_fdt_add_subnode(fdt, "/memory");
369 qemu_fdt_setprop_string(fdt, "/memory", "device_type", "memory");
370 qemu_fdt_setprop(fdt, "/memory", "reg", mem_reg_property,
371 sizeof(mem_reg_property));
1db09b84 372
5a4348d1 373 qemu_fdt_add_subnode(fdt, "/chosen");
3b989d49 374 if (initrd_size) {
5a4348d1
PC
375 ret = qemu_fdt_setprop_cell(fdt, "/chosen", "linux,initrd-start",
376 initrd_base);
3b989d49
AG
377 if (ret < 0) {
378 fprintf(stderr, "couldn't set /chosen/linux,initrd-start\n");
379 }
1db09b84 380
5a4348d1
PC
381 ret = qemu_fdt_setprop_cell(fdt, "/chosen", "linux,initrd-end",
382 (initrd_base + initrd_size));
3b989d49
AG
383 if (ret < 0) {
384 fprintf(stderr, "couldn't set /chosen/linux,initrd-end\n");
385 }
903585de
AG
386
387 }
388
389 if (kernel_base != -1ULL) {
390 qemu_fdt_setprop_cells(fdt, "/chosen", "qemu,boot-kernel",
391 kernel_base >> 32, kernel_base,
392 kernel_size >> 32, kernel_size);
3b989d49 393 }
1db09b84 394
5a4348d1 395 ret = qemu_fdt_setprop_string(fdt, "/chosen", "bootargs",
3ef96221 396 machine->kernel_cmdline);
1db09b84
AJ
397 if (ret < 0)
398 fprintf(stderr, "couldn't set /chosen/bootargs\n");
399
400 if (kvm_enabled()) {
911d6e7a
AG
401 /* Read out host's frequencies */
402 clock_freq = kvmppc_get_clockfreq();
403 tb_freq = kvmppc_get_tbfreq();
5de6b46d
AG
404
405 /* indicate KVM hypercall interface */
5a4348d1
PC
406 qemu_fdt_add_subnode(fdt, "/hypervisor");
407 qemu_fdt_setprop_string(fdt, "/hypervisor", "compatible",
408 "linux,kvm");
5de6b46d 409 kvmppc_get_hypercall(env, hypercall, sizeof(hypercall));
5a4348d1
PC
410 qemu_fdt_setprop(fdt, "/hypervisor", "hcall-instructions",
411 hypercall, sizeof(hypercall));
1a61a9ae
SY
412 /* if KVM supports the idle hcall, set property indicating this */
413 if (kvmppc_get_hasidle(env)) {
5a4348d1 414 qemu_fdt_setprop(fdt, "/hypervisor", "has-idle", NULL, 0);
1a61a9ae 415 }
1db09b84 416 }
3b989d49 417
625e665b 418 /* Create CPU nodes */
5a4348d1
PC
419 qemu_fdt_add_subnode(fdt, "/cpus");
420 qemu_fdt_setprop_cell(fdt, "/cpus", "#address-cells", 1);
421 qemu_fdt_setprop_cell(fdt, "/cpus", "#size-cells", 0);
625e665b 422
1e3debf0
AG
423 /* We need to generate the cpu nodes in reverse order, so Linux can pick
424 the first node as boot node and be happy */
425 for (i = smp_cpus - 1; i >= 0; i--) {
440c8152 426 CPUState *cpu;
2fb513d3 427 char *cpu_name;
03f04809 428 uint64_t cpu_release_addr = pmc->spin_base + (i * 0x20);
10f25a46 429
440c8152 430 cpu = qemu_get_cpu(i);
55e5c285 431 if (cpu == NULL) {
1e3debf0
AG
432 continue;
433 }
440c8152 434 env = cpu->env_ptr;
1e3debf0 435
2fb513d3 436 cpu_name = g_strdup_printf("/cpus/PowerPC,8544@%x", i);
5a4348d1
PC
437 qemu_fdt_add_subnode(fdt, cpu_name);
438 qemu_fdt_setprop_cell(fdt, cpu_name, "clock-frequency", clock_freq);
439 qemu_fdt_setprop_cell(fdt, cpu_name, "timebase-frequency", tb_freq);
440 qemu_fdt_setprop_string(fdt, cpu_name, "device_type", "cpu");
6d536570 441 qemu_fdt_setprop_cell(fdt, cpu_name, "reg", i);
5a4348d1
PC
442 qemu_fdt_setprop_cell(fdt, cpu_name, "d-cache-line-size",
443 env->dcache_line_size);
444 qemu_fdt_setprop_cell(fdt, cpu_name, "i-cache-line-size",
445 env->icache_line_size);
446 qemu_fdt_setprop_cell(fdt, cpu_name, "d-cache-size", 0x8000);
447 qemu_fdt_setprop_cell(fdt, cpu_name, "i-cache-size", 0x8000);
448 qemu_fdt_setprop_cell(fdt, cpu_name, "bus-frequency", 0);
55e5c285 449 if (cpu->cpu_index) {
5a4348d1
PC
450 qemu_fdt_setprop_string(fdt, cpu_name, "status", "disabled");
451 qemu_fdt_setprop_string(fdt, cpu_name, "enable-method",
452 "spin-table");
453 qemu_fdt_setprop_u64(fdt, cpu_name, "cpu-release-addr",
454 cpu_release_addr);
1e3debf0 455 } else {
5a4348d1 456 qemu_fdt_setprop_string(fdt, cpu_name, "status", "okay");
1e3debf0 457 }
2fb513d3 458 g_free(cpu_name);
1db09b84
AJ
459 }
460
5a4348d1 461 qemu_fdt_add_subnode(fdt, "/aliases");
5da96624 462 /* XXX These should go into their respective devices' code */
2fb513d3 463 soc = g_strdup_printf("/soc@%"PRIx64, pmc->ccsrbar_base);
5a4348d1
PC
464 qemu_fdt_add_subnode(fdt, soc);
465 qemu_fdt_setprop_string(fdt, soc, "device_type", "soc");
466 qemu_fdt_setprop(fdt, soc, "compatible", compatible_sb,
467 sizeof(compatible_sb));
468 qemu_fdt_setprop_cell(fdt, soc, "#address-cells", 1);
469 qemu_fdt_setprop_cell(fdt, soc, "#size-cells", 1);
470 qemu_fdt_setprop_cells(fdt, soc, "ranges", 0x0,
03f04809 471 pmc->ccsrbar_base >> 32, pmc->ccsrbar_base,
5a4348d1 472 MPC8544_CCSRBAR_SIZE);
5da96624 473 /* XXX should contain a reasonable value */
5a4348d1 474 qemu_fdt_setprop_cell(fdt, soc, "bus-frequency", 0);
5da96624 475
2fb513d3 476 mpic = g_strdup_printf("%s/pic@%llx", soc, MPC8544_MPIC_REGS_OFFSET);
5a4348d1
PC
477 qemu_fdt_add_subnode(fdt, mpic);
478 qemu_fdt_setprop_string(fdt, mpic, "device_type", "open-pic");
479 qemu_fdt_setprop_string(fdt, mpic, "compatible", "fsl,mpic");
480 qemu_fdt_setprop_cells(fdt, mpic, "reg", MPC8544_MPIC_REGS_OFFSET,
481 0x40000);
482 qemu_fdt_setprop_cell(fdt, mpic, "#address-cells", 0);
483 qemu_fdt_setprop_cell(fdt, mpic, "#interrupt-cells", 2);
484 mpic_ph = qemu_fdt_alloc_phandle(fdt);
485 qemu_fdt_setprop_cell(fdt, mpic, "phandle", mpic_ph);
486 qemu_fdt_setprop_cell(fdt, mpic, "linux,phandle", mpic_ph);
487 qemu_fdt_setprop(fdt, mpic, "interrupt-controller", NULL, 0);
19ac9dea 488
0cfc6e8d
AG
489 /*
490 * We have to generate ser1 first, because Linux takes the first
491 * device it finds in the dt as serial output device. And we generate
492 * devices in reverse order to the dt.
493 */
9bca0edb 494 if (serial_hd(1)) {
79c0ff2c
AG
495 dt_serial_create(fdt, MPC8544_SERIAL1_REGS_OFFSET,
496 soc, mpic, "serial1", 1, false);
497 }
498
9bca0edb 499 if (serial_hd(0)) {
79c0ff2c
AG
500 dt_serial_create(fdt, MPC8544_SERIAL0_REGS_OFFSET,
501 soc, mpic, "serial0", 0, true);
502 }
0cfc6e8d 503
7abb479c
AR
504 /* i2c */
505 dt_i2c_create(fdt, soc, mpic, "i2c");
506
507 dt_rtc_create(fdt, "i2c", "rtc");
508
509
2fb513d3
GK
510 gutil = g_strdup_printf("%s/global-utilities@%llx", soc,
511 MPC8544_UTIL_OFFSET);
5a4348d1
PC
512 qemu_fdt_add_subnode(fdt, gutil);
513 qemu_fdt_setprop_string(fdt, gutil, "compatible", "fsl,mpc8544-guts");
514 qemu_fdt_setprop_cells(fdt, gutil, "reg", MPC8544_UTIL_OFFSET, 0x1000);
515 qemu_fdt_setprop(fdt, gutil, "fsl,has-rstcr", NULL, 0);
2fb513d3 516 g_free(gutil);
f5038483 517
2fb513d3 518 msi = g_strdup_printf("/%s/msi@%llx", soc, MPC8544_MSI_REGS_OFFSET);
5a4348d1
PC
519 qemu_fdt_add_subnode(fdt, msi);
520 qemu_fdt_setprop_string(fdt, msi, "compatible", "fsl,mpic-msi");
521 qemu_fdt_setprop_cells(fdt, msi, "reg", MPC8544_MSI_REGS_OFFSET, 0x200);
522 msi_ph = qemu_fdt_alloc_phandle(fdt);
523 qemu_fdt_setprop_cells(fdt, msi, "msi-available-ranges", 0x0, 0x100);
524 qemu_fdt_setprop_phandle(fdt, msi, "interrupt-parent", mpic);
525 qemu_fdt_setprop_cells(fdt, msi, "interrupts",
a911b7a9
AG
526 0xe0, 0x0,
527 0xe1, 0x0,
528 0xe2, 0x0,
529 0xe3, 0x0,
530 0xe4, 0x0,
531 0xe5, 0x0,
532 0xe6, 0x0,
533 0xe7, 0x0);
5a4348d1
PC
534 qemu_fdt_setprop_cell(fdt, msi, "phandle", msi_ph);
535 qemu_fdt_setprop_cell(fdt, msi, "linux,phandle", msi_ph);
2fb513d3 536 g_free(msi);
a911b7a9 537
2fb513d3
GK
538 pci = g_strdup_printf("/pci@%llx",
539 pmc->ccsrbar_base + MPC8544_PCI_REGS_OFFSET);
5a4348d1
PC
540 qemu_fdt_add_subnode(fdt, pci);
541 qemu_fdt_setprop_cell(fdt, pci, "cell-index", 0);
542 qemu_fdt_setprop_string(fdt, pci, "compatible", "fsl,mpc8540-pci");
543 qemu_fdt_setprop_string(fdt, pci, "device_type", "pci");
544 qemu_fdt_setprop_cells(fdt, pci, "interrupt-map-mask", 0xf800, 0x0,
545 0x0, 0x7);
546 pci_map = pci_map_create(fdt, qemu_fdt_get_phandle(fdt, mpic),
03f04809 547 pmc->pci_first_slot, pmc->pci_nr_slots,
492ec48d 548 &len);
5a4348d1
PC
549 qemu_fdt_setprop(fdt, pci, "interrupt-map", pci_map, len);
550 qemu_fdt_setprop_phandle(fdt, pci, "interrupt-parent", mpic);
551 qemu_fdt_setprop_cells(fdt, pci, "interrupts", 24, 2);
552 qemu_fdt_setprop_cells(fdt, pci, "bus-range", 0, 255);
3627757e 553 for (i = 0; i < 14; i++) {
0dbc0798
AG
554 pci_ranges[i] = cpu_to_be32(pci_ranges[i]);
555 }
5a4348d1
PC
556 qemu_fdt_setprop_cell(fdt, pci, "fsl,msi", msi_ph);
557 qemu_fdt_setprop(fdt, pci, "ranges", pci_ranges, sizeof(pci_ranges));
2eaaac1f 558 qemu_fdt_setprop_cells(fdt, pci, "reg",
03f04809
IM
559 (pmc->ccsrbar_base + MPC8544_PCI_REGS_OFFSET) >> 32,
560 (pmc->ccsrbar_base + MPC8544_PCI_REGS_OFFSET),
2eaaac1f 561 0, 0x1000);
5a4348d1
PC
562 qemu_fdt_setprop_cell(fdt, pci, "clock-frequency", 66666666);
563 qemu_fdt_setprop_cell(fdt, pci, "#interrupt-cells", 1);
564 qemu_fdt_setprop_cell(fdt, pci, "#size-cells", 2);
565 qemu_fdt_setprop_cell(fdt, pci, "#address-cells", 3);
566 qemu_fdt_setprop_string(fdt, "/aliases", "pci0", pci);
2fb513d3 567 g_free(pci);
0dbc0798 568
03f04809 569 if (pmc->has_mpc8xxx_gpio) {
b88e77f4
AG
570 create_dt_mpc8xxx_gpio(fdt, soc, mpic);
571 }
2fb513d3 572 g_free(soc);
b88e77f4 573
a3fc8396
IM
574 if (pms->pbus_dev) {
575 platform_bus_create_devtree(pms, fdt, mpic);
f7087343 576 }
2fb513d3 577 g_free(mpic);
f7087343 578
03f04809 579 pmc->fixup_devtree(fdt);
e6eaabeb
SW
580
581 if (toplevel_compat) {
5a4348d1
PC
582 qemu_fdt_setprop(fdt, "/", "compatible", toplevel_compat,
583 strlen(toplevel_compat) + 1);
e6eaabeb
SW
584 }
585
d1b93565 586done:
28290f37 587 if (!dry_run) {
5a4348d1 588 qemu_fdt_dumpdtb(fdt, fdt_size);
28290f37 589 cpu_physical_memory_write(addr, fdt, fdt_size);
cba2026a 590 }
cba2026a 591 ret = fdt_size;
7ec632b4 592
1db09b84 593out:
347dd79d 594 g_free(pci_map);
1db09b84 595
04088adb 596 return ret;
1db09b84
AJ
597}
598
28290f37 599typedef struct DeviceTreeParams {
03f04809 600 PPCE500MachineState *machine;
28290f37
AG
601 hwaddr addr;
602 hwaddr initrd_base;
603 hwaddr initrd_size;
903585de
AG
604 hwaddr kernel_base;
605 hwaddr kernel_size;
f7087343 606 Notifier notifier;
28290f37
AG
607} DeviceTreeParams;
608
609static void ppce500_reset_device_tree(void *opaque)
610{
611 DeviceTreeParams *p = opaque;
03f04809 612 ppce500_load_device_tree(p->machine, p->addr, p->initrd_base,
903585de
AG
613 p->initrd_size, p->kernel_base, p->kernel_size,
614 false);
28290f37
AG
615}
616
f7087343
AG
617static void ppce500_init_notify(Notifier *notifier, void *data)
618{
619 DeviceTreeParams *p = container_of(notifier, DeviceTreeParams, notifier);
620 ppce500_reset_device_tree(p);
621}
622
03f04809 623static int ppce500_prep_device_tree(PPCE500MachineState *machine,
28290f37
AG
624 hwaddr addr,
625 hwaddr initrd_base,
903585de
AG
626 hwaddr initrd_size,
627 hwaddr kernel_base,
628 hwaddr kernel_size)
28290f37
AG
629{
630 DeviceTreeParams *p = g_new(DeviceTreeParams, 1);
3ef96221 631 p->machine = machine;
28290f37
AG
632 p->addr = addr;
633 p->initrd_base = initrd_base;
634 p->initrd_size = initrd_size;
903585de
AG
635 p->kernel_base = kernel_base;
636 p->kernel_size = kernel_size;
28290f37
AG
637
638 qemu_register_reset(ppce500_reset_device_tree, p);
f7087343
AG
639 p->notifier.notify = ppce500_init_notify;
640 qemu_add_machine_init_done_notifier(&p->notifier);
28290f37
AG
641
642 /* Issue the device tree loader once, so that we get the size of the blob */
03f04809
IM
643 return ppce500_load_device_tree(machine, addr, initrd_base, initrd_size,
644 kernel_base, kernel_size, true);
28290f37
AG
645}
646
cba2026a 647/* Create -kernel TLB entries for BookE. */
a36848ff 648hwaddr booke206_page_size_to_tlb(uint64_t size)
d1e256fe 649{
ab3dd749 650 return 63 - clz64(size / KiB);
d1e256fe
AG
651}
652
cefd3cdb 653static int booke206_initial_map_tsize(CPUPPCState *env)
3b989d49 654{
cba2026a 655 struct boot_info *bi = env->load_info;
cefd3cdb 656 hwaddr dt_end;
cba2026a
AG
657 int ps;
658
659 /* Our initial TLB entry needs to cover everything from 0 to
660 the device tree top */
661 dt_end = bi->dt_base + bi->dt_size;
662 ps = booke206_page_size_to_tlb(dt_end) + 1;
fb37c302
AG
663 if (ps & 1) {
664 /* e500v2 can only do even TLB size bits */
665 ps++;
666 }
cefd3cdb
BB
667 return ps;
668}
669
670static uint64_t mmubooke_initial_mapsize(CPUPPCState *env)
671{
672 int tsize;
673
674 tsize = booke206_initial_map_tsize(env);
675 return (1ULL << 10 << tsize);
676}
677
678static void mmubooke_create_initial_mapping(CPUPPCState *env)
679{
680 ppcmas_tlb_t *tlb = booke206_get_tlbm(env, 1, 0, 0);
681 hwaddr size;
682 int ps;
683
684 ps = booke206_initial_map_tsize(env);
cba2026a 685 size = (ps << MAS1_TSIZE_SHIFT);
d1e256fe 686 tlb->mas1 = MAS1_VALID | size;
cba2026a
AG
687 tlb->mas2 = 0;
688 tlb->mas7_3 = 0;
d1e256fe 689 tlb->mas7_3 |= MAS3_UR | MAS3_UW | MAS3_UX | MAS3_SR | MAS3_SW | MAS3_SX;
93dd5e85
SW
690
691 env->tlb_dirty = true;
3b989d49
AG
692}
693
b3305981 694static void ppce500_cpu_reset_sec(void *opaque)
5c145dac 695{
38f92da6 696 PowerPCCPU *cpu = opaque;
259186a7 697 CPUState *cs = CPU(cpu);
5c145dac 698
259186a7 699 cpu_reset(cs);
5c145dac
AG
700
701 /* Secondary CPU starts in halted state for now. Needs to change when
702 implementing non-kernel boot. */
259186a7 703 cs->halted = 1;
27103424 704 cs->exception_index = EXCP_HLT;
3b989d49
AG
705}
706
b3305981 707static void ppce500_cpu_reset(void *opaque)
3b989d49 708{
38f92da6 709 PowerPCCPU *cpu = opaque;
259186a7 710 CPUState *cs = CPU(cpu);
38f92da6 711 CPUPPCState *env = &cpu->env;
3b989d49
AG
712 struct boot_info *bi = env->load_info;
713
259186a7 714 cpu_reset(cs);
3b989d49
AG
715
716 /* Set initial guest state. */
259186a7 717 cs->halted = 0;
ab3dd749 718 env->gpr[1] = (16 * MiB) - 8;
3b989d49 719 env->gpr[3] = bi->dt_base;
cefd3cdb
BB
720 env->gpr[4] = 0;
721 env->gpr[5] = 0;
722 env->gpr[6] = EPAPR_MAGIC;
723 env->gpr[7] = mmubooke_initial_mapsize(env);
724 env->gpr[8] = 0;
725 env->gpr[9] = 0;
3b989d49 726 env->nip = bi->entry;
cba2026a 727 mmubooke_create_initial_mapping(env);
3b989d49
AG
728}
729
03f04809 730static DeviceState *ppce500_init_mpic_qemu(PPCE500MachineState *pms,
2104d4f5 731 IrqLines *irqs)
82fc73b6 732{
82fc73b6
SW
733 DeviceState *dev;
734 SysBusDevice *s;
735 int i, j, k;
03f04809
IM
736 MachineState *machine = MACHINE(pms);
737 const PPCE500MachineClass *pmc = PPCE500_MACHINE_GET_CLASS(pms);
82fc73b6 738
e1766344 739 dev = qdev_create(NULL, TYPE_OPENPIC);
03f04809 740 object_property_add_child(OBJECT(machine), "pic", OBJECT(dev),
e75ce32a 741 &error_fatal);
03f04809 742 qdev_prop_set_uint32(dev, "model", pmc->mpic_version);
d85937e6
SW
743 qdev_prop_set_uint32(dev, "nb_cpus", smp_cpus);
744
82fc73b6
SW
745 qdev_init_nofail(dev);
746 s = SYS_BUS_DEVICE(dev);
747
748 k = 0;
749 for (i = 0; i < smp_cpus; i++) {
750 for (j = 0; j < OPENPIC_OUTPUT_NB; j++) {
2104d4f5 751 sysbus_connect_irq(s, k++, irqs[i].irq[j]);
82fc73b6
SW
752 }
753 }
754
d85937e6
SW
755 return dev;
756}
757
03f04809 758static DeviceState *ppce500_init_mpic_kvm(const PPCE500MachineClass *pmc,
2104d4f5 759 IrqLines *irqs, Error **errp)
d85937e6 760{
fe656ebd 761 Error *err = NULL;
d85937e6 762 DeviceState *dev;
d85937e6 763 CPUState *cs;
d85937e6 764
dd49c038 765 dev = qdev_create(NULL, TYPE_KVM_OPENPIC);
03f04809 766 qdev_prop_set_uint32(dev, "model", pmc->mpic_version);
d85937e6 767
fe656ebd
MA
768 object_property_set_bool(OBJECT(dev), true, "realized", &err);
769 if (err) {
770 error_propagate(errp, err);
771 object_unparent(OBJECT(dev));
d85937e6
SW
772 return NULL;
773 }
774
bdc44640 775 CPU_FOREACH(cs) {
d85937e6
SW
776 if (kvm_openpic_connect_vcpu(dev, cs)) {
777 fprintf(stderr, "%s: failed to connect vcpu to irqchip\n",
778 __func__);
779 abort();
780 }
781 }
782
783 return dev;
784}
785
03f04809 786static DeviceState *ppce500_init_mpic(PPCE500MachineState *pms,
c91c187f 787 MemoryRegion *ccsr,
2104d4f5 788 IrqLines *irqs)
d85937e6 789{
03f04809
IM
790 MachineState *machine = MACHINE(pms);
791 const PPCE500MachineClass *pmc = PPCE500_MACHINE_GET_CLASS(pms);
d85937e6
SW
792 DeviceState *dev = NULL;
793 SysBusDevice *s;
d85937e6
SW
794
795 if (kvm_enabled()) {
fe656ebd 796 Error *err = NULL;
d85937e6 797
446f16a6 798 if (machine_kernel_irqchip_allowed(machine)) {
03f04809 799 dev = ppce500_init_mpic_kvm(pmc, irqs, &err);
d85937e6 800 }
446f16a6 801 if (machine_kernel_irqchip_required(machine) && !dev) {
c29b77f9
MA
802 error_reportf_err(err,
803 "kernel_irqchip requested but unavailable: ");
fe656ebd 804 exit(1);
d85937e6
SW
805 }
806 }
807
808 if (!dev) {
03f04809 809 dev = ppce500_init_mpic_qemu(pms, irqs);
d85937e6
SW
810 }
811
d85937e6 812 s = SYS_BUS_DEVICE(dev);
82fc73b6
SW
813 memory_region_add_subregion(ccsr, MPC8544_MPIC_REGS_OFFSET,
814 s->mmio[0].memory);
815
c91c187f 816 return dev;
82fc73b6
SW
817}
818
016f7758
AG
819static void ppce500_power_off(void *opaque, int line, int on)
820{
821 if (on) {
cf83f140 822 qemu_system_shutdown_request(SHUTDOWN_CAUSE_GUEST_SHUTDOWN);
016f7758
AG
823 }
824}
825
03f04809 826void ppce500_init(MachineState *machine)
1db09b84 827{
39186d8a 828 MemoryRegion *address_space_mem = get_system_memory();
2646c133 829 MemoryRegion *ram = g_new(MemoryRegion, 1);
03f04809
IM
830 PPCE500MachineState *pms = PPCE500_MACHINE(machine);
831 const PPCE500MachineClass *pmc = PPCE500_MACHINE_GET_CLASS(machine);
1db09b84 832 PCIBus *pci_bus;
e2684c0b 833 CPUPPCState *env = NULL;
3812c71f
AG
834 uint64_t loadaddr;
835 hwaddr kernel_base = -1LL;
836 int kernel_size = 0;
837 hwaddr dt_base = 0;
838 hwaddr initrd_base = 0;
839 int initrd_size = 0;
840 hwaddr cur_base = 0;
841 char *filename;
8d622594
DE
842 const char *payload_name;
843 bool kernel_as_payload;
3812c71f 844 hwaddr bios_entry = 0;
8d622594 845 target_long payload_size;
3812c71f
AG
846 struct boot_info *boot_info;
847 int dt_size;
82fc73b6 848 int i;
d575a6ce
BB
849 /* irq num for pin INTA, INTB, INTC and INTD is 1, 2, 3 and
850 * 4 respectively */
851 unsigned int pci_irq_nrs[PCI_NUM_PINS] = {1, 2, 3, 4};
2104d4f5 852 IrqLines *irqs;
c91c187f 853 DeviceState *dev, *mpicdev;
e2684c0b 854 CPUPPCState *firstenv = NULL;
3eddc1be 855 MemoryRegion *ccsr_addr_space;
dffb1dc2 856 SysBusDevice *s;
3eddc1be 857 PPCE500CCSRState *ccsr;
7abb479c 858 I2CBus *i2c;
1db09b84 859
2104d4f5 860 irqs = g_new0(IrqLines, smp_cpus);
e61c36d5 861 for (i = 0; i < smp_cpus; i++) {
397b457d 862 PowerPCCPU *cpu;
55e5c285 863 CPUState *cs;
e61c36d5 864 qemu_irq *input;
397b457d 865
59e816fd 866 cpu = POWERPC_CPU(cpu_create(machine->cpu_type));
397b457d 867 env = &cpu->env;
55e5c285 868 cs = CPU(cpu);
1db09b84 869
00469dc3 870 if (env->mmu_model != POWERPC_MMU_BOOKE206) {
6f76b817
AF
871 error_report("MMU model %i not supported by this machine",
872 env->mmu_model);
00469dc3
VP
873 exit(1);
874 }
875
e61c36d5
AG
876 if (!firstenv) {
877 firstenv = env;
878 }
1db09b84 879
a915249f 880 input = (qemu_irq *)env->irq_inputs;
2104d4f5
GK
881 irqs[i].irq[OPENPIC_OUTPUT_INT] = input[PPCE500_INPUT_INT];
882 irqs[i].irq[OPENPIC_OUTPUT_CINT] = input[PPCE500_INPUT_CINT];
6a450df9 883 env->spr_cb[SPR_BOOKE_PIR].default_value = cs->cpu_index = i;
03f04809 884 env->mpic_iack = pmc->ccsrbar_base + MPC8544_MPIC_REGS_OFFSET + 0xa0;
3b989d49 885
a34a92b9 886 ppc_booke_timers_init(cpu, 400000000, PPC_TIMER_E500);
e61c36d5
AG
887
888 /* Register reset handler */
5c145dac
AG
889 if (!i) {
890 /* Primary CPU */
891 struct boot_info *boot_info;
892 boot_info = g_malloc0(sizeof(struct boot_info));
b3305981 893 qemu_register_reset(ppce500_cpu_reset, cpu);
5c145dac
AG
894 env->load_info = boot_info;
895 } else {
896 /* Secondary CPUs */
b3305981 897 qemu_register_reset(ppce500_cpu_reset_sec, cpu);
5c145dac 898 }
e61c36d5 899 }
3b989d49 900
e61c36d5 901 env = firstenv;
3b989d49 902
1db09b84
AJ
903 /* Fixup Memory size on a alignment boundary */
904 ram_size &= ~(RAM_SIZES_ALIGN - 1);
3ef96221 905 machine->ram_size = ram_size;
1db09b84
AJ
906
907 /* Register Memory */
e938ba0c 908 memory_region_allocate_system_memory(ram, NULL, "mpc8544ds.ram", ram_size);
2646c133 909 memory_region_add_subregion(address_space_mem, 0, ram);
1db09b84 910
3eddc1be
BB
911 dev = qdev_create(NULL, "e500-ccsr");
912 object_property_add_child(qdev_get_machine(), "e500-ccsr",
913 OBJECT(dev), NULL);
914 qdev_init_nofail(dev);
915 ccsr = CCSR(dev);
916 ccsr_addr_space = &ccsr->ccsr_space;
03f04809 917 memory_region_add_subregion(address_space_mem, pmc->ccsrbar_base,
3eddc1be 918 ccsr_addr_space);
dffb1dc2 919
03f04809 920 mpicdev = ppce500_init_mpic(pms, ccsr_addr_space, irqs);
d0b72631 921
1db09b84 922 /* Serial */
9bca0edb 923 if (serial_hd(0)) {
3eddc1be 924 serial_mm_init(ccsr_addr_space, MPC8544_SERIAL0_REGS_OFFSET,
c91c187f 925 0, qdev_get_gpio_in(mpicdev, 42), 399193,
9bca0edb 926 serial_hd(0), DEVICE_BIG_ENDIAN);
2d48377a 927 }
1db09b84 928
9bca0edb 929 if (serial_hd(1)) {
3eddc1be 930 serial_mm_init(ccsr_addr_space, MPC8544_SERIAL1_REGS_OFFSET,
c91c187f 931 0, qdev_get_gpio_in(mpicdev, 42), 399193,
9bca0edb 932 serial_hd(1), DEVICE_BIG_ENDIAN);
2d48377a 933 }
7abb479c
AR
934 /* I2C */
935 dev = qdev_create(NULL, "mpc-i2c");
936 s = SYS_BUS_DEVICE(dev);
937 qdev_init_nofail(dev);
938 sysbus_connect_irq(s, 0, qdev_get_gpio_in(mpicdev, MPC8544_I2C_IRQ));
939 memory_region_add_subregion(ccsr_addr_space, MPC8544_I2C_REGS_OFFSET,
940 sysbus_mmio_get_region(s, 0));
941 i2c = (I2CBus *)qdev_get_child_bus(dev, "i2c");
942 i2c_create_slave(i2c, "ds1338", RTC_REGS_OFFSET);
943
1db09b84 944
b0fb8423 945 /* General Utility device */
dffb1dc2
BB
946 dev = qdev_create(NULL, "mpc8544-guts");
947 qdev_init_nofail(dev);
948 s = SYS_BUS_DEVICE(dev);
3eddc1be 949 memory_region_add_subregion(ccsr_addr_space, MPC8544_UTIL_OFFSET,
dffb1dc2 950 sysbus_mmio_get_region(s, 0));
b0fb8423 951
1db09b84 952 /* PCI */
dffb1dc2 953 dev = qdev_create(NULL, "e500-pcihost");
e75ce32a
MD
954 object_property_add_child(qdev_get_machine(), "pci-host", OBJECT(dev),
955 &error_abort);
03f04809 956 qdev_prop_set_uint32(dev, "first_slot", pmc->pci_first_slot);
3016dca0 957 qdev_prop_set_uint32(dev, "first_pin_irq", pci_irq_nrs[0]);
dffb1dc2
BB
958 qdev_init_nofail(dev);
959 s = SYS_BUS_DEVICE(dev);
d575a6ce 960 for (i = 0; i < PCI_NUM_PINS; i++) {
c91c187f 961 sysbus_connect_irq(s, i, qdev_get_gpio_in(mpicdev, pci_irq_nrs[i]));
d575a6ce
BB
962 }
963
3eddc1be 964 memory_region_add_subregion(ccsr_addr_space, MPC8544_PCI_REGS_OFFSET,
dffb1dc2
BB
965 sysbus_mmio_get_region(s, 0));
966
d461e3b9 967 pci_bus = (PCIBus *)qdev_get_child_bus(dev, "pci.0");
1db09b84
AJ
968 if (!pci_bus)
969 printf("couldn't create PCI controller!\n");
970
1db09b84 971 if (pci_bus) {
1db09b84
AJ
972 /* Register network interfaces. */
973 for (i = 0; i < nb_nics; i++) {
52310c3f 974 pci_nic_init_nofail(&nd_table[i], pci_bus, "virtio-net-pci", NULL);
1db09b84
AJ
975 }
976 }
977
5c145dac 978 /* Register spinning region */
03f04809 979 sysbus_create_simple("e500-spin", pmc->spin_base, NULL);
5c145dac 980
03f04809 981 if (pmc->has_mpc8xxx_gpio) {
016f7758
AG
982 qemu_irq poweroff_irq;
983
b88e77f4
AG
984 dev = qdev_create(NULL, "mpc8xxx_gpio");
985 s = SYS_BUS_DEVICE(dev);
986 qdev_init_nofail(dev);
c91c187f 987 sysbus_connect_irq(s, 0, qdev_get_gpio_in(mpicdev, MPC8XXX_GPIO_IRQ));
b88e77f4
AG
988 memory_region_add_subregion(ccsr_addr_space, MPC8XXX_GPIO_OFFSET,
989 sysbus_mmio_get_region(s, 0));
016f7758
AG
990
991 /* Power Off GPIO at Pin 0 */
992 poweroff_irq = qemu_allocate_irq(ppce500_power_off, NULL, 0);
993 qdev_connect_gpio_out(dev, 0, poweroff_irq);
b88e77f4
AG
994 }
995
f7087343 996 /* Platform Bus Device */
03f04809 997 if (pmc->has_platform_bus) {
f7087343
AG
998 dev = qdev_create(NULL, TYPE_PLATFORM_BUS_DEVICE);
999 dev->id = TYPE_PLATFORM_BUS_DEVICE;
03f04809
IM
1000 qdev_prop_set_uint32(dev, "num_irqs", pmc->platform_bus_num_irqs);
1001 qdev_prop_set_uint32(dev, "mmio_size", pmc->platform_bus_size);
f7087343 1002 qdev_init_nofail(dev);
a3fc8396 1003 pms->pbus_dev = PLATFORM_BUS_DEVICE(dev);
f7087343 1004
a3fc8396 1005 s = SYS_BUS_DEVICE(pms->pbus_dev);
03f04809
IM
1006 for (i = 0; i < pmc->platform_bus_num_irqs; i++) {
1007 int irqn = pmc->platform_bus_first_irq + i;
c91c187f 1008 sysbus_connect_irq(s, i, qdev_get_gpio_in(mpicdev, irqn));
f7087343
AG
1009 }
1010
1011 memory_region_add_subregion(address_space_mem,
03f04809 1012 pmc->platform_bus_base,
f7087343
AG
1013 sysbus_mmio_get_region(s, 0));
1014 }
1015
8d622594
DE
1016 /*
1017 * Smart firmware defaults ahead!
1018 *
1019 * We follow the following table to select which payload we execute.
1020 *
1021 * -kernel | -bios | payload
1022 * ---------+-------+---------
1023 * N | Y | u-boot
1024 * N | N | u-boot
1025 * Y | Y | u-boot
1026 * Y | N | kernel
1027 *
1028 * This ensures backwards compatibility with how we used to expose
1029 * -kernel to users but allows them to run through u-boot as well.
1030 */
1031 kernel_as_payload = false;
1032 if (bios_name == NULL) {
1033 if (machine->kernel_filename) {
1034 payload_name = machine->kernel_filename;
1035 kernel_as_payload = true;
1036 } else {
1037 payload_name = "u-boot.e500";
1038 }
1039 } else {
1040 payload_name = bios_name;
1041 }
1042
1043 filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, payload_name);
1044
4366e1db
LM
1045 payload_size = load_elf(filename, NULL, NULL, NULL,
1046 &bios_entry, &loadaddr, NULL,
8d622594
DE
1047 1, PPC_ELF_MACHINE, 0, 0);
1048 if (payload_size < 0) {
1049 /*
1050 * Hrm. No ELF image? Try a uImage, maybe someone is giving us an
1051 * ePAPR compliant kernel
1052 */
f831f955 1053 loadaddr = LOAD_UIMAGE_LOADADDR_INVALID;
8d622594
DE
1054 payload_size = load_uimage(filename, &bios_entry, &loadaddr, NULL,
1055 NULL, NULL);
1056 if (payload_size < 0) {
371b74e2 1057 error_report("could not load firmware '%s'", filename);
8d622594
DE
1058 exit(1);
1059 }
1060 }
1061
1062 g_free(filename);
1063
1064 if (kernel_as_payload) {
1065 kernel_base = loadaddr;
1066 kernel_size = payload_size;
1067 }
1068
1069 cur_base = loadaddr + payload_size;
ab3dd749 1070 if (cur_base < 32 * MiB) {
b4a5f24a 1071 /* u-boot occupies memory up to 32MB, so load blobs above */
ab3dd749 1072 cur_base = 32 * MiB;
b4a5f24a 1073 }
8d622594
DE
1074
1075 /* Load bare kernel only if no bios/u-boot has been provided */
1076 if (machine->kernel_filename && !kernel_as_payload) {
3812c71f
AG
1077 kernel_base = cur_base;
1078 kernel_size = load_image_targphys(machine->kernel_filename,
1079 cur_base,
1080 ram_size - cur_base);
1db09b84 1081 if (kernel_size < 0) {
6f76b817
AF
1082 error_report("could not load kernel '%s'",
1083 machine->kernel_filename);
1db09b84
AJ
1084 exit(1);
1085 }
528e536e 1086
3812c71f 1087 cur_base += kernel_size;
1db09b84
AJ
1088 }
1089
1090 /* Load initrd. */
3ef96221 1091 if (machine->initrd_filename) {
528e536e 1092 initrd_base = (cur_base + INITRD_LOAD_PAD) & ~INITRD_PAD_MASK;
3ef96221 1093 initrd_size = load_image_targphys(machine->initrd_filename, initrd_base,
d7585251 1094 ram_size - initrd_base);
1db09b84
AJ
1095
1096 if (initrd_size < 0) {
6f76b817
AF
1097 error_report("could not load initial ram disk '%s'",
1098 machine->initrd_filename);
1db09b84
AJ
1099 exit(1);
1100 }
528e536e
AG
1101
1102 cur_base = initrd_base + initrd_size;
1db09b84
AJ
1103 }
1104
3812c71f 1105 /*
8d622594
DE
1106 * Reserve space for dtb behind the kernel image because Linux has a bug
1107 * where it can only handle the dtb if it's within the first 64MB of where
1108 * <kernel> starts. dtb cannot not reach initrd_base because INITRD_LOAD_PAD
1109 * ensures enough space between kernel and initrd.
3812c71f 1110 */
8d622594
DE
1111 dt_base = (loadaddr + payload_size + DTC_LOAD_PAD) & ~DTC_PAD_MASK;
1112 if (dt_base + DTB_MAX_SIZE > ram_size) {
371b74e2 1113 error_report("not enough memory for device tree");
1db09b84 1114 exit(1);
3812c71f 1115 }
1db09b84 1116
03f04809 1117 dt_size = ppce500_prep_device_tree(pms, dt_base,
3812c71f
AG
1118 initrd_base, initrd_size,
1119 kernel_base, kernel_size);
1120 if (dt_size < 0) {
6f76b817 1121 error_report("couldn't load device tree");
3812c71f 1122 exit(1);
1db09b84 1123 }
3812c71f
AG
1124 assert(dt_size < DTB_MAX_SIZE);
1125
1126 boot_info = env->load_info;
1127 boot_info->entry = bios_entry;
1128 boot_info->dt_base = dt_base;
1129 boot_info->dt_size = dt_size;
1db09b84 1130}
3eddc1be 1131
d0c2b0d0 1132static void e500_ccsr_initfn(Object *obj)
3eddc1be 1133{
d0c2b0d0
XZ
1134 PPCE500CCSRState *ccsr = CCSR(obj);
1135 memory_region_init(&ccsr->ccsr_space, obj, "e500-ccsr",
3eddc1be 1136 MPC8544_CCSRBAR_SIZE);
3eddc1be
BB
1137}
1138
1139static const TypeInfo e500_ccsr_info = {
1140 .name = TYPE_CCSR,
1141 .parent = TYPE_SYS_BUS_DEVICE,
1142 .instance_size = sizeof(PPCE500CCSRState),
d0c2b0d0 1143 .instance_init = e500_ccsr_initfn,
3eddc1be
BB
1144};
1145
03f04809
IM
1146static const TypeInfo ppce500_info = {
1147 .name = TYPE_PPCE500_MACHINE,
1148 .parent = TYPE_MACHINE,
1149 .abstract = true,
a3fc8396 1150 .instance_size = sizeof(PPCE500MachineState),
03f04809
IM
1151 .class_size = sizeof(PPCE500MachineClass),
1152};
1153
3eddc1be
BB
1154static void e500_register_types(void)
1155{
1156 type_register_static(&e500_ccsr_info);
03f04809 1157 type_register_static(&ppce500_info);
3eddc1be
BB
1158}
1159
1160type_init(e500_register_types)