]> git.proxmox.com Git - mirror_qemu.git/blame - hw/ppc/e500.c
prep: add ppc-parity write method
[mirror_qemu.git] / hw / ppc / e500.c
CommitLineData
1db09b84 1/*
b3305981 2 * QEMU PowerPC e500-based platforms
1db09b84
AJ
3 *
4 * Copyright (C) 2009 Freescale Semiconductor, Inc. All rights reserved.
5 *
6 * Author: Yu Liu, <yu.liu@freescale.com>
7 *
8 * This file is derived from hw/ppc440_bamboo.c,
9 * the copyright for that material belongs to the original owners.
10 *
11 * This is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or
14 * (at your option) any later version.
15 */
16
0d75590d 17#include "qemu/osdep.h"
a8d25326 18#include "qemu-common.h"
2c65db5e 19#include "qemu/datadir.h"
ab3dd749 20#include "qemu/units.h"
da34e65c 21#include "qapi/error.h"
e6eaabeb 22#include "e500.h"
3eddc1be 23#include "e500-ccsr.h"
1422e32d 24#include "net/net.h"
1de7afc9 25#include "qemu/config-file.h"
0d09e41a 26#include "hw/char/serial.h"
a2cb15b0 27#include "hw/pci/pci.h"
4a18e7c9 28#include "hw/boards.h"
9c17d615
PB
29#include "sysemu/sysemu.h"
30#include "sysemu/kvm.h"
71e8a915 31#include "sysemu/reset.h"
54d31236 32#include "sysemu/runstate.h"
1db09b84 33#include "kvm_ppc.h"
9c17d615 34#include "sysemu/device_tree.h"
0d09e41a 35#include "hw/ppc/openpic.h"
8d085cf0 36#include "hw/ppc/openpic_kvm.h"
0d09e41a 37#include "hw/ppc/ppc.h"
a27bd6c7 38#include "hw/qdev-properties.h"
4a18e7c9 39#include "hw/loader.h"
ca20cf32 40#include "elf.h"
4a18e7c9 41#include "hw/sysbus.h"
022c62cb 42#include "exec/address-spaces.h"
1de7afc9 43#include "qemu/host-utils.h"
922a01a0 44#include "qemu/option.h"
0d09e41a 45#include "hw/pci-host/ppce500.h"
f7087343
AG
46#include "qemu/error-report.h"
47#include "hw/platform-bus.h"
fdfb7f2c 48#include "hw/net/fsl_etsec/etsec.h"
7abb479c 49#include "hw/i2c/i2c.h"
64552b6b 50#include "hw/irq.h"
1db09b84 51
cefd3cdb 52#define EPAPR_MAGIC (0x45504150)
1db09b84 53#define BINARY_DEVICE_TREE_FILE "mpc8544ds.dtb"
9dd5eba1 54#define DTC_LOAD_PAD 0x1800000
75bb6589 55#define DTC_PAD_MASK 0xFFFFF
ab3dd749 56#define DTB_MAX_SIZE (8 * MiB)
75bb6589
LY
57#define INITRD_LOAD_PAD 0x2000000
58#define INITRD_PAD_MASK 0xFFFFFF
1db09b84 59
ab3dd749 60#define RAM_SIZES_ALIGN (64 * MiB)
1db09b84 61
b3305981 62/* TODO: parameterize */
ed2bc496 63#define MPC8544_CCSRBAR_SIZE 0x00100000ULL
dffb1dc2 64#define MPC8544_MPIC_REGS_OFFSET 0x40000ULL
a911b7a9 65#define MPC8544_MSI_REGS_OFFSET 0x41600ULL
dffb1dc2
BB
66#define MPC8544_SERIAL0_REGS_OFFSET 0x4500ULL
67#define MPC8544_SERIAL1_REGS_OFFSET 0x4600ULL
68#define MPC8544_PCI_REGS_OFFSET 0x8000ULL
ed2bc496 69#define MPC8544_PCI_REGS_SIZE 0x1000ULL
dffb1dc2 70#define MPC8544_UTIL_OFFSET 0xe0000ULL
b88e77f4 71#define MPC8XXX_GPIO_OFFSET 0x000FF000ULL
7abb479c 72#define MPC8544_I2C_REGS_OFFSET 0x3000ULL
82e345f5 73#define MPC8XXX_GPIO_IRQ 47
7abb479c
AR
74#define MPC8544_I2C_IRQ 43
75#define RTC_REGS_OFFSET 0x68
1db09b84 76
3b989d49
AG
77struct boot_info
78{
79 uint32_t dt_base;
cba2026a 80 uint32_t dt_size;
3b989d49
AG
81 uint32_t entry;
82};
83
347dd79d
AG
84static uint32_t *pci_map_create(void *fdt, uint32_t mpic, int first_slot,
85 int nr_slots, int *len)
0dbc0798 86{
347dd79d
AG
87 int i = 0;
88 int slot;
89 int pci_irq;
9e2c1298 90 int host_irq;
347dd79d
AG
91 int last_slot = first_slot + nr_slots;
92 uint32_t *pci_map;
93
94 *len = nr_slots * 4 * 7 * sizeof(uint32_t);
95 pci_map = g_malloc(*len);
96
97 for (slot = first_slot; slot < last_slot; slot++) {
98 for (pci_irq = 0; pci_irq < 4; pci_irq++) {
99 pci_map[i++] = cpu_to_be32(slot << 11);
100 pci_map[i++] = cpu_to_be32(0x0);
101 pci_map[i++] = cpu_to_be32(0x0);
102 pci_map[i++] = cpu_to_be32(pci_irq + 1);
103 pci_map[i++] = cpu_to_be32(mpic);
9e2c1298
AG
104 host_irq = ppce500_pci_map_irq_slot(slot, pci_irq);
105 pci_map[i++] = cpu_to_be32(host_irq + 1);
347dd79d
AG
106 pci_map[i++] = cpu_to_be32(0x1);
107 }
0dbc0798 108 }
347dd79d
AG
109
110 assert((i * sizeof(uint32_t)) == *len);
111
112 return pci_map;
0dbc0798
AG
113}
114
a053a7ce
AG
115static void dt_serial_create(void *fdt, unsigned long long offset,
116 const char *soc, const char *mpic,
117 const char *alias, int idx, bool defcon)
118{
2fb513d3 119 char *ser;
a053a7ce 120
2fb513d3 121 ser = g_strdup_printf("%s/serial@%llx", soc, offset);
5a4348d1
PC
122 qemu_fdt_add_subnode(fdt, ser);
123 qemu_fdt_setprop_string(fdt, ser, "device_type", "serial");
124 qemu_fdt_setprop_string(fdt, ser, "compatible", "ns16550");
125 qemu_fdt_setprop_cells(fdt, ser, "reg", offset, 0x100);
126 qemu_fdt_setprop_cell(fdt, ser, "cell-index", idx);
127 qemu_fdt_setprop_cell(fdt, ser, "clock-frequency", 0);
128 qemu_fdt_setprop_cells(fdt, ser, "interrupts", 42, 2);
129 qemu_fdt_setprop_phandle(fdt, ser, "interrupt-parent", mpic);
130 qemu_fdt_setprop_string(fdt, "/aliases", alias, ser);
a053a7ce
AG
131
132 if (defcon) {
90ee4e01
ND
133 /*
134 * "linux,stdout-path" and "stdout" properties are deprecated by linux
135 * kernel. New platforms should only use the "stdout-path" property. Set
136 * the new property and continue using older property to remain
137 * compatible with the existing firmware.
138 */
5a4348d1 139 qemu_fdt_setprop_string(fdt, "/chosen", "linux,stdout-path", ser);
90ee4e01 140 qemu_fdt_setprop_string(fdt, "/chosen", "stdout-path", ser);
a053a7ce 141 }
2fb513d3 142 g_free(ser);
a053a7ce
AG
143}
144
b88e77f4
AG
145static void create_dt_mpc8xxx_gpio(void *fdt, const char *soc, const char *mpic)
146{
147 hwaddr mmio0 = MPC8XXX_GPIO_OFFSET;
148 int irq0 = MPC8XXX_GPIO_IRQ;
149 gchar *node = g_strdup_printf("%s/gpio@%"PRIx64, soc, mmio0);
016f7758
AG
150 gchar *poweroff = g_strdup_printf("%s/power-off", soc);
151 int gpio_ph;
b88e77f4
AG
152
153 qemu_fdt_add_subnode(fdt, node);
154 qemu_fdt_setprop_string(fdt, node, "compatible", "fsl,qoriq-gpio");
155 qemu_fdt_setprop_cells(fdt, node, "reg", mmio0, 0x1000);
156 qemu_fdt_setprop_cells(fdt, node, "interrupts", irq0, 0x2);
157 qemu_fdt_setprop_phandle(fdt, node, "interrupt-parent", mpic);
158 qemu_fdt_setprop_cells(fdt, node, "#gpio-cells", 2);
159 qemu_fdt_setprop(fdt, node, "gpio-controller", NULL, 0);
016f7758
AG
160 gpio_ph = qemu_fdt_alloc_phandle(fdt);
161 qemu_fdt_setprop_cell(fdt, node, "phandle", gpio_ph);
162 qemu_fdt_setprop_cell(fdt, node, "linux,phandle", gpio_ph);
163
164 /* Power Off Pin */
165 qemu_fdt_add_subnode(fdt, poweroff);
166 qemu_fdt_setprop_string(fdt, poweroff, "compatible", "gpio-poweroff");
167 qemu_fdt_setprop_cells(fdt, poweroff, "gpios", gpio_ph, 0, 0);
b88e77f4
AG
168
169 g_free(node);
016f7758 170 g_free(poweroff);
b88e77f4
AG
171}
172
7abb479c
AR
173static void dt_rtc_create(void *fdt, const char *i2c, const char *alias)
174{
175 int offset = RTC_REGS_OFFSET;
176
177 gchar *rtc = g_strdup_printf("%s/rtc@%"PRIx32, i2c, offset);
178 qemu_fdt_add_subnode(fdt, rtc);
179 qemu_fdt_setprop_string(fdt, rtc, "compatible", "pericom,pt7c4338");
180 qemu_fdt_setprop_cells(fdt, rtc, "reg", offset);
181 qemu_fdt_setprop_string(fdt, "/aliases", alias, rtc);
182
183 g_free(rtc);
184}
185
186static void dt_i2c_create(void *fdt, const char *soc, const char *mpic,
187 const char *alias)
188{
189 hwaddr mmio0 = MPC8544_I2C_REGS_OFFSET;
190 int irq0 = MPC8544_I2C_IRQ;
191
192 gchar *i2c = g_strdup_printf("%s/i2c@%"PRIx64, soc, mmio0);
193 qemu_fdt_add_subnode(fdt, i2c);
194 qemu_fdt_setprop_string(fdt, i2c, "device_type", "i2c");
195 qemu_fdt_setprop_string(fdt, i2c, "compatible", "fsl-i2c");
196 qemu_fdt_setprop_cells(fdt, i2c, "reg", mmio0, 0x14);
197 qemu_fdt_setprop_cells(fdt, i2c, "cell-index", 0);
198 qemu_fdt_setprop_cells(fdt, i2c, "interrupts", irq0, 0x2);
199 qemu_fdt_setprop_phandle(fdt, i2c, "interrupt-parent", mpic);
200 qemu_fdt_setprop_string(fdt, "/aliases", alias, i2c);
201
202 g_free(i2c);
203}
204
205
f7087343
AG
206typedef struct PlatformDevtreeData {
207 void *fdt;
208 const char *mpic;
209 int irq_start;
210 const char *node;
211 PlatformBusDevice *pbus;
212} PlatformDevtreeData;
213
fdfb7f2c
AG
214static int create_devtree_etsec(SysBusDevice *sbdev, PlatformDevtreeData *data)
215{
216 eTSEC *etsec = ETSEC_COMMON(sbdev);
217 PlatformBusDevice *pbus = data->pbus;
218 hwaddr mmio0 = platform_bus_get_mmio_addr(pbus, sbdev, 0);
219 int irq0 = platform_bus_get_irqn(pbus, sbdev, 0);
220 int irq1 = platform_bus_get_irqn(pbus, sbdev, 1);
221 int irq2 = platform_bus_get_irqn(pbus, sbdev, 2);
222 gchar *node = g_strdup_printf("/platform/ethernet@%"PRIx64, mmio0);
223 gchar *group = g_strdup_printf("%s/queue-group", node);
224 void *fdt = data->fdt;
225
226 assert((int64_t)mmio0 >= 0);
227 assert(irq0 >= 0);
228 assert(irq1 >= 0);
229 assert(irq2 >= 0);
230
231 qemu_fdt_add_subnode(fdt, node);
232 qemu_fdt_setprop_string(fdt, node, "device_type", "network");
233 qemu_fdt_setprop_string(fdt, node, "compatible", "fsl,etsec2");
234 qemu_fdt_setprop_string(fdt, node, "model", "eTSEC");
235 qemu_fdt_setprop(fdt, node, "local-mac-address", etsec->conf.macaddr.a, 6);
236 qemu_fdt_setprop_cells(fdt, node, "fixed-link", 0, 1, 1000, 0, 0);
237
238 qemu_fdt_add_subnode(fdt, group);
239 qemu_fdt_setprop_cells(fdt, group, "reg", mmio0, 0x1000);
240 qemu_fdt_setprop_cells(fdt, group, "interrupts",
241 data->irq_start + irq0, 0x2,
242 data->irq_start + irq1, 0x2,
243 data->irq_start + irq2, 0x2);
244
245 g_free(node);
246 g_free(group);
247
248 return 0;
249}
250
4f01a637 251static void sysbus_device_create_devtree(SysBusDevice *sbdev, void *opaque)
f7087343
AG
252{
253 PlatformDevtreeData *data = opaque;
254 bool matched = false;
255
fdfb7f2c
AG
256 if (object_dynamic_cast(OBJECT(sbdev), TYPE_ETSEC_COMMON)) {
257 create_devtree_etsec(sbdev, data);
258 matched = true;
259 }
260
f7087343
AG
261 if (!matched) {
262 error_report("Device %s is not supported by this machine yet.",
263 qdev_fw_name(DEVICE(sbdev)));
264 exit(1);
265 }
f7087343
AG
266}
267
a3fc8396 268static void platform_bus_create_devtree(PPCE500MachineState *pms,
03f04809 269 void *fdt, const char *mpic)
f7087343 270{
a3fc8396 271 const PPCE500MachineClass *pmc = PPCE500_MACHINE_GET_CLASS(pms);
03f04809 272 gchar *node = g_strdup_printf("/platform@%"PRIx64, pmc->platform_bus_base);
f7087343 273 const char platcomp[] = "qemu,platform\0simple-bus";
03f04809
IM
274 uint64_t addr = pmc->platform_bus_base;
275 uint64_t size = pmc->platform_bus_size;
276 int irq_start = pmc->platform_bus_first_irq;
f7087343
AG
277
278 /* Create a /platform node that we can put all devices into */
279
280 qemu_fdt_add_subnode(fdt, node);
281 qemu_fdt_setprop(fdt, node, "compatible", platcomp, sizeof(platcomp));
282
283 /* Our platform bus region is less than 32bit big, so 1 cell is enough for
284 address and size */
285 qemu_fdt_setprop_cells(fdt, node, "#size-cells", 1);
286 qemu_fdt_setprop_cells(fdt, node, "#address-cells", 1);
287 qemu_fdt_setprop_cells(fdt, node, "ranges", 0, addr >> 32, addr, size);
288
289 qemu_fdt_setprop_phandle(fdt, node, "interrupt-parent", mpic);
290
a3fc8396
IM
291 /* Create dt nodes for dynamic devices */
292 PlatformDevtreeData data = {
293 .fdt = fdt,
294 .mpic = mpic,
295 .irq_start = irq_start,
296 .node = node,
297 .pbus = pms->pbus_dev,
298 };
f7087343 299
a3fc8396
IM
300 /* Loop through all dynamic sysbus devices and create nodes for them */
301 foreach_dynamic_sysbus_device(sysbus_device_create_devtree, &data);
f7087343
AG
302
303 g_free(node);
304}
305
03f04809 306static int ppce500_load_device_tree(PPCE500MachineState *pms,
a8170e5e
AK
307 hwaddr addr,
308 hwaddr initrd_base,
28290f37 309 hwaddr initrd_size,
903585de
AG
310 hwaddr kernel_base,
311 hwaddr kernel_size,
28290f37 312 bool dry_run)
1db09b84 313{
03f04809 314 MachineState *machine = MACHINE(pms);
fe6b6346 315 unsigned int smp_cpus = machine->smp.cpus;
03f04809 316 const PPCE500MachineClass *pmc = PPCE500_MACHINE_GET_CLASS(pms);
28290f37 317 CPUPPCState *env = first_cpu->env_ptr;
dbf916d8 318 int ret = -1;
3ef96221 319 uint64_t mem_reg_property[] = { 0, cpu_to_be64(machine->ram_size) };
7ec632b4 320 int fdt_size;
dbf916d8 321 void *fdt;
5de6b46d 322 uint8_t hypercall[16];
911d6e7a
AG
323 uint32_t clock_freq = 400000000;
324 uint32_t tb_freq = 400000000;
621d05e3 325 int i;
ebb9518a 326 char compatible_sb[] = "fsl,mpc8544-immr\0simple-bus";
2fb513d3
GK
327 char *soc;
328 char *mpic;
19ac9dea 329 uint32_t mpic_ph;
a911b7a9 330 uint32_t msi_ph;
2fb513d3
GK
331 char *gutil;
332 char *pci;
333 char *msi;
347dd79d
AG
334 uint32_t *pci_map = NULL;
335 int len;
3627757e
AG
336 uint32_t pci_ranges[14] =
337 {
03f04809
IM
338 0x2000000, 0x0, pmc->pci_mmio_bus_base,
339 pmc->pci_mmio_base >> 32, pmc->pci_mmio_base,
3627757e
AG
340 0x0, 0x20000000,
341
342 0x1000000, 0x0, 0x0,
03f04809 343 pmc->pci_pio_base >> 32, pmc->pci_pio_base,
3627757e
AG
344 0x0, 0x10000,
345 };
f2ce39b4
PB
346 const char *dtb_file = machine->dtb;
347 const char *toplevel_compat = machine->dt_compatible;
d1b93565
AG
348
349 if (dtb_file) {
350 char *filename;
351 filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, dtb_file);
352 if (!filename) {
353 goto out;
354 }
355
356 fdt = load_device_tree(filename, &fdt_size);
2343dd11 357 g_free(filename);
d1b93565
AG
358 if (!fdt) {
359 goto out;
360 }
361 goto done;
362 }
1db09b84 363
2636fcb6 364 fdt = create_device_tree(&fdt_size);
5cea8590
PB
365 if (fdt == NULL) {
366 goto out;
367 }
1db09b84
AJ
368
369 /* Manipulate device tree in memory. */
5a4348d1
PC
370 qemu_fdt_setprop_cell(fdt, "/", "#address-cells", 2);
371 qemu_fdt_setprop_cell(fdt, "/", "#size-cells", 2);
51b852b7 372
5a4348d1
PC
373 qemu_fdt_add_subnode(fdt, "/memory");
374 qemu_fdt_setprop_string(fdt, "/memory", "device_type", "memory");
375 qemu_fdt_setprop(fdt, "/memory", "reg", mem_reg_property,
376 sizeof(mem_reg_property));
1db09b84 377
5a4348d1 378 qemu_fdt_add_subnode(fdt, "/chosen");
3b989d49 379 if (initrd_size) {
5a4348d1
PC
380 ret = qemu_fdt_setprop_cell(fdt, "/chosen", "linux,initrd-start",
381 initrd_base);
3b989d49
AG
382 if (ret < 0) {
383 fprintf(stderr, "couldn't set /chosen/linux,initrd-start\n");
384 }
1db09b84 385
5a4348d1
PC
386 ret = qemu_fdt_setprop_cell(fdt, "/chosen", "linux,initrd-end",
387 (initrd_base + initrd_size));
3b989d49
AG
388 if (ret < 0) {
389 fprintf(stderr, "couldn't set /chosen/linux,initrd-end\n");
390 }
903585de
AG
391
392 }
393
394 if (kernel_base != -1ULL) {
395 qemu_fdt_setprop_cells(fdt, "/chosen", "qemu,boot-kernel",
396 kernel_base >> 32, kernel_base,
397 kernel_size >> 32, kernel_size);
3b989d49 398 }
1db09b84 399
5a4348d1 400 ret = qemu_fdt_setprop_string(fdt, "/chosen", "bootargs",
3ef96221 401 machine->kernel_cmdline);
1db09b84
AJ
402 if (ret < 0)
403 fprintf(stderr, "couldn't set /chosen/bootargs\n");
404
405 if (kvm_enabled()) {
911d6e7a
AG
406 /* Read out host's frequencies */
407 clock_freq = kvmppc_get_clockfreq();
408 tb_freq = kvmppc_get_tbfreq();
5de6b46d
AG
409
410 /* indicate KVM hypercall interface */
5a4348d1
PC
411 qemu_fdt_add_subnode(fdt, "/hypervisor");
412 qemu_fdt_setprop_string(fdt, "/hypervisor", "compatible",
413 "linux,kvm");
5de6b46d 414 kvmppc_get_hypercall(env, hypercall, sizeof(hypercall));
5a4348d1
PC
415 qemu_fdt_setprop(fdt, "/hypervisor", "hcall-instructions",
416 hypercall, sizeof(hypercall));
1a61a9ae
SY
417 /* if KVM supports the idle hcall, set property indicating this */
418 if (kvmppc_get_hasidle(env)) {
5a4348d1 419 qemu_fdt_setprop(fdt, "/hypervisor", "has-idle", NULL, 0);
1a61a9ae 420 }
1db09b84 421 }
3b989d49 422
625e665b 423 /* Create CPU nodes */
5a4348d1
PC
424 qemu_fdt_add_subnode(fdt, "/cpus");
425 qemu_fdt_setprop_cell(fdt, "/cpus", "#address-cells", 1);
426 qemu_fdt_setprop_cell(fdt, "/cpus", "#size-cells", 0);
625e665b 427
1e3debf0
AG
428 /* We need to generate the cpu nodes in reverse order, so Linux can pick
429 the first node as boot node and be happy */
430 for (i = smp_cpus - 1; i >= 0; i--) {
440c8152 431 CPUState *cpu;
2fb513d3 432 char *cpu_name;
03f04809 433 uint64_t cpu_release_addr = pmc->spin_base + (i * 0x20);
10f25a46 434
440c8152 435 cpu = qemu_get_cpu(i);
55e5c285 436 if (cpu == NULL) {
1e3debf0
AG
437 continue;
438 }
440c8152 439 env = cpu->env_ptr;
1e3debf0 440
2fb513d3 441 cpu_name = g_strdup_printf("/cpus/PowerPC,8544@%x", i);
5a4348d1
PC
442 qemu_fdt_add_subnode(fdt, cpu_name);
443 qemu_fdt_setprop_cell(fdt, cpu_name, "clock-frequency", clock_freq);
444 qemu_fdt_setprop_cell(fdt, cpu_name, "timebase-frequency", tb_freq);
445 qemu_fdt_setprop_string(fdt, cpu_name, "device_type", "cpu");
6d536570 446 qemu_fdt_setprop_cell(fdt, cpu_name, "reg", i);
5a4348d1
PC
447 qemu_fdt_setprop_cell(fdt, cpu_name, "d-cache-line-size",
448 env->dcache_line_size);
449 qemu_fdt_setprop_cell(fdt, cpu_name, "i-cache-line-size",
450 env->icache_line_size);
451 qemu_fdt_setprop_cell(fdt, cpu_name, "d-cache-size", 0x8000);
452 qemu_fdt_setprop_cell(fdt, cpu_name, "i-cache-size", 0x8000);
453 qemu_fdt_setprop_cell(fdt, cpu_name, "bus-frequency", 0);
55e5c285 454 if (cpu->cpu_index) {
5a4348d1
PC
455 qemu_fdt_setprop_string(fdt, cpu_name, "status", "disabled");
456 qemu_fdt_setprop_string(fdt, cpu_name, "enable-method",
457 "spin-table");
458 qemu_fdt_setprop_u64(fdt, cpu_name, "cpu-release-addr",
459 cpu_release_addr);
1e3debf0 460 } else {
5a4348d1 461 qemu_fdt_setprop_string(fdt, cpu_name, "status", "okay");
1e3debf0 462 }
2fb513d3 463 g_free(cpu_name);
1db09b84
AJ
464 }
465
5a4348d1 466 qemu_fdt_add_subnode(fdt, "/aliases");
5da96624 467 /* XXX These should go into their respective devices' code */
2fb513d3 468 soc = g_strdup_printf("/soc@%"PRIx64, pmc->ccsrbar_base);
5a4348d1
PC
469 qemu_fdt_add_subnode(fdt, soc);
470 qemu_fdt_setprop_string(fdt, soc, "device_type", "soc");
471 qemu_fdt_setprop(fdt, soc, "compatible", compatible_sb,
472 sizeof(compatible_sb));
473 qemu_fdt_setprop_cell(fdt, soc, "#address-cells", 1);
474 qemu_fdt_setprop_cell(fdt, soc, "#size-cells", 1);
475 qemu_fdt_setprop_cells(fdt, soc, "ranges", 0x0,
03f04809 476 pmc->ccsrbar_base >> 32, pmc->ccsrbar_base,
5a4348d1 477 MPC8544_CCSRBAR_SIZE);
5da96624 478 /* XXX should contain a reasonable value */
5a4348d1 479 qemu_fdt_setprop_cell(fdt, soc, "bus-frequency", 0);
5da96624 480
2fb513d3 481 mpic = g_strdup_printf("%s/pic@%llx", soc, MPC8544_MPIC_REGS_OFFSET);
5a4348d1
PC
482 qemu_fdt_add_subnode(fdt, mpic);
483 qemu_fdt_setprop_string(fdt, mpic, "device_type", "open-pic");
484 qemu_fdt_setprop_string(fdt, mpic, "compatible", "fsl,mpic");
485 qemu_fdt_setprop_cells(fdt, mpic, "reg", MPC8544_MPIC_REGS_OFFSET,
486 0x40000);
487 qemu_fdt_setprop_cell(fdt, mpic, "#address-cells", 0);
488 qemu_fdt_setprop_cell(fdt, mpic, "#interrupt-cells", 2);
489 mpic_ph = qemu_fdt_alloc_phandle(fdt);
490 qemu_fdt_setprop_cell(fdt, mpic, "phandle", mpic_ph);
491 qemu_fdt_setprop_cell(fdt, mpic, "linux,phandle", mpic_ph);
492 qemu_fdt_setprop(fdt, mpic, "interrupt-controller", NULL, 0);
19ac9dea 493
0cfc6e8d
AG
494 /*
495 * We have to generate ser1 first, because Linux takes the first
496 * device it finds in the dt as serial output device. And we generate
497 * devices in reverse order to the dt.
498 */
9bca0edb 499 if (serial_hd(1)) {
79c0ff2c
AG
500 dt_serial_create(fdt, MPC8544_SERIAL1_REGS_OFFSET,
501 soc, mpic, "serial1", 1, false);
502 }
503
9bca0edb 504 if (serial_hd(0)) {
79c0ff2c
AG
505 dt_serial_create(fdt, MPC8544_SERIAL0_REGS_OFFSET,
506 soc, mpic, "serial0", 0, true);
507 }
0cfc6e8d 508
7abb479c
AR
509 /* i2c */
510 dt_i2c_create(fdt, soc, mpic, "i2c");
511
512 dt_rtc_create(fdt, "i2c", "rtc");
513
514
2fb513d3
GK
515 gutil = g_strdup_printf("%s/global-utilities@%llx", soc,
516 MPC8544_UTIL_OFFSET);
5a4348d1
PC
517 qemu_fdt_add_subnode(fdt, gutil);
518 qemu_fdt_setprop_string(fdt, gutil, "compatible", "fsl,mpc8544-guts");
519 qemu_fdt_setprop_cells(fdt, gutil, "reg", MPC8544_UTIL_OFFSET, 0x1000);
520 qemu_fdt_setprop(fdt, gutil, "fsl,has-rstcr", NULL, 0);
2fb513d3 521 g_free(gutil);
f5038483 522
2fb513d3 523 msi = g_strdup_printf("/%s/msi@%llx", soc, MPC8544_MSI_REGS_OFFSET);
5a4348d1
PC
524 qemu_fdt_add_subnode(fdt, msi);
525 qemu_fdt_setprop_string(fdt, msi, "compatible", "fsl,mpic-msi");
526 qemu_fdt_setprop_cells(fdt, msi, "reg", MPC8544_MSI_REGS_OFFSET, 0x200);
527 msi_ph = qemu_fdt_alloc_phandle(fdt);
528 qemu_fdt_setprop_cells(fdt, msi, "msi-available-ranges", 0x0, 0x100);
529 qemu_fdt_setprop_phandle(fdt, msi, "interrupt-parent", mpic);
530 qemu_fdt_setprop_cells(fdt, msi, "interrupts",
a911b7a9
AG
531 0xe0, 0x0,
532 0xe1, 0x0,
533 0xe2, 0x0,
534 0xe3, 0x0,
535 0xe4, 0x0,
536 0xe5, 0x0,
537 0xe6, 0x0,
538 0xe7, 0x0);
5a4348d1
PC
539 qemu_fdt_setprop_cell(fdt, msi, "phandle", msi_ph);
540 qemu_fdt_setprop_cell(fdt, msi, "linux,phandle", msi_ph);
2fb513d3 541 g_free(msi);
a911b7a9 542
2fb513d3
GK
543 pci = g_strdup_printf("/pci@%llx",
544 pmc->ccsrbar_base + MPC8544_PCI_REGS_OFFSET);
5a4348d1
PC
545 qemu_fdt_add_subnode(fdt, pci);
546 qemu_fdt_setprop_cell(fdt, pci, "cell-index", 0);
547 qemu_fdt_setprop_string(fdt, pci, "compatible", "fsl,mpc8540-pci");
548 qemu_fdt_setprop_string(fdt, pci, "device_type", "pci");
549 qemu_fdt_setprop_cells(fdt, pci, "interrupt-map-mask", 0xf800, 0x0,
550 0x0, 0x7);
551 pci_map = pci_map_create(fdt, qemu_fdt_get_phandle(fdt, mpic),
03f04809 552 pmc->pci_first_slot, pmc->pci_nr_slots,
492ec48d 553 &len);
5a4348d1
PC
554 qemu_fdt_setprop(fdt, pci, "interrupt-map", pci_map, len);
555 qemu_fdt_setprop_phandle(fdt, pci, "interrupt-parent", mpic);
556 qemu_fdt_setprop_cells(fdt, pci, "interrupts", 24, 2);
557 qemu_fdt_setprop_cells(fdt, pci, "bus-range", 0, 255);
3627757e 558 for (i = 0; i < 14; i++) {
0dbc0798
AG
559 pci_ranges[i] = cpu_to_be32(pci_ranges[i]);
560 }
5a4348d1
PC
561 qemu_fdt_setprop_cell(fdt, pci, "fsl,msi", msi_ph);
562 qemu_fdt_setprop(fdt, pci, "ranges", pci_ranges, sizeof(pci_ranges));
2eaaac1f 563 qemu_fdt_setprop_cells(fdt, pci, "reg",
03f04809
IM
564 (pmc->ccsrbar_base + MPC8544_PCI_REGS_OFFSET) >> 32,
565 (pmc->ccsrbar_base + MPC8544_PCI_REGS_OFFSET),
2eaaac1f 566 0, 0x1000);
5a4348d1
PC
567 qemu_fdt_setprop_cell(fdt, pci, "clock-frequency", 66666666);
568 qemu_fdt_setprop_cell(fdt, pci, "#interrupt-cells", 1);
569 qemu_fdt_setprop_cell(fdt, pci, "#size-cells", 2);
570 qemu_fdt_setprop_cell(fdt, pci, "#address-cells", 3);
571 qemu_fdt_setprop_string(fdt, "/aliases", "pci0", pci);
2fb513d3 572 g_free(pci);
0dbc0798 573
03f04809 574 if (pmc->has_mpc8xxx_gpio) {
b88e77f4
AG
575 create_dt_mpc8xxx_gpio(fdt, soc, mpic);
576 }
2fb513d3 577 g_free(soc);
b88e77f4 578
a3fc8396
IM
579 if (pms->pbus_dev) {
580 platform_bus_create_devtree(pms, fdt, mpic);
f7087343 581 }
2fb513d3 582 g_free(mpic);
f7087343 583
03f04809 584 pmc->fixup_devtree(fdt);
e6eaabeb
SW
585
586 if (toplevel_compat) {
5a4348d1
PC
587 qemu_fdt_setprop(fdt, "/", "compatible", toplevel_compat,
588 strlen(toplevel_compat) + 1);
e6eaabeb
SW
589 }
590
d1b93565 591done:
28290f37 592 if (!dry_run) {
5a4348d1 593 qemu_fdt_dumpdtb(fdt, fdt_size);
28290f37 594 cpu_physical_memory_write(addr, fdt, fdt_size);
cba2026a 595 }
cba2026a 596 ret = fdt_size;
b2fb7a43 597 g_free(fdt);
7ec632b4 598
1db09b84 599out:
347dd79d 600 g_free(pci_map);
1db09b84 601
04088adb 602 return ret;
1db09b84
AJ
603}
604
28290f37 605typedef struct DeviceTreeParams {
03f04809 606 PPCE500MachineState *machine;
28290f37
AG
607 hwaddr addr;
608 hwaddr initrd_base;
609 hwaddr initrd_size;
903585de
AG
610 hwaddr kernel_base;
611 hwaddr kernel_size;
f7087343 612 Notifier notifier;
28290f37
AG
613} DeviceTreeParams;
614
615static void ppce500_reset_device_tree(void *opaque)
616{
617 DeviceTreeParams *p = opaque;
03f04809 618 ppce500_load_device_tree(p->machine, p->addr, p->initrd_base,
903585de
AG
619 p->initrd_size, p->kernel_base, p->kernel_size,
620 false);
28290f37
AG
621}
622
f7087343
AG
623static void ppce500_init_notify(Notifier *notifier, void *data)
624{
625 DeviceTreeParams *p = container_of(notifier, DeviceTreeParams, notifier);
626 ppce500_reset_device_tree(p);
627}
628
03f04809 629static int ppce500_prep_device_tree(PPCE500MachineState *machine,
28290f37
AG
630 hwaddr addr,
631 hwaddr initrd_base,
903585de
AG
632 hwaddr initrd_size,
633 hwaddr kernel_base,
634 hwaddr kernel_size)
28290f37
AG
635{
636 DeviceTreeParams *p = g_new(DeviceTreeParams, 1);
3ef96221 637 p->machine = machine;
28290f37
AG
638 p->addr = addr;
639 p->initrd_base = initrd_base;
640 p->initrd_size = initrd_size;
903585de
AG
641 p->kernel_base = kernel_base;
642 p->kernel_size = kernel_size;
28290f37
AG
643
644 qemu_register_reset(ppce500_reset_device_tree, p);
f7087343
AG
645 p->notifier.notify = ppce500_init_notify;
646 qemu_add_machine_init_done_notifier(&p->notifier);
28290f37
AG
647
648 /* Issue the device tree loader once, so that we get the size of the blob */
03f04809
IM
649 return ppce500_load_device_tree(machine, addr, initrd_base, initrd_size,
650 kernel_base, kernel_size, true);
28290f37
AG
651}
652
cba2026a 653/* Create -kernel TLB entries for BookE. */
a36848ff 654hwaddr booke206_page_size_to_tlb(uint64_t size)
d1e256fe 655{
ab3dd749 656 return 63 - clz64(size / KiB);
d1e256fe
AG
657}
658
cefd3cdb 659static int booke206_initial_map_tsize(CPUPPCState *env)
3b989d49 660{
cba2026a 661 struct boot_info *bi = env->load_info;
cefd3cdb 662 hwaddr dt_end;
cba2026a
AG
663 int ps;
664
665 /* Our initial TLB entry needs to cover everything from 0 to
666 the device tree top */
667 dt_end = bi->dt_base + bi->dt_size;
668 ps = booke206_page_size_to_tlb(dt_end) + 1;
fb37c302
AG
669 if (ps & 1) {
670 /* e500v2 can only do even TLB size bits */
671 ps++;
672 }
cefd3cdb
BB
673 return ps;
674}
675
676static uint64_t mmubooke_initial_mapsize(CPUPPCState *env)
677{
678 int tsize;
679
680 tsize = booke206_initial_map_tsize(env);
681 return (1ULL << 10 << tsize);
682}
683
684static void mmubooke_create_initial_mapping(CPUPPCState *env)
685{
686 ppcmas_tlb_t *tlb = booke206_get_tlbm(env, 1, 0, 0);
687 hwaddr size;
688 int ps;
689
690 ps = booke206_initial_map_tsize(env);
cba2026a 691 size = (ps << MAS1_TSIZE_SHIFT);
d1e256fe 692 tlb->mas1 = MAS1_VALID | size;
cba2026a
AG
693 tlb->mas2 = 0;
694 tlb->mas7_3 = 0;
d1e256fe 695 tlb->mas7_3 |= MAS3_UR | MAS3_UW | MAS3_UX | MAS3_SR | MAS3_SW | MAS3_SX;
93dd5e85
SW
696
697 env->tlb_dirty = true;
3b989d49
AG
698}
699
b3305981 700static void ppce500_cpu_reset_sec(void *opaque)
5c145dac 701{
38f92da6 702 PowerPCCPU *cpu = opaque;
259186a7 703 CPUState *cs = CPU(cpu);
5c145dac 704
259186a7 705 cpu_reset(cs);
5c145dac 706
27103424 707 cs->exception_index = EXCP_HLT;
3b989d49
AG
708}
709
b3305981 710static void ppce500_cpu_reset(void *opaque)
3b989d49 711{
38f92da6 712 PowerPCCPU *cpu = opaque;
259186a7 713 CPUState *cs = CPU(cpu);
38f92da6 714 CPUPPCState *env = &cpu->env;
3b989d49
AG
715 struct boot_info *bi = env->load_info;
716
259186a7 717 cpu_reset(cs);
3b989d49
AG
718
719 /* Set initial guest state. */
259186a7 720 cs->halted = 0;
ab3dd749 721 env->gpr[1] = (16 * MiB) - 8;
3b989d49 722 env->gpr[3] = bi->dt_base;
cefd3cdb
BB
723 env->gpr[4] = 0;
724 env->gpr[5] = 0;
725 env->gpr[6] = EPAPR_MAGIC;
726 env->gpr[7] = mmubooke_initial_mapsize(env);
727 env->gpr[8] = 0;
728 env->gpr[9] = 0;
3b989d49 729 env->nip = bi->entry;
cba2026a 730 mmubooke_create_initial_mapping(env);
3b989d49
AG
731}
732
03f04809 733static DeviceState *ppce500_init_mpic_qemu(PPCE500MachineState *pms,
2104d4f5 734 IrqLines *irqs)
82fc73b6 735{
82fc73b6
SW
736 DeviceState *dev;
737 SysBusDevice *s;
738 int i, j, k;
03f04809 739 MachineState *machine = MACHINE(pms);
fe6b6346 740 unsigned int smp_cpus = machine->smp.cpus;
03f04809 741 const PPCE500MachineClass *pmc = PPCE500_MACHINE_GET_CLASS(pms);
82fc73b6 742
3e80f690 743 dev = qdev_new(TYPE_OPENPIC);
d2623129 744 object_property_add_child(OBJECT(machine), "pic", OBJECT(dev));
03f04809 745 qdev_prop_set_uint32(dev, "model", pmc->mpic_version);
d85937e6
SW
746 qdev_prop_set_uint32(dev, "nb_cpus", smp_cpus);
747
82fc73b6 748 s = SYS_BUS_DEVICE(dev);
3c6ef471 749 sysbus_realize_and_unref(s, &error_fatal);
82fc73b6
SW
750
751 k = 0;
752 for (i = 0; i < smp_cpus; i++) {
753 for (j = 0; j < OPENPIC_OUTPUT_NB; j++) {
2104d4f5 754 sysbus_connect_irq(s, k++, irqs[i].irq[j]);
82fc73b6
SW
755 }
756 }
757
d85937e6
SW
758 return dev;
759}
760
03f04809 761static DeviceState *ppce500_init_mpic_kvm(const PPCE500MachineClass *pmc,
2104d4f5 762 IrqLines *irqs, Error **errp)
d85937e6
SW
763{
764 DeviceState *dev;
d85937e6 765 CPUState *cs;
d85937e6 766
3e80f690 767 dev = qdev_new(TYPE_KVM_OPENPIC);
03f04809 768 qdev_prop_set_uint32(dev, "model", pmc->mpic_version);
d85937e6 769
668f62ec 770 if (!sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), errp)) {
fe656ebd 771 object_unparent(OBJECT(dev));
d85937e6
SW
772 return NULL;
773 }
774
bdc44640 775 CPU_FOREACH(cs) {
d85937e6
SW
776 if (kvm_openpic_connect_vcpu(dev, cs)) {
777 fprintf(stderr, "%s: failed to connect vcpu to irqchip\n",
778 __func__);
779 abort();
780 }
781 }
782
783 return dev;
784}
785
03f04809 786static DeviceState *ppce500_init_mpic(PPCE500MachineState *pms,
c91c187f 787 MemoryRegion *ccsr,
2104d4f5 788 IrqLines *irqs)
d85937e6 789{
03f04809 790 const PPCE500MachineClass *pmc = PPCE500_MACHINE_GET_CLASS(pms);
d85937e6
SW
791 DeviceState *dev = NULL;
792 SysBusDevice *s;
d85937e6
SW
793
794 if (kvm_enabled()) {
fe656ebd 795 Error *err = NULL;
d85937e6 796
4376c40d 797 if (kvm_kernel_irqchip_allowed()) {
03f04809 798 dev = ppce500_init_mpic_kvm(pmc, irqs, &err);
d85937e6 799 }
4376c40d 800 if (kvm_kernel_irqchip_required() && !dev) {
c29b77f9
MA
801 error_reportf_err(err,
802 "kernel_irqchip requested but unavailable: ");
fe656ebd 803 exit(1);
d85937e6
SW
804 }
805 }
806
807 if (!dev) {
03f04809 808 dev = ppce500_init_mpic_qemu(pms, irqs);
d85937e6
SW
809 }
810
d85937e6 811 s = SYS_BUS_DEVICE(dev);
82fc73b6
SW
812 memory_region_add_subregion(ccsr, MPC8544_MPIC_REGS_OFFSET,
813 s->mmio[0].memory);
814
c91c187f 815 return dev;
82fc73b6
SW
816}
817
016f7758
AG
818static void ppce500_power_off(void *opaque, int line, int on)
819{
820 if (on) {
cf83f140 821 qemu_system_shutdown_request(SHUTDOWN_CAUSE_GUEST_SHUTDOWN);
016f7758
AG
822 }
823}
824
03f04809 825void ppce500_init(MachineState *machine)
1db09b84 826{
39186d8a 827 MemoryRegion *address_space_mem = get_system_memory();
03f04809
IM
828 PPCE500MachineState *pms = PPCE500_MACHINE(machine);
829 const PPCE500MachineClass *pmc = PPCE500_MACHINE_GET_CLASS(machine);
1db09b84 830 PCIBus *pci_bus;
e2684c0b 831 CPUPPCState *env = NULL;
3812c71f
AG
832 uint64_t loadaddr;
833 hwaddr kernel_base = -1LL;
834 int kernel_size = 0;
835 hwaddr dt_base = 0;
836 hwaddr initrd_base = 0;
837 int initrd_size = 0;
838 hwaddr cur_base = 0;
839 char *filename;
8d622594
DE
840 const char *payload_name;
841 bool kernel_as_payload;
3812c71f 842 hwaddr bios_entry = 0;
8d622594 843 target_long payload_size;
3812c71f
AG
844 struct boot_info *boot_info;
845 int dt_size;
82fc73b6 846 int i;
fe6b6346 847 unsigned int smp_cpus = machine->smp.cpus;
d575a6ce
BB
848 /* irq num for pin INTA, INTB, INTC and INTD is 1, 2, 3 and
849 * 4 respectively */
850 unsigned int pci_irq_nrs[PCI_NUM_PINS] = {1, 2, 3, 4};
2104d4f5 851 IrqLines *irqs;
c91c187f 852 DeviceState *dev, *mpicdev;
e2684c0b 853 CPUPPCState *firstenv = NULL;
3eddc1be 854 MemoryRegion *ccsr_addr_space;
dffb1dc2 855 SysBusDevice *s;
3eddc1be 856 PPCE500CCSRState *ccsr;
7abb479c 857 I2CBus *i2c;
1db09b84 858
2104d4f5 859 irqs = g_new0(IrqLines, smp_cpus);
e61c36d5 860 for (i = 0; i < smp_cpus; i++) {
397b457d 861 PowerPCCPU *cpu;
55e5c285 862 CPUState *cs;
e61c36d5 863 qemu_irq *input;
397b457d 864
a2c93f06 865 cpu = POWERPC_CPU(object_new(machine->cpu_type));
397b457d 866 env = &cpu->env;
55e5c285 867 cs = CPU(cpu);
1db09b84 868
00469dc3 869 if (env->mmu_model != POWERPC_MMU_BOOKE206) {
6f76b817
AF
870 error_report("MMU model %i not supported by this machine",
871 env->mmu_model);
00469dc3
VP
872 exit(1);
873 }
874
a2c93f06
TJB
875 /*
876 * Secondary CPU starts in halted state for now. Needs to change
877 * when implementing non-kernel boot.
878 */
879 object_property_set_bool(OBJECT(cs), "start-powered-off", i != 0,
880 &error_fatal);
881 qdev_realize_and_unref(DEVICE(cs), NULL, &error_fatal);
882
e61c36d5
AG
883 if (!firstenv) {
884 firstenv = env;
885 }
1db09b84 886
a915249f 887 input = (qemu_irq *)env->irq_inputs;
2104d4f5
GK
888 irqs[i].irq[OPENPIC_OUTPUT_INT] = input[PPCE500_INPUT_INT];
889 irqs[i].irq[OPENPIC_OUTPUT_CINT] = input[PPCE500_INPUT_CINT];
6a450df9 890 env->spr_cb[SPR_BOOKE_PIR].default_value = cs->cpu_index = i;
03f04809 891 env->mpic_iack = pmc->ccsrbar_base + MPC8544_MPIC_REGS_OFFSET + 0xa0;
3b989d49 892
a34a92b9 893 ppc_booke_timers_init(cpu, 400000000, PPC_TIMER_E500);
e61c36d5
AG
894
895 /* Register reset handler */
5c145dac
AG
896 if (!i) {
897 /* Primary CPU */
898 struct boot_info *boot_info;
899 boot_info = g_malloc0(sizeof(struct boot_info));
b3305981 900 qemu_register_reset(ppce500_cpu_reset, cpu);
5c145dac
AG
901 env->load_info = boot_info;
902 } else {
903 /* Secondary CPUs */
b3305981 904 qemu_register_reset(ppce500_cpu_reset_sec, cpu);
5c145dac 905 }
e61c36d5 906 }
3b989d49 907
e61c36d5 908 env = firstenv;
3b989d49 909
3538e846
IM
910 if (!QEMU_IS_ALIGNED(machine->ram_size, RAM_SIZES_ALIGN)) {
911 error_report("RAM size must be multiple of %" PRIu64, RAM_SIZES_ALIGN);
912 exit(EXIT_FAILURE);
913 }
1db09b84
AJ
914
915 /* Register Memory */
97316645 916 memory_region_add_subregion(address_space_mem, 0, machine->ram);
1db09b84 917
3e80f690 918 dev = qdev_new("e500-ccsr");
3eddc1be 919 object_property_add_child(qdev_get_machine(), "e500-ccsr",
d2623129 920 OBJECT(dev));
3c6ef471 921 sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
3eddc1be
BB
922 ccsr = CCSR(dev);
923 ccsr_addr_space = &ccsr->ccsr_space;
03f04809 924 memory_region_add_subregion(address_space_mem, pmc->ccsrbar_base,
3eddc1be 925 ccsr_addr_space);
dffb1dc2 926
03f04809 927 mpicdev = ppce500_init_mpic(pms, ccsr_addr_space, irqs);
ef0efa1a 928 g_free(irqs);
d0b72631 929
1db09b84 930 /* Serial */
9bca0edb 931 if (serial_hd(0)) {
3eddc1be 932 serial_mm_init(ccsr_addr_space, MPC8544_SERIAL0_REGS_OFFSET,
c91c187f 933 0, qdev_get_gpio_in(mpicdev, 42), 399193,
9bca0edb 934 serial_hd(0), DEVICE_BIG_ENDIAN);
2d48377a 935 }
1db09b84 936
9bca0edb 937 if (serial_hd(1)) {
3eddc1be 938 serial_mm_init(ccsr_addr_space, MPC8544_SERIAL1_REGS_OFFSET,
c91c187f 939 0, qdev_get_gpio_in(mpicdev, 42), 399193,
9bca0edb 940 serial_hd(1), DEVICE_BIG_ENDIAN);
2d48377a 941 }
7abb479c 942 /* I2C */
3e80f690 943 dev = qdev_new("mpc-i2c");
7abb479c 944 s = SYS_BUS_DEVICE(dev);
3c6ef471 945 sysbus_realize_and_unref(s, &error_fatal);
7abb479c
AR
946 sysbus_connect_irq(s, 0, qdev_get_gpio_in(mpicdev, MPC8544_I2C_IRQ));
947 memory_region_add_subregion(ccsr_addr_space, MPC8544_I2C_REGS_OFFSET,
948 sysbus_mmio_get_region(s, 0));
949 i2c = (I2CBus *)qdev_get_child_bus(dev, "i2c");
1373b15b 950 i2c_slave_create_simple(i2c, "ds1338", RTC_REGS_OFFSET);
7abb479c 951
1db09b84 952
b0fb8423 953 /* General Utility device */
3e80f690 954 dev = qdev_new("mpc8544-guts");
dffb1dc2 955 s = SYS_BUS_DEVICE(dev);
3c6ef471 956 sysbus_realize_and_unref(s, &error_fatal);
3eddc1be 957 memory_region_add_subregion(ccsr_addr_space, MPC8544_UTIL_OFFSET,
dffb1dc2 958 sysbus_mmio_get_region(s, 0));
b0fb8423 959
1db09b84 960 /* PCI */
3e80f690 961 dev = qdev_new("e500-pcihost");
d2623129 962 object_property_add_child(qdev_get_machine(), "pci-host", OBJECT(dev));
03f04809 963 qdev_prop_set_uint32(dev, "first_slot", pmc->pci_first_slot);
3016dca0 964 qdev_prop_set_uint32(dev, "first_pin_irq", pci_irq_nrs[0]);
dffb1dc2 965 s = SYS_BUS_DEVICE(dev);
3c6ef471 966 sysbus_realize_and_unref(s, &error_fatal);
d575a6ce 967 for (i = 0; i < PCI_NUM_PINS; i++) {
c91c187f 968 sysbus_connect_irq(s, i, qdev_get_gpio_in(mpicdev, pci_irq_nrs[i]));
d575a6ce
BB
969 }
970
3eddc1be 971 memory_region_add_subregion(ccsr_addr_space, MPC8544_PCI_REGS_OFFSET,
dffb1dc2
BB
972 sysbus_mmio_get_region(s, 0));
973
d461e3b9 974 pci_bus = (PCIBus *)qdev_get_child_bus(dev, "pci.0");
1db09b84
AJ
975 if (!pci_bus)
976 printf("couldn't create PCI controller!\n");
977
1db09b84 978 if (pci_bus) {
1db09b84
AJ
979 /* Register network interfaces. */
980 for (i = 0; i < nb_nics; i++) {
52310c3f 981 pci_nic_init_nofail(&nd_table[i], pci_bus, "virtio-net-pci", NULL);
1db09b84
AJ
982 }
983 }
984
5c145dac 985 /* Register spinning region */
03f04809 986 sysbus_create_simple("e500-spin", pmc->spin_base, NULL);
5c145dac 987
03f04809 988 if (pmc->has_mpc8xxx_gpio) {
016f7758
AG
989 qemu_irq poweroff_irq;
990
3e80f690 991 dev = qdev_new("mpc8xxx_gpio");
b88e77f4 992 s = SYS_BUS_DEVICE(dev);
3c6ef471 993 sysbus_realize_and_unref(s, &error_fatal);
c91c187f 994 sysbus_connect_irq(s, 0, qdev_get_gpio_in(mpicdev, MPC8XXX_GPIO_IRQ));
b88e77f4
AG
995 memory_region_add_subregion(ccsr_addr_space, MPC8XXX_GPIO_OFFSET,
996 sysbus_mmio_get_region(s, 0));
016f7758
AG
997
998 /* Power Off GPIO at Pin 0 */
999 poweroff_irq = qemu_allocate_irq(ppce500_power_off, NULL, 0);
1000 qdev_connect_gpio_out(dev, 0, poweroff_irq);
b88e77f4
AG
1001 }
1002
f7087343 1003 /* Platform Bus Device */
03f04809 1004 if (pmc->has_platform_bus) {
3e80f690 1005 dev = qdev_new(TYPE_PLATFORM_BUS_DEVICE);
f7087343 1006 dev->id = TYPE_PLATFORM_BUS_DEVICE;
03f04809
IM
1007 qdev_prop_set_uint32(dev, "num_irqs", pmc->platform_bus_num_irqs);
1008 qdev_prop_set_uint32(dev, "mmio_size", pmc->platform_bus_size);
3c6ef471 1009 sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
a3fc8396 1010 pms->pbus_dev = PLATFORM_BUS_DEVICE(dev);
f7087343 1011
a3fc8396 1012 s = SYS_BUS_DEVICE(pms->pbus_dev);
03f04809
IM
1013 for (i = 0; i < pmc->platform_bus_num_irqs; i++) {
1014 int irqn = pmc->platform_bus_first_irq + i;
c91c187f 1015 sysbus_connect_irq(s, i, qdev_get_gpio_in(mpicdev, irqn));
f7087343
AG
1016 }
1017
1018 memory_region_add_subregion(address_space_mem,
03f04809 1019 pmc->platform_bus_base,
f7087343
AG
1020 sysbus_mmio_get_region(s, 0));
1021 }
1022
8d622594
DE
1023 /*
1024 * Smart firmware defaults ahead!
1025 *
1026 * We follow the following table to select which payload we execute.
1027 *
1028 * -kernel | -bios | payload
1029 * ---------+-------+---------
1030 * N | Y | u-boot
1031 * N | N | u-boot
1032 * Y | Y | u-boot
1033 * Y | N | kernel
1034 *
1035 * This ensures backwards compatibility with how we used to expose
1036 * -kernel to users but allows them to run through u-boot as well.
1037 */
1038 kernel_as_payload = false;
cd7b9498 1039 if (machine->firmware == NULL) {
8d622594
DE
1040 if (machine->kernel_filename) {
1041 payload_name = machine->kernel_filename;
1042 kernel_as_payload = true;
1043 } else {
1044 payload_name = "u-boot.e500";
1045 }
1046 } else {
cd7b9498 1047 payload_name = machine->firmware;
8d622594
DE
1048 }
1049
1050 filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, payload_name);
3b4f50bd
PM
1051 if (!filename) {
1052 error_report("could not find firmware/kernel file '%s'", payload_name);
1053 exit(1);
1054 }
8d622594 1055
4366e1db 1056 payload_size = load_elf(filename, NULL, NULL, NULL,
6cdda0ff 1057 &bios_entry, &loadaddr, NULL, NULL,
8d622594
DE
1058 1, PPC_ELF_MACHINE, 0, 0);
1059 if (payload_size < 0) {
1060 /*
1061 * Hrm. No ELF image? Try a uImage, maybe someone is giving us an
1062 * ePAPR compliant kernel
1063 */
f831f955 1064 loadaddr = LOAD_UIMAGE_LOADADDR_INVALID;
8d622594
DE
1065 payload_size = load_uimage(filename, &bios_entry, &loadaddr, NULL,
1066 NULL, NULL);
1067 if (payload_size < 0) {
371b74e2 1068 error_report("could not load firmware '%s'", filename);
8d622594
DE
1069 exit(1);
1070 }
1071 }
1072
1073 g_free(filename);
1074
1075 if (kernel_as_payload) {
1076 kernel_base = loadaddr;
1077 kernel_size = payload_size;
1078 }
1079
1080 cur_base = loadaddr + payload_size;
ab3dd749 1081 if (cur_base < 32 * MiB) {
b4a5f24a 1082 /* u-boot occupies memory up to 32MB, so load blobs above */
ab3dd749 1083 cur_base = 32 * MiB;
b4a5f24a 1084 }
8d622594
DE
1085
1086 /* Load bare kernel only if no bios/u-boot has been provided */
1087 if (machine->kernel_filename && !kernel_as_payload) {
3812c71f
AG
1088 kernel_base = cur_base;
1089 kernel_size = load_image_targphys(machine->kernel_filename,
1090 cur_base,
3538e846 1091 machine->ram_size - cur_base);
1db09b84 1092 if (kernel_size < 0) {
6f76b817
AF
1093 error_report("could not load kernel '%s'",
1094 machine->kernel_filename);
1db09b84
AJ
1095 exit(1);
1096 }
528e536e 1097
3812c71f 1098 cur_base += kernel_size;
1db09b84
AJ
1099 }
1100
1101 /* Load initrd. */
3ef96221 1102 if (machine->initrd_filename) {
528e536e 1103 initrd_base = (cur_base + INITRD_LOAD_PAD) & ~INITRD_PAD_MASK;
3ef96221 1104 initrd_size = load_image_targphys(machine->initrd_filename, initrd_base,
3538e846 1105 machine->ram_size - initrd_base);
1db09b84
AJ
1106
1107 if (initrd_size < 0) {
6f76b817
AF
1108 error_report("could not load initial ram disk '%s'",
1109 machine->initrd_filename);
1db09b84
AJ
1110 exit(1);
1111 }
528e536e
AG
1112
1113 cur_base = initrd_base + initrd_size;
1db09b84
AJ
1114 }
1115
3812c71f 1116 /*
8d622594
DE
1117 * Reserve space for dtb behind the kernel image because Linux has a bug
1118 * where it can only handle the dtb if it's within the first 64MB of where
1119 * <kernel> starts. dtb cannot not reach initrd_base because INITRD_LOAD_PAD
1120 * ensures enough space between kernel and initrd.
3812c71f 1121 */
8d622594 1122 dt_base = (loadaddr + payload_size + DTC_LOAD_PAD) & ~DTC_PAD_MASK;
3538e846 1123 if (dt_base + DTB_MAX_SIZE > machine->ram_size) {
371b74e2 1124 error_report("not enough memory for device tree");
1db09b84 1125 exit(1);
3812c71f 1126 }
1db09b84 1127
03f04809 1128 dt_size = ppce500_prep_device_tree(pms, dt_base,
3812c71f
AG
1129 initrd_base, initrd_size,
1130 kernel_base, kernel_size);
1131 if (dt_size < 0) {
6f76b817 1132 error_report("couldn't load device tree");
3812c71f 1133 exit(1);
1db09b84 1134 }
3812c71f
AG
1135 assert(dt_size < DTB_MAX_SIZE);
1136
1137 boot_info = env->load_info;
1138 boot_info->entry = bios_entry;
1139 boot_info->dt_base = dt_base;
1140 boot_info->dt_size = dt_size;
1db09b84 1141}
3eddc1be 1142
d0c2b0d0 1143static void e500_ccsr_initfn(Object *obj)
3eddc1be 1144{
d0c2b0d0
XZ
1145 PPCE500CCSRState *ccsr = CCSR(obj);
1146 memory_region_init(&ccsr->ccsr_space, obj, "e500-ccsr",
3eddc1be 1147 MPC8544_CCSRBAR_SIZE);
3eddc1be
BB
1148}
1149
1150static const TypeInfo e500_ccsr_info = {
1151 .name = TYPE_CCSR,
1152 .parent = TYPE_SYS_BUS_DEVICE,
1153 .instance_size = sizeof(PPCE500CCSRState),
d0c2b0d0 1154 .instance_init = e500_ccsr_initfn,
3eddc1be
BB
1155};
1156
03f04809
IM
1157static const TypeInfo ppce500_info = {
1158 .name = TYPE_PPCE500_MACHINE,
1159 .parent = TYPE_MACHINE,
1160 .abstract = true,
a3fc8396 1161 .instance_size = sizeof(PPCE500MachineState),
03f04809
IM
1162 .class_size = sizeof(PPCE500MachineClass),
1163};
1164
3eddc1be
BB
1165static void e500_register_types(void)
1166{
1167 type_register_static(&e500_ccsr_info);
03f04809 1168 type_register_static(&ppce500_info);
3eddc1be
BB
1169}
1170
1171type_init(e500_register_types)