]> git.proxmox.com Git - mirror_qemu.git/blame - hw/ppc/e500.c
cpu: Move numa_node field to CPUState
[mirror_qemu.git] / hw / ppc / e500.c
CommitLineData
1db09b84 1/*
b3305981 2 * QEMU PowerPC e500-based platforms
1db09b84
AJ
3 *
4 * Copyright (C) 2009 Freescale Semiconductor, Inc. All rights reserved.
5 *
6 * Author: Yu Liu, <yu.liu@freescale.com>
7 *
8 * This file is derived from hw/ppc440_bamboo.c,
9 * the copyright for that material belongs to the original owners.
10 *
11 * This is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or
14 * (at your option) any later version.
15 */
16
1db09b84
AJ
17#include "config.h"
18#include "qemu-common.h"
e6eaabeb 19#include "e500.h"
3eddc1be 20#include "e500-ccsr.h"
1422e32d 21#include "net/net.h"
1de7afc9 22#include "qemu/config-file.h"
4a18e7c9 23#include "hw/hw.h"
488cb996 24#include "hw/serial.h"
a2cb15b0 25#include "hw/pci/pci.h"
4a18e7c9 26#include "hw/boards.h"
9c17d615
PB
27#include "sysemu/sysemu.h"
28#include "sysemu/kvm.h"
1db09b84 29#include "kvm_ppc.h"
9c17d615 30#include "sysemu/device_tree.h"
4a18e7c9
SW
31#include "hw/openpic.h"
32#include "hw/ppc.h"
33#include "hw/loader.h"
ca20cf32 34#include "elf.h"
4a18e7c9 35#include "hw/sysbus.h"
022c62cb 36#include "exec/address-spaces.h"
1de7afc9 37#include "qemu/host-utils.h"
9e2c1298 38#include "hw/ppce500_pci.h"
1db09b84
AJ
39
40#define BINARY_DEVICE_TREE_FILE "mpc8544ds.dtb"
41#define UIMAGE_LOAD_BASE 0
9dd5eba1 42#define DTC_LOAD_PAD 0x1800000
75bb6589
LY
43#define DTC_PAD_MASK 0xFFFFF
44#define INITRD_LOAD_PAD 0x2000000
45#define INITRD_PAD_MASK 0xFFFFFF
1db09b84
AJ
46
47#define RAM_SIZES_ALIGN (64UL << 20)
48
b3305981 49/* TODO: parameterize */
ed2bc496
AG
50#define MPC8544_CCSRBAR_BASE 0xE0000000ULL
51#define MPC8544_CCSRBAR_SIZE 0x00100000ULL
dffb1dc2 52#define MPC8544_MPIC_REGS_OFFSET 0x40000ULL
a911b7a9 53#define MPC8544_MSI_REGS_OFFSET 0x41600ULL
dffb1dc2
BB
54#define MPC8544_SERIAL0_REGS_OFFSET 0x4500ULL
55#define MPC8544_SERIAL1_REGS_OFFSET 0x4600ULL
56#define MPC8544_PCI_REGS_OFFSET 0x8000ULL
57#define MPC8544_PCI_REGS_BASE (MPC8544_CCSRBAR_BASE + \
58 MPC8544_PCI_REGS_OFFSET)
ed2bc496
AG
59#define MPC8544_PCI_REGS_SIZE 0x1000ULL
60#define MPC8544_PCI_IO 0xE1000000ULL
dffb1dc2 61#define MPC8544_UTIL_OFFSET 0xe0000ULL
ed2bc496 62#define MPC8544_SPIN_BASE 0xEF000000ULL
1db09b84 63
3b989d49
AG
64struct boot_info
65{
66 uint32_t dt_base;
cba2026a 67 uint32_t dt_size;
3b989d49
AG
68 uint32_t entry;
69};
70
347dd79d
AG
71static uint32_t *pci_map_create(void *fdt, uint32_t mpic, int first_slot,
72 int nr_slots, int *len)
0dbc0798 73{
347dd79d
AG
74 int i = 0;
75 int slot;
76 int pci_irq;
9e2c1298 77 int host_irq;
347dd79d
AG
78 int last_slot = first_slot + nr_slots;
79 uint32_t *pci_map;
80
81 *len = nr_slots * 4 * 7 * sizeof(uint32_t);
82 pci_map = g_malloc(*len);
83
84 for (slot = first_slot; slot < last_slot; slot++) {
85 for (pci_irq = 0; pci_irq < 4; pci_irq++) {
86 pci_map[i++] = cpu_to_be32(slot << 11);
87 pci_map[i++] = cpu_to_be32(0x0);
88 pci_map[i++] = cpu_to_be32(0x0);
89 pci_map[i++] = cpu_to_be32(pci_irq + 1);
90 pci_map[i++] = cpu_to_be32(mpic);
9e2c1298
AG
91 host_irq = ppce500_pci_map_irq_slot(slot, pci_irq);
92 pci_map[i++] = cpu_to_be32(host_irq + 1);
347dd79d
AG
93 pci_map[i++] = cpu_to_be32(0x1);
94 }
0dbc0798 95 }
347dd79d
AG
96
97 assert((i * sizeof(uint32_t)) == *len);
98
99 return pci_map;
0dbc0798
AG
100}
101
a053a7ce
AG
102static void dt_serial_create(void *fdt, unsigned long long offset,
103 const char *soc, const char *mpic,
104 const char *alias, int idx, bool defcon)
105{
106 char ser[128];
107
108 snprintf(ser, sizeof(ser), "%s/serial@%llx", soc, offset);
109 qemu_devtree_add_subnode(fdt, ser);
110 qemu_devtree_setprop_string(fdt, ser, "device_type", "serial");
111 qemu_devtree_setprop_string(fdt, ser, "compatible", "ns16550");
112 qemu_devtree_setprop_cells(fdt, ser, "reg", offset, 0x100);
113 qemu_devtree_setprop_cell(fdt, ser, "cell-index", idx);
114 qemu_devtree_setprop_cell(fdt, ser, "clock-frequency", 0);
7e99826c 115 qemu_devtree_setprop_cells(fdt, ser, "interrupts", 42, 2);
a053a7ce
AG
116 qemu_devtree_setprop_phandle(fdt, ser, "interrupt-parent", mpic);
117 qemu_devtree_setprop_string(fdt, "/aliases", alias, ser);
118
119 if (defcon) {
120 qemu_devtree_setprop_string(fdt, "/chosen", "linux,stdout-path", ser);
121 }
122}
123
b3305981 124static int ppce500_load_device_tree(CPUPPCState *env,
e6eaabeb 125 PPCE500Params *params,
a8170e5e
AK
126 hwaddr addr,
127 hwaddr initrd_base,
128 hwaddr initrd_size)
1db09b84 129{
dbf916d8 130 int ret = -1;
e6eaabeb 131 uint64_t mem_reg_property[] = { 0, cpu_to_be64(params->ram_size) };
7ec632b4 132 int fdt_size;
dbf916d8 133 void *fdt;
5de6b46d 134 uint8_t hypercall[16];
911d6e7a
AG
135 uint32_t clock_freq = 400000000;
136 uint32_t tb_freq = 400000000;
621d05e3 137 int i;
e6eaabeb 138 const char *toplevel_compat = NULL; /* user override */
ebb9518a 139 char compatible_sb[] = "fsl,mpc8544-immr\0simple-bus";
5da96624 140 char soc[128];
19ac9dea
AG
141 char mpic[128];
142 uint32_t mpic_ph;
a911b7a9 143 uint32_t msi_ph;
f5038483 144 char gutil[128];
0dbc0798 145 char pci[128];
a911b7a9 146 char msi[128];
347dd79d
AG
147 uint32_t *pci_map = NULL;
148 int len;
3627757e
AG
149 uint32_t pci_ranges[14] =
150 {
151 0x2000000, 0x0, 0xc0000000,
152 0x0, 0xc0000000,
153 0x0, 0x20000000,
154
155 0x1000000, 0x0, 0x0,
156 0x0, 0xe1000000,
157 0x0, 0x10000,
158 };
25b42708 159 QemuOpts *machine_opts;
d1b93565
AG
160 const char *dtb_file = NULL;
161
162 machine_opts = qemu_opts_find(qemu_find_opts("machine"), 0);
163 if (machine_opts) {
d1b93565 164 dtb_file = qemu_opt_get(machine_opts, "dtb");
e6eaabeb 165 toplevel_compat = qemu_opt_get(machine_opts, "dt_compatible");
d1b93565
AG
166 }
167
168 if (dtb_file) {
169 char *filename;
170 filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, dtb_file);
171 if (!filename) {
172 goto out;
173 }
174
175 fdt = load_device_tree(filename, &fdt_size);
176 if (!fdt) {
177 goto out;
178 }
179 goto done;
180 }
1db09b84 181
2636fcb6 182 fdt = create_device_tree(&fdt_size);
5cea8590
PB
183 if (fdt == NULL) {
184 goto out;
185 }
1db09b84
AJ
186
187 /* Manipulate device tree in memory. */
3627757e
AG
188 qemu_devtree_setprop_cell(fdt, "/", "#address-cells", 2);
189 qemu_devtree_setprop_cell(fdt, "/", "#size-cells", 2);
51b852b7 190
dd0bcfca
AG
191 qemu_devtree_add_subnode(fdt, "/memory");
192 qemu_devtree_setprop_string(fdt, "/memory", "device_type", "memory");
193 qemu_devtree_setprop(fdt, "/memory", "reg", mem_reg_property,
194 sizeof(mem_reg_property));
1db09b84 195
f5231aaf 196 qemu_devtree_add_subnode(fdt, "/chosen");
3b989d49
AG
197 if (initrd_size) {
198 ret = qemu_devtree_setprop_cell(fdt, "/chosen", "linux,initrd-start",
199 initrd_base);
200 if (ret < 0) {
201 fprintf(stderr, "couldn't set /chosen/linux,initrd-start\n");
202 }
1db09b84 203
3b989d49
AG
204 ret = qemu_devtree_setprop_cell(fdt, "/chosen", "linux,initrd-end",
205 (initrd_base + initrd_size));
206 if (ret < 0) {
207 fprintf(stderr, "couldn't set /chosen/linux,initrd-end\n");
208 }
209 }
1db09b84
AJ
210
211 ret = qemu_devtree_setprop_string(fdt, "/chosen", "bootargs",
e6eaabeb 212 params->kernel_cmdline);
1db09b84
AJ
213 if (ret < 0)
214 fprintf(stderr, "couldn't set /chosen/bootargs\n");
215
216 if (kvm_enabled()) {
911d6e7a
AG
217 /* Read out host's frequencies */
218 clock_freq = kvmppc_get_clockfreq();
219 tb_freq = kvmppc_get_tbfreq();
5de6b46d
AG
220
221 /* indicate KVM hypercall interface */
d50f71a5 222 qemu_devtree_add_subnode(fdt, "/hypervisor");
5de6b46d
AG
223 qemu_devtree_setprop_string(fdt, "/hypervisor", "compatible",
224 "linux,kvm");
225 kvmppc_get_hypercall(env, hypercall, sizeof(hypercall));
226 qemu_devtree_setprop(fdt, "/hypervisor", "hcall-instructions",
227 hypercall, sizeof(hypercall));
1a61a9ae
SY
228 /* if KVM supports the idle hcall, set property indicating this */
229 if (kvmppc_get_hasidle(env)) {
230 qemu_devtree_setprop(fdt, "/hypervisor", "has-idle", NULL, 0);
231 }
1db09b84 232 }
3b989d49 233
625e665b
AG
234 /* Create CPU nodes */
235 qemu_devtree_add_subnode(fdt, "/cpus");
236 qemu_devtree_setprop_cell(fdt, "/cpus", "#address-cells", 1);
237 qemu_devtree_setprop_cell(fdt, "/cpus", "#size-cells", 0);
238
1e3debf0
AG
239 /* We need to generate the cpu nodes in reverse order, so Linux can pick
240 the first node as boot node and be happy */
241 for (i = smp_cpus - 1; i >= 0; i--) {
621d05e3 242 char cpu_name[128];
1d2e5c52 243 uint64_t cpu_release_addr = MPC8544_SPIN_BASE + (i * 0x20);
10f25a46 244
1e3debf0
AG
245 for (env = first_cpu; env != NULL; env = env->next_cpu) {
246 if (env->cpu_index == i) {
247 break;
248 }
249 }
250
251 if (!env) {
252 continue;
253 }
254
255 snprintf(cpu_name, sizeof(cpu_name), "/cpus/PowerPC,8544@%x", env->cpu_index);
256 qemu_devtree_add_subnode(fdt, cpu_name);
621d05e3
AG
257 qemu_devtree_setprop_cell(fdt, cpu_name, "clock-frequency", clock_freq);
258 qemu_devtree_setprop_cell(fdt, cpu_name, "timebase-frequency", tb_freq);
1e3debf0
AG
259 qemu_devtree_setprop_string(fdt, cpu_name, "device_type", "cpu");
260 qemu_devtree_setprop_cell(fdt, cpu_name, "reg", env->cpu_index);
261 qemu_devtree_setprop_cell(fdt, cpu_name, "d-cache-line-size",
262 env->dcache_line_size);
263 qemu_devtree_setprop_cell(fdt, cpu_name, "i-cache-line-size",
264 env->icache_line_size);
265 qemu_devtree_setprop_cell(fdt, cpu_name, "d-cache-size", 0x8000);
266 qemu_devtree_setprop_cell(fdt, cpu_name, "i-cache-size", 0x8000);
267 qemu_devtree_setprop_cell(fdt, cpu_name, "bus-frequency", 0);
268 if (env->cpu_index) {
269 qemu_devtree_setprop_string(fdt, cpu_name, "status", "disabled");
270 qemu_devtree_setprop_string(fdt, cpu_name, "enable-method", "spin-table");
1d2e5c52
AG
271 qemu_devtree_setprop_u64(fdt, cpu_name, "cpu-release-addr",
272 cpu_release_addr);
1e3debf0
AG
273 } else {
274 qemu_devtree_setprop_string(fdt, cpu_name, "status", "okay");
275 }
1db09b84
AJ
276 }
277
0cfc6e8d 278 qemu_devtree_add_subnode(fdt, "/aliases");
5da96624 279 /* XXX These should go into their respective devices' code */
ed2bc496 280 snprintf(soc, sizeof(soc), "/soc@%llx", MPC8544_CCSRBAR_BASE);
5da96624
AG
281 qemu_devtree_add_subnode(fdt, soc);
282 qemu_devtree_setprop_string(fdt, soc, "device_type", "soc");
ebb9518a
AG
283 qemu_devtree_setprop(fdt, soc, "compatible", compatible_sb,
284 sizeof(compatible_sb));
5da96624
AG
285 qemu_devtree_setprop_cell(fdt, soc, "#address-cells", 1);
286 qemu_devtree_setprop_cell(fdt, soc, "#size-cells", 1);
3627757e
AG
287 qemu_devtree_setprop_cells(fdt, soc, "ranges", 0x0,
288 MPC8544_CCSRBAR_BASE >> 32, MPC8544_CCSRBAR_BASE,
5da96624 289 MPC8544_CCSRBAR_SIZE);
5da96624
AG
290 /* XXX should contain a reasonable value */
291 qemu_devtree_setprop_cell(fdt, soc, "bus-frequency", 0);
292
dffb1dc2 293 snprintf(mpic, sizeof(mpic), "%s/pic@%llx", soc, MPC8544_MPIC_REGS_OFFSET);
19ac9dea
AG
294 qemu_devtree_add_subnode(fdt, mpic);
295 qemu_devtree_setprop_string(fdt, mpic, "device_type", "open-pic");
7e99826c 296 qemu_devtree_setprop_string(fdt, mpic, "compatible", "chrp,open-pic");
dffb1dc2
BB
297 qemu_devtree_setprop_cells(fdt, mpic, "reg", MPC8544_MPIC_REGS_OFFSET,
298 0x40000);
19ac9dea 299 qemu_devtree_setprop_cell(fdt, mpic, "#address-cells", 0);
7e99826c 300 qemu_devtree_setprop_cell(fdt, mpic, "#interrupt-cells", 2);
19ac9dea
AG
301 mpic_ph = qemu_devtree_alloc_phandle(fdt);
302 qemu_devtree_setprop_cell(fdt, mpic, "phandle", mpic_ph);
303 qemu_devtree_setprop_cell(fdt, mpic, "linux,phandle", mpic_ph);
304 qemu_devtree_setprop(fdt, mpic, "interrupt-controller", NULL, 0);
305
0cfc6e8d
AG
306 /*
307 * We have to generate ser1 first, because Linux takes the first
308 * device it finds in the dt as serial output device. And we generate
309 * devices in reverse order to the dt.
310 */
dffb1dc2 311 dt_serial_create(fdt, MPC8544_SERIAL1_REGS_OFFSET,
a053a7ce 312 soc, mpic, "serial1", 1, false);
dffb1dc2 313 dt_serial_create(fdt, MPC8544_SERIAL0_REGS_OFFSET,
a053a7ce 314 soc, mpic, "serial0", 0, true);
0cfc6e8d 315
ed2bc496 316 snprintf(gutil, sizeof(gutil), "%s/global-utilities@%llx", soc,
dffb1dc2 317 MPC8544_UTIL_OFFSET);
f5038483
AG
318 qemu_devtree_add_subnode(fdt, gutil);
319 qemu_devtree_setprop_string(fdt, gutil, "compatible", "fsl,mpc8544-guts");
dffb1dc2 320 qemu_devtree_setprop_cells(fdt, gutil, "reg", MPC8544_UTIL_OFFSET, 0x1000);
f5038483
AG
321 qemu_devtree_setprop(fdt, gutil, "fsl,has-rstcr", NULL, 0);
322
a911b7a9
AG
323 snprintf(msi, sizeof(msi), "/%s/msi@%llx", soc, MPC8544_MSI_REGS_OFFSET);
324 qemu_devtree_add_subnode(fdt, msi);
325 qemu_devtree_setprop_string(fdt, msi, "compatible", "fsl,mpic-msi");
326 qemu_devtree_setprop_cells(fdt, msi, "reg", MPC8544_MSI_REGS_OFFSET, 0x200);
327 msi_ph = qemu_devtree_alloc_phandle(fdt);
328 qemu_devtree_setprop_cells(fdt, msi, "msi-available-ranges", 0x0, 0x100);
329 qemu_devtree_setprop_phandle(fdt, msi, "interrupt-parent", mpic);
330 qemu_devtree_setprop_cells(fdt, msi, "interrupts",
331 0xe0, 0x0,
332 0xe1, 0x0,
333 0xe2, 0x0,
334 0xe3, 0x0,
335 0xe4, 0x0,
336 0xe5, 0x0,
337 0xe6, 0x0,
338 0xe7, 0x0);
339 qemu_devtree_setprop_cell(fdt, msi, "phandle", msi_ph);
340 qemu_devtree_setprop_cell(fdt, msi, "linux,phandle", msi_ph);
341
ed2bc496 342 snprintf(pci, sizeof(pci), "/pci@%llx", MPC8544_PCI_REGS_BASE);
0dbc0798
AG
343 qemu_devtree_add_subnode(fdt, pci);
344 qemu_devtree_setprop_cell(fdt, pci, "cell-index", 0);
345 qemu_devtree_setprop_string(fdt, pci, "compatible", "fsl,mpc8540-pci");
346 qemu_devtree_setprop_string(fdt, pci, "device_type", "pci");
347 qemu_devtree_setprop_cells(fdt, pci, "interrupt-map-mask", 0xf800, 0x0,
348 0x0, 0x7);
347dd79d 349 pci_map = pci_map_create(fdt, qemu_devtree_get_phandle(fdt, mpic),
492ec48d
AG
350 params->pci_first_slot, params->pci_nr_slots,
351 &len);
347dd79d 352 qemu_devtree_setprop(fdt, pci, "interrupt-map", pci_map, len);
0dbc0798 353 qemu_devtree_setprop_phandle(fdt, pci, "interrupt-parent", mpic);
7e99826c 354 qemu_devtree_setprop_cells(fdt, pci, "interrupts", 24, 2);
0dbc0798 355 qemu_devtree_setprop_cells(fdt, pci, "bus-range", 0, 255);
3627757e 356 for (i = 0; i < 14; i++) {
0dbc0798
AG
357 pci_ranges[i] = cpu_to_be32(pci_ranges[i]);
358 }
a911b7a9 359 qemu_devtree_setprop_cell(fdt, pci, "fsl,msi", msi_ph);
0dbc0798 360 qemu_devtree_setprop(fdt, pci, "ranges", pci_ranges, sizeof(pci_ranges));
3627757e
AG
361 qemu_devtree_setprop_cells(fdt, pci, "reg", MPC8544_PCI_REGS_BASE >> 32,
362 MPC8544_PCI_REGS_BASE, 0, 0x1000);
0dbc0798
AG
363 qemu_devtree_setprop_cell(fdt, pci, "clock-frequency", 66666666);
364 qemu_devtree_setprop_cell(fdt, pci, "#interrupt-cells", 1);
365 qemu_devtree_setprop_cell(fdt, pci, "#size-cells", 2);
366 qemu_devtree_setprop_cell(fdt, pci, "#address-cells", 3);
367 qemu_devtree_setprop_string(fdt, "/aliases", "pci0", pci);
368
e6eaabeb
SW
369 params->fixup_devtree(params, fdt);
370
371 if (toplevel_compat) {
372 qemu_devtree_setprop(fdt, "/", "compatible", toplevel_compat,
373 strlen(toplevel_compat) + 1);
374 }
375
d1b93565 376done:
71193433 377 qemu_devtree_dumpdtb(fdt, fdt_size);
04088adb 378 ret = rom_add_blob_fixed(BINARY_DEVICE_TREE_FILE, fdt, fdt_size, addr);
cba2026a
AG
379 if (ret < 0) {
380 goto out;
381 }
7267c094 382 g_free(fdt);
cba2026a 383 ret = fdt_size;
7ec632b4 384
1db09b84 385out:
347dd79d 386 g_free(pci_map);
1db09b84 387
04088adb 388 return ret;
1db09b84
AJ
389}
390
cba2026a 391/* Create -kernel TLB entries for BookE. */
a8170e5e 392static inline hwaddr booke206_page_size_to_tlb(uint64_t size)
d1e256fe 393{
cba2026a 394 return 63 - clz64(size >> 10);
d1e256fe
AG
395}
396
cba2026a 397static void mmubooke_create_initial_mapping(CPUPPCState *env)
3b989d49 398{
cba2026a 399 struct boot_info *bi = env->load_info;
d1e256fe 400 ppcmas_tlb_t *tlb = booke206_get_tlbm(env, 1, 0, 0);
a8170e5e 401 hwaddr size, dt_end;
cba2026a
AG
402 int ps;
403
404 /* Our initial TLB entry needs to cover everything from 0 to
405 the device tree top */
406 dt_end = bi->dt_base + bi->dt_size;
407 ps = booke206_page_size_to_tlb(dt_end) + 1;
fb37c302
AG
408 if (ps & 1) {
409 /* e500v2 can only do even TLB size bits */
410 ps++;
411 }
cba2026a 412 size = (ps << MAS1_TSIZE_SHIFT);
d1e256fe 413 tlb->mas1 = MAS1_VALID | size;
cba2026a
AG
414 tlb->mas2 = 0;
415 tlb->mas7_3 = 0;
d1e256fe 416 tlb->mas7_3 |= MAS3_UR | MAS3_UW | MAS3_UX | MAS3_SR | MAS3_SW | MAS3_SX;
93dd5e85
SW
417
418 env->tlb_dirty = true;
3b989d49
AG
419}
420
b3305981 421static void ppce500_cpu_reset_sec(void *opaque)
5c145dac 422{
38f92da6
AF
423 PowerPCCPU *cpu = opaque;
424 CPUPPCState *env = &cpu->env;
5c145dac 425
38f92da6 426 cpu_reset(CPU(cpu));
5c145dac
AG
427
428 /* Secondary CPU starts in halted state for now. Needs to change when
429 implementing non-kernel boot. */
430 env->halted = 1;
431 env->exception_index = EXCP_HLT;
3b989d49
AG
432}
433
b3305981 434static void ppce500_cpu_reset(void *opaque)
3b989d49 435{
38f92da6
AF
436 PowerPCCPU *cpu = opaque;
437 CPUPPCState *env = &cpu->env;
3b989d49
AG
438 struct boot_info *bi = env->load_info;
439
38f92da6 440 cpu_reset(CPU(cpu));
3b989d49
AG
441
442 /* Set initial guest state. */
5c145dac 443 env->halted = 0;
3b989d49
AG
444 env->gpr[1] = (16<<20) - 8;
445 env->gpr[3] = bi->dt_base;
446 env->nip = bi->entry;
cba2026a 447 mmubooke_create_initial_mapping(env);
3b989d49
AG
448}
449
e6eaabeb 450void ppce500_init(PPCE500Params *params)
1db09b84 451{
39186d8a 452 MemoryRegion *address_space_mem = get_system_memory();
2646c133 453 MemoryRegion *ram = g_new(MemoryRegion, 1);
1db09b84 454 PCIBus *pci_bus;
e2684c0b 455 CPUPPCState *env = NULL;
1db09b84
AJ
456 uint64_t elf_entry;
457 uint64_t elf_lowaddr;
a8170e5e
AK
458 hwaddr entry=0;
459 hwaddr loadaddr=UIMAGE_LOAD_BASE;
1db09b84 460 target_long kernel_size=0;
75bb6589
LY
461 target_ulong dt_base = 0;
462 target_ulong initrd_base = 0;
1db09b84 463 target_long initrd_size=0;
d0b72631 464 int i = 0, j, k;
1db09b84 465 unsigned int pci_irq_nrs[4] = {1, 2, 3, 4};
a915249f 466 qemu_irq **irqs, *mpic;
be13cc7a 467 DeviceState *dev;
e2684c0b 468 CPUPPCState *firstenv = NULL;
3eddc1be 469 MemoryRegion *ccsr_addr_space;
dffb1dc2 470 SysBusDevice *s;
3eddc1be 471 PPCE500CCSRState *ccsr;
1db09b84 472
e61c36d5 473 /* Setup CPUs */
e6eaabeb
SW
474 if (params->cpu_model == NULL) {
475 params->cpu_model = "e500v2_v30";
ef250db6
AG
476 }
477
a915249f
AG
478 irqs = g_malloc0(smp_cpus * sizeof(qemu_irq *));
479 irqs[0] = g_malloc0(smp_cpus * sizeof(qemu_irq) * OPENPIC_OUTPUT_NB);
e61c36d5 480 for (i = 0; i < smp_cpus; i++) {
397b457d 481 PowerPCCPU *cpu;
e61c36d5 482 qemu_irq *input;
397b457d 483
e6eaabeb 484 cpu = cpu_ppc_init(params->cpu_model);
397b457d 485 if (cpu == NULL) {
e61c36d5
AG
486 fprintf(stderr, "Unable to initialize CPU!\n");
487 exit(1);
488 }
397b457d 489 env = &cpu->env;
1db09b84 490
e61c36d5
AG
491 if (!firstenv) {
492 firstenv = env;
493 }
1db09b84 494
a915249f
AG
495 irqs[i] = irqs[0] + (i * OPENPIC_OUTPUT_NB);
496 input = (qemu_irq *)env->irq_inputs;
497 irqs[i][OPENPIC_OUTPUT_INT] = input[PPCE500_INPUT_INT];
498 irqs[i][OPENPIC_OUTPUT_CINT] = input[PPCE500_INPUT_CINT];
e61c36d5 499 env->spr[SPR_BOOKE_PIR] = env->cpu_index = i;
68c2dd70
AG
500 env->mpic_iack = MPC8544_CCSRBAR_BASE +
501 MPC8544_MPIC_REGS_OFFSET + 0x200A0;
3b989d49 502
a34a92b9 503 ppc_booke_timers_init(cpu, 400000000, PPC_TIMER_E500);
e61c36d5
AG
504
505 /* Register reset handler */
5c145dac
AG
506 if (!i) {
507 /* Primary CPU */
508 struct boot_info *boot_info;
509 boot_info = g_malloc0(sizeof(struct boot_info));
b3305981 510 qemu_register_reset(ppce500_cpu_reset, cpu);
5c145dac
AG
511 env->load_info = boot_info;
512 } else {
513 /* Secondary CPUs */
b3305981 514 qemu_register_reset(ppce500_cpu_reset_sec, cpu);
5c145dac 515 }
e61c36d5 516 }
3b989d49 517
e61c36d5 518 env = firstenv;
3b989d49 519
1db09b84
AJ
520 /* Fixup Memory size on a alignment boundary */
521 ram_size &= ~(RAM_SIZES_ALIGN - 1);
522
523 /* Register Memory */
c5705a77
AK
524 memory_region_init_ram(ram, "mpc8544ds.ram", ram_size);
525 vmstate_register_ram_global(ram);
2646c133 526 memory_region_add_subregion(address_space_mem, 0, ram);
1db09b84 527
3eddc1be
BB
528 dev = qdev_create(NULL, "e500-ccsr");
529 object_property_add_child(qdev_get_machine(), "e500-ccsr",
530 OBJECT(dev), NULL);
531 qdev_init_nofail(dev);
532 ccsr = CCSR(dev);
533 ccsr_addr_space = &ccsr->ccsr_space;
534 memory_region_add_subregion(address_space_mem, MPC8544_CCSRBAR_BASE,
535 ccsr_addr_space);
dffb1dc2 536
1db09b84 537 /* MPIC */
d0b72631
AG
538 mpic = g_new(qemu_irq, 256);
539 dev = qdev_create(NULL, "openpic");
540 qdev_prop_set_uint32(dev, "nb_cpus", smp_cpus);
541 qdev_prop_set_uint32(dev, "model", OPENPIC_MODEL_FSL_MPIC_20);
542 qdev_init_nofail(dev);
543 s = sysbus_from_qdev(dev);
544
545 k = 0;
546 for (i = 0; i < smp_cpus; i++) {
547 for (j = 0; j < OPENPIC_OUTPUT_NB; j++) {
548 sysbus_connect_irq(s, k++, irqs[i][j]);
549 }
550 }
a915249f 551
d0b72631
AG
552 for (i = 0; i < 256; i++) {
553 mpic[i] = qdev_get_gpio_in(dev, i);
a915249f 554 }
1db09b84 555
d0b72631
AG
556 memory_region_add_subregion(ccsr_addr_space, MPC8544_MPIC_REGS_OFFSET,
557 s->mmio[0].memory);
558
1db09b84 559 /* Serial */
2d48377a 560 if (serial_hds[0]) {
3eddc1be 561 serial_mm_init(ccsr_addr_space, MPC8544_SERIAL0_REGS_OFFSET,
cdbb912a 562 0, mpic[42], 399193,
2ff0c7c3 563 serial_hds[0], DEVICE_BIG_ENDIAN);
2d48377a 564 }
1db09b84 565
2d48377a 566 if (serial_hds[1]) {
3eddc1be 567 serial_mm_init(ccsr_addr_space, MPC8544_SERIAL1_REGS_OFFSET,
cdbb912a 568 0, mpic[42], 399193,
59de4f98 569 serial_hds[1], DEVICE_BIG_ENDIAN);
2d48377a 570 }
1db09b84 571
b0fb8423 572 /* General Utility device */
dffb1dc2
BB
573 dev = qdev_create(NULL, "mpc8544-guts");
574 qdev_init_nofail(dev);
575 s = SYS_BUS_DEVICE(dev);
3eddc1be 576 memory_region_add_subregion(ccsr_addr_space, MPC8544_UTIL_OFFSET,
dffb1dc2 577 sysbus_mmio_get_region(s, 0));
b0fb8423 578
1db09b84 579 /* PCI */
dffb1dc2 580 dev = qdev_create(NULL, "e500-pcihost");
492ec48d 581 qdev_prop_set_uint32(dev, "first_slot", params->pci_first_slot);
dffb1dc2
BB
582 qdev_init_nofail(dev);
583 s = SYS_BUS_DEVICE(dev);
584 sysbus_connect_irq(s, 0, mpic[pci_irq_nrs[0]]);
585 sysbus_connect_irq(s, 1, mpic[pci_irq_nrs[1]]);
586 sysbus_connect_irq(s, 2, mpic[pci_irq_nrs[2]]);
587 sysbus_connect_irq(s, 3, mpic[pci_irq_nrs[3]]);
3eddc1be 588 memory_region_add_subregion(ccsr_addr_space, MPC8544_PCI_REGS_OFFSET,
dffb1dc2
BB
589 sysbus_mmio_get_region(s, 0));
590
d461e3b9 591 pci_bus = (PCIBus *)qdev_get_child_bus(dev, "pci.0");
1db09b84
AJ
592 if (!pci_bus)
593 printf("couldn't create PCI controller!\n");
594
a1bc20df 595 sysbus_mmio_map(sysbus_from_qdev(dev), 1, MPC8544_PCI_IO);
1db09b84
AJ
596
597 if (pci_bus) {
1db09b84
AJ
598 /* Register network interfaces. */
599 for (i = 0; i < nb_nics; i++) {
07caea31 600 pci_nic_init_nofail(&nd_table[i], "virtio", NULL);
1db09b84
AJ
601 }
602 }
603
5c145dac
AG
604 /* Register spinning region */
605 sysbus_create_simple("e500-spin", MPC8544_SPIN_BASE, NULL);
606
1db09b84 607 /* Load kernel. */
e6eaabeb
SW
608 if (params->kernel_filename) {
609 kernel_size = load_uimage(params->kernel_filename, &entry,
610 &loadaddr, NULL);
1db09b84 611 if (kernel_size < 0) {
e6eaabeb
SW
612 kernel_size = load_elf(params->kernel_filename, NULL, NULL,
613 &elf_entry, &elf_lowaddr, NULL, 1,
614 ELF_MACHINE, 0);
1db09b84
AJ
615 entry = elf_entry;
616 loadaddr = elf_lowaddr;
617 }
618 /* XXX try again as binary */
619 if (kernel_size < 0) {
620 fprintf(stderr, "qemu: could not load kernel '%s'\n",
e6eaabeb 621 params->kernel_filename);
1db09b84
AJ
622 exit(1);
623 }
624 }
625
626 /* Load initrd. */
e6eaabeb 627 if (params->initrd_filename) {
7e7ec2d2
SW
628 initrd_base = (loadaddr + kernel_size + INITRD_LOAD_PAD) &
629 ~INITRD_PAD_MASK;
e6eaabeb 630 initrd_size = load_image_targphys(params->initrd_filename, initrd_base,
d7585251 631 ram_size - initrd_base);
1db09b84
AJ
632
633 if (initrd_size < 0) {
634 fprintf(stderr, "qemu: could not load initial ram disk '%s'\n",
e6eaabeb 635 params->initrd_filename);
1db09b84
AJ
636 exit(1);
637 }
638 }
639
640 /* If we're loading a kernel directly, we must load the device tree too. */
e6eaabeb 641 if (params->kernel_filename) {
5c145dac 642 struct boot_info *boot_info;
cba2026a 643 int dt_size;
5c145dac 644
cba2026a 645 dt_base = (loadaddr + kernel_size + DTC_LOAD_PAD) & ~DTC_PAD_MASK;
e6eaabeb
SW
646 dt_size = ppce500_load_device_tree(env, params, dt_base, initrd_base,
647 initrd_size);
cba2026a 648 if (dt_size < 0) {
1db09b84
AJ
649 fprintf(stderr, "couldn't load device tree\n");
650 exit(1);
651 }
652
e61c36d5 653 boot_info = env->load_info;
3b989d49
AG
654 boot_info->entry = entry;
655 boot_info->dt_base = dt_base;
cba2026a 656 boot_info->dt_size = dt_size;
1db09b84
AJ
657 }
658
3b989d49 659 if (kvm_enabled()) {
1db09b84 660 kvmppc_init();
3b989d49 661 }
1db09b84 662}
3eddc1be
BB
663
664static int e500_ccsr_initfn(SysBusDevice *dev)
665{
666 PPCE500CCSRState *ccsr;
667
668 ccsr = CCSR(dev);
669 memory_region_init(&ccsr->ccsr_space, "e500-ccsr",
670 MPC8544_CCSRBAR_SIZE);
671 return 0;
672}
673
674static void e500_ccsr_class_init(ObjectClass *klass, void *data)
675{
676 SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
677 k->init = e500_ccsr_initfn;
678}
679
680static const TypeInfo e500_ccsr_info = {
681 .name = TYPE_CCSR,
682 .parent = TYPE_SYS_BUS_DEVICE,
683 .instance_size = sizeof(PPCE500CCSRState),
684 .class_init = e500_ccsr_class_init,
685};
686
687static void e500_register_types(void)
688{
689 type_register_static(&e500_ccsr_info);
690}
691
692type_init(e500_register_types)