]> git.proxmox.com Git - mirror_qemu.git/blame - hw/ppc/e500.c
PPC: mpc8554ds: Tell user about exceeding RAM limits
[mirror_qemu.git] / hw / ppc / e500.c
CommitLineData
1db09b84 1/*
b3305981 2 * QEMU PowerPC e500-based platforms
1db09b84
AJ
3 *
4 * Copyright (C) 2009 Freescale Semiconductor, Inc. All rights reserved.
5 *
6 * Author: Yu Liu, <yu.liu@freescale.com>
7 *
8 * This file is derived from hw/ppc440_bamboo.c,
9 * the copyright for that material belongs to the original owners.
10 *
11 * This is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or
14 * (at your option) any later version.
15 */
16
1db09b84
AJ
17#include "config.h"
18#include "qemu-common.h"
e6eaabeb 19#include "e500.h"
3eddc1be 20#include "e500-ccsr.h"
1422e32d 21#include "net/net.h"
1de7afc9 22#include "qemu/config-file.h"
4a18e7c9 23#include "hw/hw.h"
0d09e41a 24#include "hw/char/serial.h"
a2cb15b0 25#include "hw/pci/pci.h"
4a18e7c9 26#include "hw/boards.h"
9c17d615
PB
27#include "sysemu/sysemu.h"
28#include "sysemu/kvm.h"
1db09b84 29#include "kvm_ppc.h"
9c17d615 30#include "sysemu/device_tree.h"
0d09e41a
PB
31#include "hw/ppc/openpic.h"
32#include "hw/ppc/ppc.h"
4a18e7c9 33#include "hw/loader.h"
ca20cf32 34#include "elf.h"
4a18e7c9 35#include "hw/sysbus.h"
022c62cb 36#include "exec/address-spaces.h"
1de7afc9 37#include "qemu/host-utils.h"
0d09e41a 38#include "hw/pci-host/ppce500.h"
f7087343
AG
39#include "qemu/error-report.h"
40#include "hw/platform-bus.h"
fdfb7f2c 41#include "hw/net/fsl_etsec/etsec.h"
1db09b84 42
cefd3cdb 43#define EPAPR_MAGIC (0x45504150)
1db09b84 44#define BINARY_DEVICE_TREE_FILE "mpc8544ds.dtb"
9dd5eba1 45#define DTC_LOAD_PAD 0x1800000
75bb6589 46#define DTC_PAD_MASK 0xFFFFF
b8dec144 47#define DTB_MAX_SIZE (8 * 1024 * 1024)
75bb6589
LY
48#define INITRD_LOAD_PAD 0x2000000
49#define INITRD_PAD_MASK 0xFFFFFF
1db09b84
AJ
50
51#define RAM_SIZES_ALIGN (64UL << 20)
52
b3305981 53/* TODO: parameterize */
ed2bc496 54#define MPC8544_CCSRBAR_SIZE 0x00100000ULL
dffb1dc2 55#define MPC8544_MPIC_REGS_OFFSET 0x40000ULL
a911b7a9 56#define MPC8544_MSI_REGS_OFFSET 0x41600ULL
dffb1dc2
BB
57#define MPC8544_SERIAL0_REGS_OFFSET 0x4500ULL
58#define MPC8544_SERIAL1_REGS_OFFSET 0x4600ULL
59#define MPC8544_PCI_REGS_OFFSET 0x8000ULL
ed2bc496 60#define MPC8544_PCI_REGS_SIZE 0x1000ULL
dffb1dc2 61#define MPC8544_UTIL_OFFSET 0xe0000ULL
b88e77f4
AG
62#define MPC8XXX_GPIO_OFFSET 0x000FF000ULL
63#define MPC8XXX_GPIO_IRQ 43
1db09b84 64
3b989d49
AG
65struct boot_info
66{
67 uint32_t dt_base;
cba2026a 68 uint32_t dt_size;
3b989d49
AG
69 uint32_t entry;
70};
71
347dd79d
AG
72static uint32_t *pci_map_create(void *fdt, uint32_t mpic, int first_slot,
73 int nr_slots, int *len)
0dbc0798 74{
347dd79d
AG
75 int i = 0;
76 int slot;
77 int pci_irq;
9e2c1298 78 int host_irq;
347dd79d
AG
79 int last_slot = first_slot + nr_slots;
80 uint32_t *pci_map;
81
82 *len = nr_slots * 4 * 7 * sizeof(uint32_t);
83 pci_map = g_malloc(*len);
84
85 for (slot = first_slot; slot < last_slot; slot++) {
86 for (pci_irq = 0; pci_irq < 4; pci_irq++) {
87 pci_map[i++] = cpu_to_be32(slot << 11);
88 pci_map[i++] = cpu_to_be32(0x0);
89 pci_map[i++] = cpu_to_be32(0x0);
90 pci_map[i++] = cpu_to_be32(pci_irq + 1);
91 pci_map[i++] = cpu_to_be32(mpic);
9e2c1298
AG
92 host_irq = ppce500_pci_map_irq_slot(slot, pci_irq);
93 pci_map[i++] = cpu_to_be32(host_irq + 1);
347dd79d
AG
94 pci_map[i++] = cpu_to_be32(0x1);
95 }
0dbc0798 96 }
347dd79d
AG
97
98 assert((i * sizeof(uint32_t)) == *len);
99
100 return pci_map;
0dbc0798
AG
101}
102
a053a7ce
AG
103static void dt_serial_create(void *fdt, unsigned long long offset,
104 const char *soc, const char *mpic,
105 const char *alias, int idx, bool defcon)
106{
107 char ser[128];
108
109 snprintf(ser, sizeof(ser), "%s/serial@%llx", soc, offset);
5a4348d1
PC
110 qemu_fdt_add_subnode(fdt, ser);
111 qemu_fdt_setprop_string(fdt, ser, "device_type", "serial");
112 qemu_fdt_setprop_string(fdt, ser, "compatible", "ns16550");
113 qemu_fdt_setprop_cells(fdt, ser, "reg", offset, 0x100);
114 qemu_fdt_setprop_cell(fdt, ser, "cell-index", idx);
115 qemu_fdt_setprop_cell(fdt, ser, "clock-frequency", 0);
116 qemu_fdt_setprop_cells(fdt, ser, "interrupts", 42, 2);
117 qemu_fdt_setprop_phandle(fdt, ser, "interrupt-parent", mpic);
118 qemu_fdt_setprop_string(fdt, "/aliases", alias, ser);
a053a7ce
AG
119
120 if (defcon) {
5a4348d1 121 qemu_fdt_setprop_string(fdt, "/chosen", "linux,stdout-path", ser);
a053a7ce
AG
122 }
123}
124
b88e77f4
AG
125static void create_dt_mpc8xxx_gpio(void *fdt, const char *soc, const char *mpic)
126{
127 hwaddr mmio0 = MPC8XXX_GPIO_OFFSET;
128 int irq0 = MPC8XXX_GPIO_IRQ;
129 gchar *node = g_strdup_printf("%s/gpio@%"PRIx64, soc, mmio0);
016f7758
AG
130 gchar *poweroff = g_strdup_printf("%s/power-off", soc);
131 int gpio_ph;
b88e77f4
AG
132
133 qemu_fdt_add_subnode(fdt, node);
134 qemu_fdt_setprop_string(fdt, node, "compatible", "fsl,qoriq-gpio");
135 qemu_fdt_setprop_cells(fdt, node, "reg", mmio0, 0x1000);
136 qemu_fdt_setprop_cells(fdt, node, "interrupts", irq0, 0x2);
137 qemu_fdt_setprop_phandle(fdt, node, "interrupt-parent", mpic);
138 qemu_fdt_setprop_cells(fdt, node, "#gpio-cells", 2);
139 qemu_fdt_setprop(fdt, node, "gpio-controller", NULL, 0);
016f7758
AG
140 gpio_ph = qemu_fdt_alloc_phandle(fdt);
141 qemu_fdt_setprop_cell(fdt, node, "phandle", gpio_ph);
142 qemu_fdt_setprop_cell(fdt, node, "linux,phandle", gpio_ph);
143
144 /* Power Off Pin */
145 qemu_fdt_add_subnode(fdt, poweroff);
146 qemu_fdt_setprop_string(fdt, poweroff, "compatible", "gpio-poweroff");
147 qemu_fdt_setprop_cells(fdt, poweroff, "gpios", gpio_ph, 0, 0);
b88e77f4
AG
148
149 g_free(node);
016f7758 150 g_free(poweroff);
b88e77f4
AG
151}
152
f7087343
AG
153typedef struct PlatformDevtreeData {
154 void *fdt;
155 const char *mpic;
156 int irq_start;
157 const char *node;
158 PlatformBusDevice *pbus;
159} PlatformDevtreeData;
160
fdfb7f2c
AG
161static int create_devtree_etsec(SysBusDevice *sbdev, PlatformDevtreeData *data)
162{
163 eTSEC *etsec = ETSEC_COMMON(sbdev);
164 PlatformBusDevice *pbus = data->pbus;
165 hwaddr mmio0 = platform_bus_get_mmio_addr(pbus, sbdev, 0);
166 int irq0 = platform_bus_get_irqn(pbus, sbdev, 0);
167 int irq1 = platform_bus_get_irqn(pbus, sbdev, 1);
168 int irq2 = platform_bus_get_irqn(pbus, sbdev, 2);
169 gchar *node = g_strdup_printf("/platform/ethernet@%"PRIx64, mmio0);
170 gchar *group = g_strdup_printf("%s/queue-group", node);
171 void *fdt = data->fdt;
172
173 assert((int64_t)mmio0 >= 0);
174 assert(irq0 >= 0);
175 assert(irq1 >= 0);
176 assert(irq2 >= 0);
177
178 qemu_fdt_add_subnode(fdt, node);
179 qemu_fdt_setprop_string(fdt, node, "device_type", "network");
180 qemu_fdt_setprop_string(fdt, node, "compatible", "fsl,etsec2");
181 qemu_fdt_setprop_string(fdt, node, "model", "eTSEC");
182 qemu_fdt_setprop(fdt, node, "local-mac-address", etsec->conf.macaddr.a, 6);
183 qemu_fdt_setprop_cells(fdt, node, "fixed-link", 0, 1, 1000, 0, 0);
184
185 qemu_fdt_add_subnode(fdt, group);
186 qemu_fdt_setprop_cells(fdt, group, "reg", mmio0, 0x1000);
187 qemu_fdt_setprop_cells(fdt, group, "interrupts",
188 data->irq_start + irq0, 0x2,
189 data->irq_start + irq1, 0x2,
190 data->irq_start + irq2, 0x2);
191
192 g_free(node);
193 g_free(group);
194
195 return 0;
196}
197
f7087343
AG
198static int sysbus_device_create_devtree(SysBusDevice *sbdev, void *opaque)
199{
200 PlatformDevtreeData *data = opaque;
201 bool matched = false;
202
fdfb7f2c
AG
203 if (object_dynamic_cast(OBJECT(sbdev), TYPE_ETSEC_COMMON)) {
204 create_devtree_etsec(sbdev, data);
205 matched = true;
206 }
207
f7087343
AG
208 if (!matched) {
209 error_report("Device %s is not supported by this machine yet.",
210 qdev_fw_name(DEVICE(sbdev)));
211 exit(1);
212 }
213
214 return 0;
215}
216
217static void platform_bus_create_devtree(PPCE500Params *params, void *fdt,
218 const char *mpic)
219{
220 gchar *node = g_strdup_printf("/platform@%"PRIx64, params->platform_bus_base);
221 const char platcomp[] = "qemu,platform\0simple-bus";
222 uint64_t addr = params->platform_bus_base;
223 uint64_t size = params->platform_bus_size;
224 int irq_start = params->platform_bus_first_irq;
225 PlatformBusDevice *pbus;
226 DeviceState *dev;
227
228 /* Create a /platform node that we can put all devices into */
229
230 qemu_fdt_add_subnode(fdt, node);
231 qemu_fdt_setprop(fdt, node, "compatible", platcomp, sizeof(platcomp));
232
233 /* Our platform bus region is less than 32bit big, so 1 cell is enough for
234 address and size */
235 qemu_fdt_setprop_cells(fdt, node, "#size-cells", 1);
236 qemu_fdt_setprop_cells(fdt, node, "#address-cells", 1);
237 qemu_fdt_setprop_cells(fdt, node, "ranges", 0, addr >> 32, addr, size);
238
239 qemu_fdt_setprop_phandle(fdt, node, "interrupt-parent", mpic);
240
241 dev = qdev_find_recursive(sysbus_get_default(), TYPE_PLATFORM_BUS_DEVICE);
242 pbus = PLATFORM_BUS_DEVICE(dev);
243
244 /* We can only create dt nodes for dynamic devices when they're ready */
245 if (pbus->done_gathering) {
246 PlatformDevtreeData data = {
247 .fdt = fdt,
248 .mpic = mpic,
249 .irq_start = irq_start,
250 .node = node,
251 .pbus = pbus,
252 };
253
254 /* Loop through all dynamic sysbus devices and create nodes for them */
255 foreach_dynamic_sysbus_device(sysbus_device_create_devtree, &data);
256 }
257
258 g_free(node);
259}
260
3ef96221 261static int ppce500_load_device_tree(MachineState *machine,
e6eaabeb 262 PPCE500Params *params,
a8170e5e
AK
263 hwaddr addr,
264 hwaddr initrd_base,
28290f37 265 hwaddr initrd_size,
903585de
AG
266 hwaddr kernel_base,
267 hwaddr kernel_size,
28290f37 268 bool dry_run)
1db09b84 269{
28290f37 270 CPUPPCState *env = first_cpu->env_ptr;
dbf916d8 271 int ret = -1;
3ef96221 272 uint64_t mem_reg_property[] = { 0, cpu_to_be64(machine->ram_size) };
7ec632b4 273 int fdt_size;
dbf916d8 274 void *fdt;
5de6b46d 275 uint8_t hypercall[16];
911d6e7a
AG
276 uint32_t clock_freq = 400000000;
277 uint32_t tb_freq = 400000000;
621d05e3 278 int i;
ebb9518a 279 char compatible_sb[] = "fsl,mpc8544-immr\0simple-bus";
5da96624 280 char soc[128];
19ac9dea
AG
281 char mpic[128];
282 uint32_t mpic_ph;
a911b7a9 283 uint32_t msi_ph;
f5038483 284 char gutil[128];
0dbc0798 285 char pci[128];
a911b7a9 286 char msi[128];
347dd79d
AG
287 uint32_t *pci_map = NULL;
288 int len;
3627757e
AG
289 uint32_t pci_ranges[14] =
290 {
291 0x2000000, 0x0, 0xc0000000,
292 0x0, 0xc0000000,
293 0x0, 0x20000000,
294
295 0x1000000, 0x0, 0x0,
2eaaac1f 296 params->pci_pio_base >> 32, params->pci_pio_base,
3627757e
AG
297 0x0, 0x10000,
298 };
2ff3de68
MA
299 QemuOpts *machine_opts = qemu_get_machine_opts();
300 const char *dtb_file = qemu_opt_get(machine_opts, "dtb");
301 const char *toplevel_compat = qemu_opt_get(machine_opts, "dt_compatible");
d1b93565
AG
302
303 if (dtb_file) {
304 char *filename;
305 filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, dtb_file);
306 if (!filename) {
307 goto out;
308 }
309
310 fdt = load_device_tree(filename, &fdt_size);
311 if (!fdt) {
312 goto out;
313 }
314 goto done;
315 }
1db09b84 316
2636fcb6 317 fdt = create_device_tree(&fdt_size);
5cea8590
PB
318 if (fdt == NULL) {
319 goto out;
320 }
1db09b84
AJ
321
322 /* Manipulate device tree in memory. */
5a4348d1
PC
323 qemu_fdt_setprop_cell(fdt, "/", "#address-cells", 2);
324 qemu_fdt_setprop_cell(fdt, "/", "#size-cells", 2);
51b852b7 325
5a4348d1
PC
326 qemu_fdt_add_subnode(fdt, "/memory");
327 qemu_fdt_setprop_string(fdt, "/memory", "device_type", "memory");
328 qemu_fdt_setprop(fdt, "/memory", "reg", mem_reg_property,
329 sizeof(mem_reg_property));
1db09b84 330
5a4348d1 331 qemu_fdt_add_subnode(fdt, "/chosen");
3b989d49 332 if (initrd_size) {
5a4348d1
PC
333 ret = qemu_fdt_setprop_cell(fdt, "/chosen", "linux,initrd-start",
334 initrd_base);
3b989d49
AG
335 if (ret < 0) {
336 fprintf(stderr, "couldn't set /chosen/linux,initrd-start\n");
337 }
1db09b84 338
5a4348d1
PC
339 ret = qemu_fdt_setprop_cell(fdt, "/chosen", "linux,initrd-end",
340 (initrd_base + initrd_size));
3b989d49
AG
341 if (ret < 0) {
342 fprintf(stderr, "couldn't set /chosen/linux,initrd-end\n");
343 }
903585de
AG
344
345 }
346
347 if (kernel_base != -1ULL) {
348 qemu_fdt_setprop_cells(fdt, "/chosen", "qemu,boot-kernel",
349 kernel_base >> 32, kernel_base,
350 kernel_size >> 32, kernel_size);
3b989d49 351 }
1db09b84 352
5a4348d1 353 ret = qemu_fdt_setprop_string(fdt, "/chosen", "bootargs",
3ef96221 354 machine->kernel_cmdline);
1db09b84
AJ
355 if (ret < 0)
356 fprintf(stderr, "couldn't set /chosen/bootargs\n");
357
358 if (kvm_enabled()) {
911d6e7a
AG
359 /* Read out host's frequencies */
360 clock_freq = kvmppc_get_clockfreq();
361 tb_freq = kvmppc_get_tbfreq();
5de6b46d
AG
362
363 /* indicate KVM hypercall interface */
5a4348d1
PC
364 qemu_fdt_add_subnode(fdt, "/hypervisor");
365 qemu_fdt_setprop_string(fdt, "/hypervisor", "compatible",
366 "linux,kvm");
5de6b46d 367 kvmppc_get_hypercall(env, hypercall, sizeof(hypercall));
5a4348d1
PC
368 qemu_fdt_setprop(fdt, "/hypervisor", "hcall-instructions",
369 hypercall, sizeof(hypercall));
1a61a9ae
SY
370 /* if KVM supports the idle hcall, set property indicating this */
371 if (kvmppc_get_hasidle(env)) {
5a4348d1 372 qemu_fdt_setprop(fdt, "/hypervisor", "has-idle", NULL, 0);
1a61a9ae 373 }
1db09b84 374 }
3b989d49 375
625e665b 376 /* Create CPU nodes */
5a4348d1
PC
377 qemu_fdt_add_subnode(fdt, "/cpus");
378 qemu_fdt_setprop_cell(fdt, "/cpus", "#address-cells", 1);
379 qemu_fdt_setprop_cell(fdt, "/cpus", "#size-cells", 0);
625e665b 380
1e3debf0
AG
381 /* We need to generate the cpu nodes in reverse order, so Linux can pick
382 the first node as boot node and be happy */
383 for (i = smp_cpus - 1; i >= 0; i--) {
440c8152 384 CPUState *cpu;
0f20ba62 385 PowerPCCPU *pcpu;
621d05e3 386 char cpu_name[128];
2eaaac1f 387 uint64_t cpu_release_addr = params->spin_base + (i * 0x20);
10f25a46 388
440c8152 389 cpu = qemu_get_cpu(i);
55e5c285 390 if (cpu == NULL) {
1e3debf0
AG
391 continue;
392 }
440c8152 393 env = cpu->env_ptr;
0f20ba62 394 pcpu = POWERPC_CPU(cpu);
1e3debf0 395
55e5c285 396 snprintf(cpu_name, sizeof(cpu_name), "/cpus/PowerPC,8544@%x",
0f20ba62 397 ppc_get_vcpu_dt_id(pcpu));
5a4348d1
PC
398 qemu_fdt_add_subnode(fdt, cpu_name);
399 qemu_fdt_setprop_cell(fdt, cpu_name, "clock-frequency", clock_freq);
400 qemu_fdt_setprop_cell(fdt, cpu_name, "timebase-frequency", tb_freq);
401 qemu_fdt_setprop_string(fdt, cpu_name, "device_type", "cpu");
0f20ba62
AK
402 qemu_fdt_setprop_cell(fdt, cpu_name, "reg",
403 ppc_get_vcpu_dt_id(pcpu));
5a4348d1
PC
404 qemu_fdt_setprop_cell(fdt, cpu_name, "d-cache-line-size",
405 env->dcache_line_size);
406 qemu_fdt_setprop_cell(fdt, cpu_name, "i-cache-line-size",
407 env->icache_line_size);
408 qemu_fdt_setprop_cell(fdt, cpu_name, "d-cache-size", 0x8000);
409 qemu_fdt_setprop_cell(fdt, cpu_name, "i-cache-size", 0x8000);
410 qemu_fdt_setprop_cell(fdt, cpu_name, "bus-frequency", 0);
55e5c285 411 if (cpu->cpu_index) {
5a4348d1
PC
412 qemu_fdt_setprop_string(fdt, cpu_name, "status", "disabled");
413 qemu_fdt_setprop_string(fdt, cpu_name, "enable-method",
414 "spin-table");
415 qemu_fdt_setprop_u64(fdt, cpu_name, "cpu-release-addr",
416 cpu_release_addr);
1e3debf0 417 } else {
5a4348d1 418 qemu_fdt_setprop_string(fdt, cpu_name, "status", "okay");
1e3debf0 419 }
1db09b84
AJ
420 }
421
5a4348d1 422 qemu_fdt_add_subnode(fdt, "/aliases");
5da96624 423 /* XXX These should go into their respective devices' code */
2eaaac1f 424 snprintf(soc, sizeof(soc), "/soc@%"PRIx64, params->ccsrbar_base);
5a4348d1
PC
425 qemu_fdt_add_subnode(fdt, soc);
426 qemu_fdt_setprop_string(fdt, soc, "device_type", "soc");
427 qemu_fdt_setprop(fdt, soc, "compatible", compatible_sb,
428 sizeof(compatible_sb));
429 qemu_fdt_setprop_cell(fdt, soc, "#address-cells", 1);
430 qemu_fdt_setprop_cell(fdt, soc, "#size-cells", 1);
431 qemu_fdt_setprop_cells(fdt, soc, "ranges", 0x0,
2eaaac1f 432 params->ccsrbar_base >> 32, params->ccsrbar_base,
5a4348d1 433 MPC8544_CCSRBAR_SIZE);
5da96624 434 /* XXX should contain a reasonable value */
5a4348d1 435 qemu_fdt_setprop_cell(fdt, soc, "bus-frequency", 0);
5da96624 436
dffb1dc2 437 snprintf(mpic, sizeof(mpic), "%s/pic@%llx", soc, MPC8544_MPIC_REGS_OFFSET);
5a4348d1
PC
438 qemu_fdt_add_subnode(fdt, mpic);
439 qemu_fdt_setprop_string(fdt, mpic, "device_type", "open-pic");
440 qemu_fdt_setprop_string(fdt, mpic, "compatible", "fsl,mpic");
441 qemu_fdt_setprop_cells(fdt, mpic, "reg", MPC8544_MPIC_REGS_OFFSET,
442 0x40000);
443 qemu_fdt_setprop_cell(fdt, mpic, "#address-cells", 0);
444 qemu_fdt_setprop_cell(fdt, mpic, "#interrupt-cells", 2);
445 mpic_ph = qemu_fdt_alloc_phandle(fdt);
446 qemu_fdt_setprop_cell(fdt, mpic, "phandle", mpic_ph);
447 qemu_fdt_setprop_cell(fdt, mpic, "linux,phandle", mpic_ph);
448 qemu_fdt_setprop(fdt, mpic, "interrupt-controller", NULL, 0);
19ac9dea 449
0cfc6e8d
AG
450 /*
451 * We have to generate ser1 first, because Linux takes the first
452 * device it finds in the dt as serial output device. And we generate
453 * devices in reverse order to the dt.
454 */
79c0ff2c
AG
455 if (serial_hds[1]) {
456 dt_serial_create(fdt, MPC8544_SERIAL1_REGS_OFFSET,
457 soc, mpic, "serial1", 1, false);
458 }
459
460 if (serial_hds[0]) {
461 dt_serial_create(fdt, MPC8544_SERIAL0_REGS_OFFSET,
462 soc, mpic, "serial0", 0, true);
463 }
0cfc6e8d 464
ed2bc496 465 snprintf(gutil, sizeof(gutil), "%s/global-utilities@%llx", soc,
dffb1dc2 466 MPC8544_UTIL_OFFSET);
5a4348d1
PC
467 qemu_fdt_add_subnode(fdt, gutil);
468 qemu_fdt_setprop_string(fdt, gutil, "compatible", "fsl,mpc8544-guts");
469 qemu_fdt_setprop_cells(fdt, gutil, "reg", MPC8544_UTIL_OFFSET, 0x1000);
470 qemu_fdt_setprop(fdt, gutil, "fsl,has-rstcr", NULL, 0);
f5038483 471
a911b7a9 472 snprintf(msi, sizeof(msi), "/%s/msi@%llx", soc, MPC8544_MSI_REGS_OFFSET);
5a4348d1
PC
473 qemu_fdt_add_subnode(fdt, msi);
474 qemu_fdt_setprop_string(fdt, msi, "compatible", "fsl,mpic-msi");
475 qemu_fdt_setprop_cells(fdt, msi, "reg", MPC8544_MSI_REGS_OFFSET, 0x200);
476 msi_ph = qemu_fdt_alloc_phandle(fdt);
477 qemu_fdt_setprop_cells(fdt, msi, "msi-available-ranges", 0x0, 0x100);
478 qemu_fdt_setprop_phandle(fdt, msi, "interrupt-parent", mpic);
479 qemu_fdt_setprop_cells(fdt, msi, "interrupts",
a911b7a9
AG
480 0xe0, 0x0,
481 0xe1, 0x0,
482 0xe2, 0x0,
483 0xe3, 0x0,
484 0xe4, 0x0,
485 0xe5, 0x0,
486 0xe6, 0x0,
487 0xe7, 0x0);
5a4348d1
PC
488 qemu_fdt_setprop_cell(fdt, msi, "phandle", msi_ph);
489 qemu_fdt_setprop_cell(fdt, msi, "linux,phandle", msi_ph);
a911b7a9 490
2eaaac1f
AG
491 snprintf(pci, sizeof(pci), "/pci@%llx",
492 params->ccsrbar_base + MPC8544_PCI_REGS_OFFSET);
5a4348d1
PC
493 qemu_fdt_add_subnode(fdt, pci);
494 qemu_fdt_setprop_cell(fdt, pci, "cell-index", 0);
495 qemu_fdt_setprop_string(fdt, pci, "compatible", "fsl,mpc8540-pci");
496 qemu_fdt_setprop_string(fdt, pci, "device_type", "pci");
497 qemu_fdt_setprop_cells(fdt, pci, "interrupt-map-mask", 0xf800, 0x0,
498 0x0, 0x7);
499 pci_map = pci_map_create(fdt, qemu_fdt_get_phandle(fdt, mpic),
492ec48d
AG
500 params->pci_first_slot, params->pci_nr_slots,
501 &len);
5a4348d1
PC
502 qemu_fdt_setprop(fdt, pci, "interrupt-map", pci_map, len);
503 qemu_fdt_setprop_phandle(fdt, pci, "interrupt-parent", mpic);
504 qemu_fdt_setprop_cells(fdt, pci, "interrupts", 24, 2);
505 qemu_fdt_setprop_cells(fdt, pci, "bus-range", 0, 255);
3627757e 506 for (i = 0; i < 14; i++) {
0dbc0798
AG
507 pci_ranges[i] = cpu_to_be32(pci_ranges[i]);
508 }
5a4348d1
PC
509 qemu_fdt_setprop_cell(fdt, pci, "fsl,msi", msi_ph);
510 qemu_fdt_setprop(fdt, pci, "ranges", pci_ranges, sizeof(pci_ranges));
2eaaac1f
AG
511 qemu_fdt_setprop_cells(fdt, pci, "reg",
512 (params->ccsrbar_base + MPC8544_PCI_REGS_OFFSET) >> 32,
513 (params->ccsrbar_base + MPC8544_PCI_REGS_OFFSET),
514 0, 0x1000);
5a4348d1
PC
515 qemu_fdt_setprop_cell(fdt, pci, "clock-frequency", 66666666);
516 qemu_fdt_setprop_cell(fdt, pci, "#interrupt-cells", 1);
517 qemu_fdt_setprop_cell(fdt, pci, "#size-cells", 2);
518 qemu_fdt_setprop_cell(fdt, pci, "#address-cells", 3);
519 qemu_fdt_setprop_string(fdt, "/aliases", "pci0", pci);
0dbc0798 520
b88e77f4
AG
521 if (params->has_mpc8xxx_gpio) {
522 create_dt_mpc8xxx_gpio(fdt, soc, mpic);
523 }
524
f7087343
AG
525 if (params->has_platform_bus) {
526 platform_bus_create_devtree(params, fdt, mpic);
527 }
528
e6eaabeb
SW
529 params->fixup_devtree(params, fdt);
530
531 if (toplevel_compat) {
5a4348d1
PC
532 qemu_fdt_setprop(fdt, "/", "compatible", toplevel_compat,
533 strlen(toplevel_compat) + 1);
e6eaabeb
SW
534 }
535
d1b93565 536done:
28290f37 537 if (!dry_run) {
5a4348d1 538 qemu_fdt_dumpdtb(fdt, fdt_size);
28290f37 539 cpu_physical_memory_write(addr, fdt, fdt_size);
cba2026a 540 }
cba2026a 541 ret = fdt_size;
7ec632b4 542
1db09b84 543out:
347dd79d 544 g_free(pci_map);
1db09b84 545
04088adb 546 return ret;
1db09b84
AJ
547}
548
28290f37 549typedef struct DeviceTreeParams {
3ef96221 550 MachineState *machine;
28290f37
AG
551 PPCE500Params params;
552 hwaddr addr;
553 hwaddr initrd_base;
554 hwaddr initrd_size;
903585de
AG
555 hwaddr kernel_base;
556 hwaddr kernel_size;
f7087343 557 Notifier notifier;
28290f37
AG
558} DeviceTreeParams;
559
560static void ppce500_reset_device_tree(void *opaque)
561{
562 DeviceTreeParams *p = opaque;
3812c71f 563 ppce500_load_device_tree(p->machine, &p->params, p->addr, p->initrd_base,
903585de
AG
564 p->initrd_size, p->kernel_base, p->kernel_size,
565 false);
28290f37
AG
566}
567
f7087343
AG
568static void ppce500_init_notify(Notifier *notifier, void *data)
569{
570 DeviceTreeParams *p = container_of(notifier, DeviceTreeParams, notifier);
571 ppce500_reset_device_tree(p);
572}
573
3ef96221 574static int ppce500_prep_device_tree(MachineState *machine,
28290f37
AG
575 PPCE500Params *params,
576 hwaddr addr,
577 hwaddr initrd_base,
903585de
AG
578 hwaddr initrd_size,
579 hwaddr kernel_base,
580 hwaddr kernel_size)
28290f37
AG
581{
582 DeviceTreeParams *p = g_new(DeviceTreeParams, 1);
3ef96221 583 p->machine = machine;
28290f37
AG
584 p->params = *params;
585 p->addr = addr;
586 p->initrd_base = initrd_base;
587 p->initrd_size = initrd_size;
903585de
AG
588 p->kernel_base = kernel_base;
589 p->kernel_size = kernel_size;
28290f37
AG
590
591 qemu_register_reset(ppce500_reset_device_tree, p);
f7087343
AG
592 p->notifier.notify = ppce500_init_notify;
593 qemu_add_machine_init_done_notifier(&p->notifier);
28290f37
AG
594
595 /* Issue the device tree loader once, so that we get the size of the blob */
3ef96221 596 return ppce500_load_device_tree(machine, params, addr, initrd_base,
903585de
AG
597 initrd_size, kernel_base, kernel_size,
598 true);
28290f37
AG
599}
600
cba2026a 601/* Create -kernel TLB entries for BookE. */
a8170e5e 602static inline hwaddr booke206_page_size_to_tlb(uint64_t size)
d1e256fe 603{
cba2026a 604 return 63 - clz64(size >> 10);
d1e256fe
AG
605}
606
cefd3cdb 607static int booke206_initial_map_tsize(CPUPPCState *env)
3b989d49 608{
cba2026a 609 struct boot_info *bi = env->load_info;
cefd3cdb 610 hwaddr dt_end;
cba2026a
AG
611 int ps;
612
613 /* Our initial TLB entry needs to cover everything from 0 to
614 the device tree top */
615 dt_end = bi->dt_base + bi->dt_size;
616 ps = booke206_page_size_to_tlb(dt_end) + 1;
fb37c302
AG
617 if (ps & 1) {
618 /* e500v2 can only do even TLB size bits */
619 ps++;
620 }
cefd3cdb
BB
621 return ps;
622}
623
624static uint64_t mmubooke_initial_mapsize(CPUPPCState *env)
625{
626 int tsize;
627
628 tsize = booke206_initial_map_tsize(env);
629 return (1ULL << 10 << tsize);
630}
631
632static void mmubooke_create_initial_mapping(CPUPPCState *env)
633{
634 ppcmas_tlb_t *tlb = booke206_get_tlbm(env, 1, 0, 0);
635 hwaddr size;
636 int ps;
637
638 ps = booke206_initial_map_tsize(env);
cba2026a 639 size = (ps << MAS1_TSIZE_SHIFT);
d1e256fe 640 tlb->mas1 = MAS1_VALID | size;
cba2026a
AG
641 tlb->mas2 = 0;
642 tlb->mas7_3 = 0;
d1e256fe 643 tlb->mas7_3 |= MAS3_UR | MAS3_UW | MAS3_UX | MAS3_SR | MAS3_SW | MAS3_SX;
93dd5e85
SW
644
645 env->tlb_dirty = true;
3b989d49
AG
646}
647
b3305981 648static void ppce500_cpu_reset_sec(void *opaque)
5c145dac 649{
38f92da6 650 PowerPCCPU *cpu = opaque;
259186a7 651 CPUState *cs = CPU(cpu);
5c145dac 652
259186a7 653 cpu_reset(cs);
5c145dac
AG
654
655 /* Secondary CPU starts in halted state for now. Needs to change when
656 implementing non-kernel boot. */
259186a7 657 cs->halted = 1;
27103424 658 cs->exception_index = EXCP_HLT;
3b989d49
AG
659}
660
b3305981 661static void ppce500_cpu_reset(void *opaque)
3b989d49 662{
38f92da6 663 PowerPCCPU *cpu = opaque;
259186a7 664 CPUState *cs = CPU(cpu);
38f92da6 665 CPUPPCState *env = &cpu->env;
3b989d49
AG
666 struct boot_info *bi = env->load_info;
667
259186a7 668 cpu_reset(cs);
3b989d49
AG
669
670 /* Set initial guest state. */
259186a7 671 cs->halted = 0;
3b989d49
AG
672 env->gpr[1] = (16<<20) - 8;
673 env->gpr[3] = bi->dt_base;
cefd3cdb
BB
674 env->gpr[4] = 0;
675 env->gpr[5] = 0;
676 env->gpr[6] = EPAPR_MAGIC;
677 env->gpr[7] = mmubooke_initial_mapsize(env);
678 env->gpr[8] = 0;
679 env->gpr[9] = 0;
3b989d49 680 env->nip = bi->entry;
cba2026a 681 mmubooke_create_initial_mapping(env);
3b989d49
AG
682}
683
d85937e6
SW
684static DeviceState *ppce500_init_mpic_qemu(PPCE500Params *params,
685 qemu_irq **irqs)
82fc73b6 686{
82fc73b6
SW
687 DeviceState *dev;
688 SysBusDevice *s;
689 int i, j, k;
690
e1766344 691 dev = qdev_create(NULL, TYPE_OPENPIC);
82fc73b6 692 qdev_prop_set_uint32(dev, "model", params->mpic_version);
d85937e6
SW
693 qdev_prop_set_uint32(dev, "nb_cpus", smp_cpus);
694
82fc73b6
SW
695 qdev_init_nofail(dev);
696 s = SYS_BUS_DEVICE(dev);
697
698 k = 0;
699 for (i = 0; i < smp_cpus; i++) {
700 for (j = 0; j < OPENPIC_OUTPUT_NB; j++) {
701 sysbus_connect_irq(s, k++, irqs[i][j]);
702 }
703 }
704
d85937e6
SW
705 return dev;
706}
707
708static DeviceState *ppce500_init_mpic_kvm(PPCE500Params *params,
709 qemu_irq **irqs)
710{
711 DeviceState *dev;
d85937e6
SW
712 CPUState *cs;
713 int r;
714
dd49c038 715 dev = qdev_create(NULL, TYPE_KVM_OPENPIC);
d85937e6
SW
716 qdev_prop_set_uint32(dev, "model", params->mpic_version);
717
718 r = qdev_init(dev);
719 if (r) {
720 return NULL;
721 }
722
bdc44640 723 CPU_FOREACH(cs) {
d85937e6
SW
724 if (kvm_openpic_connect_vcpu(dev, cs)) {
725 fprintf(stderr, "%s: failed to connect vcpu to irqchip\n",
726 __func__);
727 abort();
728 }
729 }
730
731 return dev;
732}
733
734static qemu_irq *ppce500_init_mpic(PPCE500Params *params, MemoryRegion *ccsr,
735 qemu_irq **irqs)
736{
d85937e6
SW
737 qemu_irq *mpic;
738 DeviceState *dev = NULL;
739 SysBusDevice *s;
740 int i;
741
aa2ac1da 742 mpic = g_new0(qemu_irq, 256);
d85937e6
SW
743
744 if (kvm_enabled()) {
36ad0e94
MA
745 QemuOpts *machine_opts = qemu_get_machine_opts();
746 bool irqchip_allowed = qemu_opt_get_bool(machine_opts,
d85937e6 747 "kernel_irqchip", true);
36ad0e94
MA
748 bool irqchip_required = qemu_opt_get_bool(machine_opts,
749 "kernel_irqchip", false);
d85937e6
SW
750
751 if (irqchip_allowed) {
752 dev = ppce500_init_mpic_kvm(params, irqs);
753 }
754
755 if (irqchip_required && !dev) {
756 fprintf(stderr, "%s: irqchip requested but unavailable\n",
757 __func__);
758 abort();
759 }
760 }
761
762 if (!dev) {
763 dev = ppce500_init_mpic_qemu(params, irqs);
764 }
765
82fc73b6
SW
766 for (i = 0; i < 256; i++) {
767 mpic[i] = qdev_get_gpio_in(dev, i);
768 }
769
d85937e6 770 s = SYS_BUS_DEVICE(dev);
82fc73b6
SW
771 memory_region_add_subregion(ccsr, MPC8544_MPIC_REGS_OFFSET,
772 s->mmio[0].memory);
773
774 return mpic;
775}
776
016f7758
AG
777static void ppce500_power_off(void *opaque, int line, int on)
778{
779 if (on) {
780 qemu_system_shutdown_request();
781 }
782}
783
3ef96221 784void ppce500_init(MachineState *machine, PPCE500Params *params)
1db09b84 785{
39186d8a 786 MemoryRegion *address_space_mem = get_system_memory();
2646c133 787 MemoryRegion *ram = g_new(MemoryRegion, 1);
1db09b84 788 PCIBus *pci_bus;
e2684c0b 789 CPUPPCState *env = NULL;
3812c71f
AG
790 uint64_t loadaddr;
791 hwaddr kernel_base = -1LL;
792 int kernel_size = 0;
793 hwaddr dt_base = 0;
794 hwaddr initrd_base = 0;
795 int initrd_size = 0;
796 hwaddr cur_base = 0;
797 char *filename;
798 hwaddr bios_entry = 0;
799 target_long bios_size;
800 struct boot_info *boot_info;
801 int dt_size;
82fc73b6 802 int i;
d575a6ce
BB
803 /* irq num for pin INTA, INTB, INTC and INTD is 1, 2, 3 and
804 * 4 respectively */
805 unsigned int pci_irq_nrs[PCI_NUM_PINS] = {1, 2, 3, 4};
a915249f 806 qemu_irq **irqs, *mpic;
be13cc7a 807 DeviceState *dev;
e2684c0b 808 CPUPPCState *firstenv = NULL;
3eddc1be 809 MemoryRegion *ccsr_addr_space;
dffb1dc2 810 SysBusDevice *s;
3eddc1be 811 PPCE500CCSRState *ccsr;
1db09b84 812
e61c36d5 813 /* Setup CPUs */
3ef96221
MA
814 if (machine->cpu_model == NULL) {
815 machine->cpu_model = "e500v2_v30";
ef250db6
AG
816 }
817
a915249f
AG
818 irqs = g_malloc0(smp_cpus * sizeof(qemu_irq *));
819 irqs[0] = g_malloc0(smp_cpus * sizeof(qemu_irq) * OPENPIC_OUTPUT_NB);
e61c36d5 820 for (i = 0; i < smp_cpus; i++) {
397b457d 821 PowerPCCPU *cpu;
55e5c285 822 CPUState *cs;
e61c36d5 823 qemu_irq *input;
397b457d 824
3ef96221 825 cpu = cpu_ppc_init(machine->cpu_model);
397b457d 826 if (cpu == NULL) {
e61c36d5
AG
827 fprintf(stderr, "Unable to initialize CPU!\n");
828 exit(1);
829 }
397b457d 830 env = &cpu->env;
55e5c285 831 cs = CPU(cpu);
1db09b84 832
e61c36d5
AG
833 if (!firstenv) {
834 firstenv = env;
835 }
1db09b84 836
a915249f
AG
837 irqs[i] = irqs[0] + (i * OPENPIC_OUTPUT_NB);
838 input = (qemu_irq *)env->irq_inputs;
839 irqs[i][OPENPIC_OUTPUT_INT] = input[PPCE500_INPUT_INT];
840 irqs[i][OPENPIC_OUTPUT_CINT] = input[PPCE500_INPUT_CINT];
6a450df9 841 env->spr_cb[SPR_BOOKE_PIR].default_value = cs->cpu_index = i;
2eaaac1f 842 env->mpic_iack = params->ccsrbar_base +
bd25922e 843 MPC8544_MPIC_REGS_OFFSET + 0xa0;
3b989d49 844
a34a92b9 845 ppc_booke_timers_init(cpu, 400000000, PPC_TIMER_E500);
e61c36d5
AG
846
847 /* Register reset handler */
5c145dac
AG
848 if (!i) {
849 /* Primary CPU */
850 struct boot_info *boot_info;
851 boot_info = g_malloc0(sizeof(struct boot_info));
b3305981 852 qemu_register_reset(ppce500_cpu_reset, cpu);
5c145dac
AG
853 env->load_info = boot_info;
854 } else {
855 /* Secondary CPUs */
b3305981 856 qemu_register_reset(ppce500_cpu_reset_sec, cpu);
5c145dac 857 }
e61c36d5 858 }
3b989d49 859
e61c36d5 860 env = firstenv;
3b989d49 861
1db09b84
AJ
862 /* Fixup Memory size on a alignment boundary */
863 ram_size &= ~(RAM_SIZES_ALIGN - 1);
3ef96221 864 machine->ram_size = ram_size;
1db09b84
AJ
865
866 /* Register Memory */
e938ba0c 867 memory_region_allocate_system_memory(ram, NULL, "mpc8544ds.ram", ram_size);
2646c133 868 memory_region_add_subregion(address_space_mem, 0, ram);
1db09b84 869
3eddc1be
BB
870 dev = qdev_create(NULL, "e500-ccsr");
871 object_property_add_child(qdev_get_machine(), "e500-ccsr",
872 OBJECT(dev), NULL);
873 qdev_init_nofail(dev);
874 ccsr = CCSR(dev);
875 ccsr_addr_space = &ccsr->ccsr_space;
2eaaac1f 876 memory_region_add_subregion(address_space_mem, params->ccsrbar_base,
3eddc1be 877 ccsr_addr_space);
dffb1dc2 878
82fc73b6 879 mpic = ppce500_init_mpic(params, ccsr_addr_space, irqs);
d0b72631 880
1db09b84 881 /* Serial */
2d48377a 882 if (serial_hds[0]) {
3eddc1be 883 serial_mm_init(ccsr_addr_space, MPC8544_SERIAL0_REGS_OFFSET,
cdbb912a 884 0, mpic[42], 399193,
2ff0c7c3 885 serial_hds[0], DEVICE_BIG_ENDIAN);
2d48377a 886 }
1db09b84 887
2d48377a 888 if (serial_hds[1]) {
3eddc1be 889 serial_mm_init(ccsr_addr_space, MPC8544_SERIAL1_REGS_OFFSET,
cdbb912a 890 0, mpic[42], 399193,
59de4f98 891 serial_hds[1], DEVICE_BIG_ENDIAN);
2d48377a 892 }
1db09b84 893
b0fb8423 894 /* General Utility device */
dffb1dc2
BB
895 dev = qdev_create(NULL, "mpc8544-guts");
896 qdev_init_nofail(dev);
897 s = SYS_BUS_DEVICE(dev);
3eddc1be 898 memory_region_add_subregion(ccsr_addr_space, MPC8544_UTIL_OFFSET,
dffb1dc2 899 sysbus_mmio_get_region(s, 0));
b0fb8423 900
1db09b84 901 /* PCI */
dffb1dc2 902 dev = qdev_create(NULL, "e500-pcihost");
492ec48d 903 qdev_prop_set_uint32(dev, "first_slot", params->pci_first_slot);
3016dca0 904 qdev_prop_set_uint32(dev, "first_pin_irq", pci_irq_nrs[0]);
dffb1dc2
BB
905 qdev_init_nofail(dev);
906 s = SYS_BUS_DEVICE(dev);
d575a6ce
BB
907 for (i = 0; i < PCI_NUM_PINS; i++) {
908 sysbus_connect_irq(s, i, mpic[pci_irq_nrs[i]]);
909 }
910
3eddc1be 911 memory_region_add_subregion(ccsr_addr_space, MPC8544_PCI_REGS_OFFSET,
dffb1dc2
BB
912 sysbus_mmio_get_region(s, 0));
913
d461e3b9 914 pci_bus = (PCIBus *)qdev_get_child_bus(dev, "pci.0");
1db09b84
AJ
915 if (!pci_bus)
916 printf("couldn't create PCI controller!\n");
917
2eaaac1f 918 sysbus_mmio_map(SYS_BUS_DEVICE(dev), 1, params->pci_pio_base);
1db09b84
AJ
919
920 if (pci_bus) {
1db09b84
AJ
921 /* Register network interfaces. */
922 for (i = 0; i < nb_nics; i++) {
29b358f9 923 pci_nic_init_nofail(&nd_table[i], pci_bus, "virtio", NULL);
1db09b84
AJ
924 }
925 }
926
5c145dac 927 /* Register spinning region */
2eaaac1f 928 sysbus_create_simple("e500-spin", params->spin_base, NULL);
5c145dac 929
3812c71f
AG
930 if (cur_base < (32 * 1024 * 1024)) {
931 /* u-boot occupies memory up to 32MB, so load blobs above */
932 cur_base = (32 * 1024 * 1024);
933 }
934
b88e77f4 935 if (params->has_mpc8xxx_gpio) {
016f7758
AG
936 qemu_irq poweroff_irq;
937
b88e77f4
AG
938 dev = qdev_create(NULL, "mpc8xxx_gpio");
939 s = SYS_BUS_DEVICE(dev);
940 qdev_init_nofail(dev);
941 sysbus_connect_irq(s, 0, mpic[MPC8XXX_GPIO_IRQ]);
942 memory_region_add_subregion(ccsr_addr_space, MPC8XXX_GPIO_OFFSET,
943 sysbus_mmio_get_region(s, 0));
016f7758
AG
944
945 /* Power Off GPIO at Pin 0 */
946 poweroff_irq = qemu_allocate_irq(ppce500_power_off, NULL, 0);
947 qdev_connect_gpio_out(dev, 0, poweroff_irq);
b88e77f4
AG
948 }
949
f7087343
AG
950 /* Platform Bus Device */
951 if (params->has_platform_bus) {
952 dev = qdev_create(NULL, TYPE_PLATFORM_BUS_DEVICE);
953 dev->id = TYPE_PLATFORM_BUS_DEVICE;
954 qdev_prop_set_uint32(dev, "num_irqs", params->platform_bus_num_irqs);
955 qdev_prop_set_uint32(dev, "mmio_size", params->platform_bus_size);
956 qdev_init_nofail(dev);
957 s = SYS_BUS_DEVICE(dev);
958
959 for (i = 0; i < params->platform_bus_num_irqs; i++) {
960 int irqn = params->platform_bus_first_irq + i;
961 sysbus_connect_irq(s, i, mpic[irqn]);
962 }
963
964 memory_region_add_subregion(address_space_mem,
965 params->platform_bus_base,
966 sysbus_mmio_get_region(s, 0));
967 }
968
1db09b84 969 /* Load kernel. */
3ef96221 970 if (machine->kernel_filename) {
3812c71f
AG
971 kernel_base = cur_base;
972 kernel_size = load_image_targphys(machine->kernel_filename,
973 cur_base,
974 ram_size - cur_base);
1db09b84
AJ
975 if (kernel_size < 0) {
976 fprintf(stderr, "qemu: could not load kernel '%s'\n",
3ef96221 977 machine->kernel_filename);
1db09b84
AJ
978 exit(1);
979 }
528e536e 980
3812c71f 981 cur_base += kernel_size;
1db09b84
AJ
982 }
983
984 /* Load initrd. */
3ef96221 985 if (machine->initrd_filename) {
528e536e 986 initrd_base = (cur_base + INITRD_LOAD_PAD) & ~INITRD_PAD_MASK;
3ef96221 987 initrd_size = load_image_targphys(machine->initrd_filename, initrd_base,
d7585251 988 ram_size - initrd_base);
1db09b84
AJ
989
990 if (initrd_size < 0) {
991 fprintf(stderr, "qemu: could not load initial ram disk '%s'\n",
3ef96221 992 machine->initrd_filename);
1db09b84
AJ
993 exit(1);
994 }
528e536e
AG
995
996 cur_base = initrd_base + initrd_size;
1db09b84
AJ
997 }
998
3812c71f
AG
999 /*
1000 * Smart firmware defaults ahead!
1001 *
1002 * We follow the following table to select which payload we execute.
1003 *
1004 * -kernel | -bios | payload
1005 * ---------+-------+---------
1006 * N | Y | u-boot
1007 * N | N | u-boot
1008 * Y | Y | u-boot
1009 * Y | N | kernel
1010 *
1011 * This ensures backwards compatibility with how we used to expose
1012 * -kernel to users but allows them to run through u-boot as well.
1013 */
1014 if (bios_name == NULL) {
1015 if (machine->kernel_filename) {
1016 bios_name = machine->kernel_filename;
1017 } else {
1018 bios_name = "u-boot.e500";
1019 }
1020 }
1021 filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
1022
1023 bios_size = load_elf(filename, NULL, NULL, &bios_entry, &loadaddr, NULL,
1024 1, ELF_MACHINE, 0);
1025 if (bios_size < 0) {
1026 /*
1027 * Hrm. No ELF image? Try a uImage, maybe someone is giving us an
1028 * ePAPR compliant kernel
1029 */
25bda50a
MF
1030 kernel_size = load_uimage(filename, &bios_entry, &loadaddr, NULL,
1031 NULL, NULL);
3812c71f
AG
1032 if (kernel_size < 0) {
1033 fprintf(stderr, "qemu: could not load firmware '%s'\n", filename);
1db09b84
AJ
1034 exit(1);
1035 }
3812c71f
AG
1036 }
1037
1038 /* Reserve space for dtb */
1039 dt_base = (loadaddr + bios_size + DTC_LOAD_PAD) & ~DTC_PAD_MASK;
1db09b84 1040
3812c71f
AG
1041 dt_size = ppce500_prep_device_tree(machine, params, dt_base,
1042 initrd_base, initrd_size,
1043 kernel_base, kernel_size);
1044 if (dt_size < 0) {
1045 fprintf(stderr, "couldn't load device tree\n");
1046 exit(1);
1db09b84 1047 }
3812c71f
AG
1048 assert(dt_size < DTB_MAX_SIZE);
1049
1050 boot_info = env->load_info;
1051 boot_info->entry = bios_entry;
1052 boot_info->dt_base = dt_base;
1053 boot_info->dt_size = dt_size;
1db09b84 1054
3b989d49 1055 if (kvm_enabled()) {
1db09b84 1056 kvmppc_init();
3b989d49 1057 }
1db09b84 1058}
3eddc1be
BB
1059
1060static int e500_ccsr_initfn(SysBusDevice *dev)
1061{
1062 PPCE500CCSRState *ccsr;
1063
1064 ccsr = CCSR(dev);
40c5dce9 1065 memory_region_init(&ccsr->ccsr_space, OBJECT(ccsr), "e500-ccsr",
3eddc1be
BB
1066 MPC8544_CCSRBAR_SIZE);
1067 return 0;
1068}
1069
1070static void e500_ccsr_class_init(ObjectClass *klass, void *data)
1071{
1072 SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
1073 k->init = e500_ccsr_initfn;
1074}
1075
1076static const TypeInfo e500_ccsr_info = {
1077 .name = TYPE_CCSR,
1078 .parent = TYPE_SYS_BUS_DEVICE,
1079 .instance_size = sizeof(PPCE500CCSRState),
1080 .class_init = e500_ccsr_class_init,
1081};
1082
1083static void e500_register_types(void)
1084{
1085 type_register_static(&e500_ccsr_info);
1086}
1087
1088type_init(e500_register_types)