]> git.proxmox.com Git - mirror_qemu.git/blame - hw/ppc/e500.c
PPC: Add non-kvm stub file
[mirror_qemu.git] / hw / ppc / e500.c
CommitLineData
1db09b84 1/*
b3305981 2 * QEMU PowerPC e500-based platforms
1db09b84
AJ
3 *
4 * Copyright (C) 2009 Freescale Semiconductor, Inc. All rights reserved.
5 *
6 * Author: Yu Liu, <yu.liu@freescale.com>
7 *
8 * This file is derived from hw/ppc440_bamboo.c,
9 * the copyright for that material belongs to the original owners.
10 *
11 * This is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or
14 * (at your option) any later version.
15 */
16
1db09b84
AJ
17#include "config.h"
18#include "qemu-common.h"
e6eaabeb 19#include "e500.h"
3eddc1be 20#include "e500-ccsr.h"
1422e32d 21#include "net/net.h"
1de7afc9 22#include "qemu/config-file.h"
4a18e7c9 23#include "hw/hw.h"
0d09e41a 24#include "hw/char/serial.h"
a2cb15b0 25#include "hw/pci/pci.h"
4a18e7c9 26#include "hw/boards.h"
9c17d615
PB
27#include "sysemu/sysemu.h"
28#include "sysemu/kvm.h"
1db09b84 29#include "kvm_ppc.h"
9c17d615 30#include "sysemu/device_tree.h"
0d09e41a
PB
31#include "hw/ppc/openpic.h"
32#include "hw/ppc/ppc.h"
4a18e7c9 33#include "hw/loader.h"
ca20cf32 34#include "elf.h"
4a18e7c9 35#include "hw/sysbus.h"
022c62cb 36#include "exec/address-spaces.h"
1de7afc9 37#include "qemu/host-utils.h"
0d09e41a 38#include "hw/pci-host/ppce500.h"
1db09b84 39
cefd3cdb 40#define EPAPR_MAGIC (0x45504150)
1db09b84
AJ
41#define BINARY_DEVICE_TREE_FILE "mpc8544ds.dtb"
42#define UIMAGE_LOAD_BASE 0
9dd5eba1 43#define DTC_LOAD_PAD 0x1800000
75bb6589 44#define DTC_PAD_MASK 0xFFFFF
b8dec144 45#define DTB_MAX_SIZE (8 * 1024 * 1024)
75bb6589
LY
46#define INITRD_LOAD_PAD 0x2000000
47#define INITRD_PAD_MASK 0xFFFFFF
1db09b84
AJ
48
49#define RAM_SIZES_ALIGN (64UL << 20)
50
b3305981 51/* TODO: parameterize */
ed2bc496
AG
52#define MPC8544_CCSRBAR_BASE 0xE0000000ULL
53#define MPC8544_CCSRBAR_SIZE 0x00100000ULL
dffb1dc2 54#define MPC8544_MPIC_REGS_OFFSET 0x40000ULL
a911b7a9 55#define MPC8544_MSI_REGS_OFFSET 0x41600ULL
dffb1dc2
BB
56#define MPC8544_SERIAL0_REGS_OFFSET 0x4500ULL
57#define MPC8544_SERIAL1_REGS_OFFSET 0x4600ULL
58#define MPC8544_PCI_REGS_OFFSET 0x8000ULL
59#define MPC8544_PCI_REGS_BASE (MPC8544_CCSRBAR_BASE + \
60 MPC8544_PCI_REGS_OFFSET)
ed2bc496
AG
61#define MPC8544_PCI_REGS_SIZE 0x1000ULL
62#define MPC8544_PCI_IO 0xE1000000ULL
dffb1dc2 63#define MPC8544_UTIL_OFFSET 0xe0000ULL
ed2bc496 64#define MPC8544_SPIN_BASE 0xEF000000ULL
1db09b84 65
3b989d49
AG
66struct boot_info
67{
68 uint32_t dt_base;
cba2026a 69 uint32_t dt_size;
3b989d49
AG
70 uint32_t entry;
71};
72
347dd79d
AG
73static uint32_t *pci_map_create(void *fdt, uint32_t mpic, int first_slot,
74 int nr_slots, int *len)
0dbc0798 75{
347dd79d
AG
76 int i = 0;
77 int slot;
78 int pci_irq;
9e2c1298 79 int host_irq;
347dd79d
AG
80 int last_slot = first_slot + nr_slots;
81 uint32_t *pci_map;
82
83 *len = nr_slots * 4 * 7 * sizeof(uint32_t);
84 pci_map = g_malloc(*len);
85
86 for (slot = first_slot; slot < last_slot; slot++) {
87 for (pci_irq = 0; pci_irq < 4; pci_irq++) {
88 pci_map[i++] = cpu_to_be32(slot << 11);
89 pci_map[i++] = cpu_to_be32(0x0);
90 pci_map[i++] = cpu_to_be32(0x0);
91 pci_map[i++] = cpu_to_be32(pci_irq + 1);
92 pci_map[i++] = cpu_to_be32(mpic);
9e2c1298
AG
93 host_irq = ppce500_pci_map_irq_slot(slot, pci_irq);
94 pci_map[i++] = cpu_to_be32(host_irq + 1);
347dd79d
AG
95 pci_map[i++] = cpu_to_be32(0x1);
96 }
0dbc0798 97 }
347dd79d
AG
98
99 assert((i * sizeof(uint32_t)) == *len);
100
101 return pci_map;
0dbc0798
AG
102}
103
a053a7ce
AG
104static void dt_serial_create(void *fdt, unsigned long long offset,
105 const char *soc, const char *mpic,
106 const char *alias, int idx, bool defcon)
107{
108 char ser[128];
109
110 snprintf(ser, sizeof(ser), "%s/serial@%llx", soc, offset);
111 qemu_devtree_add_subnode(fdt, ser);
112 qemu_devtree_setprop_string(fdt, ser, "device_type", "serial");
113 qemu_devtree_setprop_string(fdt, ser, "compatible", "ns16550");
114 qemu_devtree_setprop_cells(fdt, ser, "reg", offset, 0x100);
115 qemu_devtree_setprop_cell(fdt, ser, "cell-index", idx);
116 qemu_devtree_setprop_cell(fdt, ser, "clock-frequency", 0);
7e99826c 117 qemu_devtree_setprop_cells(fdt, ser, "interrupts", 42, 2);
a053a7ce
AG
118 qemu_devtree_setprop_phandle(fdt, ser, "interrupt-parent", mpic);
119 qemu_devtree_setprop_string(fdt, "/aliases", alias, ser);
120
121 if (defcon) {
122 qemu_devtree_setprop_string(fdt, "/chosen", "linux,stdout-path", ser);
123 }
124}
125
b3305981 126static int ppce500_load_device_tree(CPUPPCState *env,
e6eaabeb 127 PPCE500Params *params,
a8170e5e
AK
128 hwaddr addr,
129 hwaddr initrd_base,
130 hwaddr initrd_size)
1db09b84 131{
dbf916d8 132 int ret = -1;
e6eaabeb 133 uint64_t mem_reg_property[] = { 0, cpu_to_be64(params->ram_size) };
7ec632b4 134 int fdt_size;
dbf916d8 135 void *fdt;
5de6b46d 136 uint8_t hypercall[16];
911d6e7a
AG
137 uint32_t clock_freq = 400000000;
138 uint32_t tb_freq = 400000000;
621d05e3 139 int i;
e6eaabeb 140 const char *toplevel_compat = NULL; /* user override */
ebb9518a 141 char compatible_sb[] = "fsl,mpc8544-immr\0simple-bus";
5da96624 142 char soc[128];
19ac9dea
AG
143 char mpic[128];
144 uint32_t mpic_ph;
a911b7a9 145 uint32_t msi_ph;
f5038483 146 char gutil[128];
0dbc0798 147 char pci[128];
a911b7a9 148 char msi[128];
347dd79d
AG
149 uint32_t *pci_map = NULL;
150 int len;
3627757e
AG
151 uint32_t pci_ranges[14] =
152 {
153 0x2000000, 0x0, 0xc0000000,
154 0x0, 0xc0000000,
155 0x0, 0x20000000,
156
157 0x1000000, 0x0, 0x0,
158 0x0, 0xe1000000,
159 0x0, 0x10000,
160 };
25b42708 161 QemuOpts *machine_opts;
d1b93565
AG
162 const char *dtb_file = NULL;
163
164 machine_opts = qemu_opts_find(qemu_find_opts("machine"), 0);
165 if (machine_opts) {
d1b93565 166 dtb_file = qemu_opt_get(machine_opts, "dtb");
e6eaabeb 167 toplevel_compat = qemu_opt_get(machine_opts, "dt_compatible");
d1b93565
AG
168 }
169
170 if (dtb_file) {
171 char *filename;
172 filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, dtb_file);
173 if (!filename) {
174 goto out;
175 }
176
177 fdt = load_device_tree(filename, &fdt_size);
178 if (!fdt) {
179 goto out;
180 }
181 goto done;
182 }
1db09b84 183
2636fcb6 184 fdt = create_device_tree(&fdt_size);
5cea8590
PB
185 if (fdt == NULL) {
186 goto out;
187 }
1db09b84
AJ
188
189 /* Manipulate device tree in memory. */
3627757e
AG
190 qemu_devtree_setprop_cell(fdt, "/", "#address-cells", 2);
191 qemu_devtree_setprop_cell(fdt, "/", "#size-cells", 2);
51b852b7 192
dd0bcfca
AG
193 qemu_devtree_add_subnode(fdt, "/memory");
194 qemu_devtree_setprop_string(fdt, "/memory", "device_type", "memory");
195 qemu_devtree_setprop(fdt, "/memory", "reg", mem_reg_property,
196 sizeof(mem_reg_property));
1db09b84 197
f5231aaf 198 qemu_devtree_add_subnode(fdt, "/chosen");
3b989d49
AG
199 if (initrd_size) {
200 ret = qemu_devtree_setprop_cell(fdt, "/chosen", "linux,initrd-start",
201 initrd_base);
202 if (ret < 0) {
203 fprintf(stderr, "couldn't set /chosen/linux,initrd-start\n");
204 }
1db09b84 205
3b989d49
AG
206 ret = qemu_devtree_setprop_cell(fdt, "/chosen", "linux,initrd-end",
207 (initrd_base + initrd_size));
208 if (ret < 0) {
209 fprintf(stderr, "couldn't set /chosen/linux,initrd-end\n");
210 }
211 }
1db09b84
AJ
212
213 ret = qemu_devtree_setprop_string(fdt, "/chosen", "bootargs",
e6eaabeb 214 params->kernel_cmdline);
1db09b84
AJ
215 if (ret < 0)
216 fprintf(stderr, "couldn't set /chosen/bootargs\n");
217
218 if (kvm_enabled()) {
911d6e7a
AG
219 /* Read out host's frequencies */
220 clock_freq = kvmppc_get_clockfreq();
221 tb_freq = kvmppc_get_tbfreq();
5de6b46d
AG
222
223 /* indicate KVM hypercall interface */
d50f71a5 224 qemu_devtree_add_subnode(fdt, "/hypervisor");
5de6b46d
AG
225 qemu_devtree_setprop_string(fdt, "/hypervisor", "compatible",
226 "linux,kvm");
227 kvmppc_get_hypercall(env, hypercall, sizeof(hypercall));
228 qemu_devtree_setprop(fdt, "/hypervisor", "hcall-instructions",
229 hypercall, sizeof(hypercall));
1a61a9ae
SY
230 /* if KVM supports the idle hcall, set property indicating this */
231 if (kvmppc_get_hasidle(env)) {
232 qemu_devtree_setprop(fdt, "/hypervisor", "has-idle", NULL, 0);
233 }
1db09b84 234 }
3b989d49 235
625e665b
AG
236 /* Create CPU nodes */
237 qemu_devtree_add_subnode(fdt, "/cpus");
238 qemu_devtree_setprop_cell(fdt, "/cpus", "#address-cells", 1);
239 qemu_devtree_setprop_cell(fdt, "/cpus", "#size-cells", 0);
240
1e3debf0
AG
241 /* We need to generate the cpu nodes in reverse order, so Linux can pick
242 the first node as boot node and be happy */
243 for (i = smp_cpus - 1; i >= 0; i--) {
440c8152 244 CPUState *cpu;
621d05e3 245 char cpu_name[128];
1d2e5c52 246 uint64_t cpu_release_addr = MPC8544_SPIN_BASE + (i * 0x20);
10f25a46 247
440c8152 248 cpu = qemu_get_cpu(i);
55e5c285 249 if (cpu == NULL) {
1e3debf0
AG
250 continue;
251 }
440c8152 252 env = cpu->env_ptr;
1e3debf0 253
55e5c285
AF
254 snprintf(cpu_name, sizeof(cpu_name), "/cpus/PowerPC,8544@%x",
255 cpu->cpu_index);
1e3debf0 256 qemu_devtree_add_subnode(fdt, cpu_name);
621d05e3
AG
257 qemu_devtree_setprop_cell(fdt, cpu_name, "clock-frequency", clock_freq);
258 qemu_devtree_setprop_cell(fdt, cpu_name, "timebase-frequency", tb_freq);
1e3debf0 259 qemu_devtree_setprop_string(fdt, cpu_name, "device_type", "cpu");
55e5c285 260 qemu_devtree_setprop_cell(fdt, cpu_name, "reg", cpu->cpu_index);
1e3debf0
AG
261 qemu_devtree_setprop_cell(fdt, cpu_name, "d-cache-line-size",
262 env->dcache_line_size);
263 qemu_devtree_setprop_cell(fdt, cpu_name, "i-cache-line-size",
264 env->icache_line_size);
265 qemu_devtree_setprop_cell(fdt, cpu_name, "d-cache-size", 0x8000);
266 qemu_devtree_setprop_cell(fdt, cpu_name, "i-cache-size", 0x8000);
267 qemu_devtree_setprop_cell(fdt, cpu_name, "bus-frequency", 0);
55e5c285 268 if (cpu->cpu_index) {
1e3debf0
AG
269 qemu_devtree_setprop_string(fdt, cpu_name, "status", "disabled");
270 qemu_devtree_setprop_string(fdt, cpu_name, "enable-method", "spin-table");
1d2e5c52
AG
271 qemu_devtree_setprop_u64(fdt, cpu_name, "cpu-release-addr",
272 cpu_release_addr);
1e3debf0
AG
273 } else {
274 qemu_devtree_setprop_string(fdt, cpu_name, "status", "okay");
275 }
1db09b84
AJ
276 }
277
0cfc6e8d 278 qemu_devtree_add_subnode(fdt, "/aliases");
5da96624 279 /* XXX These should go into their respective devices' code */
ed2bc496 280 snprintf(soc, sizeof(soc), "/soc@%llx", MPC8544_CCSRBAR_BASE);
5da96624
AG
281 qemu_devtree_add_subnode(fdt, soc);
282 qemu_devtree_setprop_string(fdt, soc, "device_type", "soc");
ebb9518a
AG
283 qemu_devtree_setprop(fdt, soc, "compatible", compatible_sb,
284 sizeof(compatible_sb));
5da96624
AG
285 qemu_devtree_setprop_cell(fdt, soc, "#address-cells", 1);
286 qemu_devtree_setprop_cell(fdt, soc, "#size-cells", 1);
3627757e
AG
287 qemu_devtree_setprop_cells(fdt, soc, "ranges", 0x0,
288 MPC8544_CCSRBAR_BASE >> 32, MPC8544_CCSRBAR_BASE,
5da96624 289 MPC8544_CCSRBAR_SIZE);
5da96624
AG
290 /* XXX should contain a reasonable value */
291 qemu_devtree_setprop_cell(fdt, soc, "bus-frequency", 0);
292
dffb1dc2 293 snprintf(mpic, sizeof(mpic), "%s/pic@%llx", soc, MPC8544_MPIC_REGS_OFFSET);
19ac9dea
AG
294 qemu_devtree_add_subnode(fdt, mpic);
295 qemu_devtree_setprop_string(fdt, mpic, "device_type", "open-pic");
f5fba9d2 296 qemu_devtree_setprop_string(fdt, mpic, "compatible", "fsl,mpic");
dffb1dc2
BB
297 qemu_devtree_setprop_cells(fdt, mpic, "reg", MPC8544_MPIC_REGS_OFFSET,
298 0x40000);
19ac9dea 299 qemu_devtree_setprop_cell(fdt, mpic, "#address-cells", 0);
7e99826c 300 qemu_devtree_setprop_cell(fdt, mpic, "#interrupt-cells", 2);
19ac9dea
AG
301 mpic_ph = qemu_devtree_alloc_phandle(fdt);
302 qemu_devtree_setprop_cell(fdt, mpic, "phandle", mpic_ph);
303 qemu_devtree_setprop_cell(fdt, mpic, "linux,phandle", mpic_ph);
304 qemu_devtree_setprop(fdt, mpic, "interrupt-controller", NULL, 0);
305
0cfc6e8d
AG
306 /*
307 * We have to generate ser1 first, because Linux takes the first
308 * device it finds in the dt as serial output device. And we generate
309 * devices in reverse order to the dt.
310 */
dffb1dc2 311 dt_serial_create(fdt, MPC8544_SERIAL1_REGS_OFFSET,
a053a7ce 312 soc, mpic, "serial1", 1, false);
dffb1dc2 313 dt_serial_create(fdt, MPC8544_SERIAL0_REGS_OFFSET,
a053a7ce 314 soc, mpic, "serial0", 0, true);
0cfc6e8d 315
ed2bc496 316 snprintf(gutil, sizeof(gutil), "%s/global-utilities@%llx", soc,
dffb1dc2 317 MPC8544_UTIL_OFFSET);
f5038483
AG
318 qemu_devtree_add_subnode(fdt, gutil);
319 qemu_devtree_setprop_string(fdt, gutil, "compatible", "fsl,mpc8544-guts");
dffb1dc2 320 qemu_devtree_setprop_cells(fdt, gutil, "reg", MPC8544_UTIL_OFFSET, 0x1000);
f5038483
AG
321 qemu_devtree_setprop(fdt, gutil, "fsl,has-rstcr", NULL, 0);
322
a911b7a9
AG
323 snprintf(msi, sizeof(msi), "/%s/msi@%llx", soc, MPC8544_MSI_REGS_OFFSET);
324 qemu_devtree_add_subnode(fdt, msi);
325 qemu_devtree_setprop_string(fdt, msi, "compatible", "fsl,mpic-msi");
326 qemu_devtree_setprop_cells(fdt, msi, "reg", MPC8544_MSI_REGS_OFFSET, 0x200);
327 msi_ph = qemu_devtree_alloc_phandle(fdt);
328 qemu_devtree_setprop_cells(fdt, msi, "msi-available-ranges", 0x0, 0x100);
329 qemu_devtree_setprop_phandle(fdt, msi, "interrupt-parent", mpic);
330 qemu_devtree_setprop_cells(fdt, msi, "interrupts",
331 0xe0, 0x0,
332 0xe1, 0x0,
333 0xe2, 0x0,
334 0xe3, 0x0,
335 0xe4, 0x0,
336 0xe5, 0x0,
337 0xe6, 0x0,
338 0xe7, 0x0);
339 qemu_devtree_setprop_cell(fdt, msi, "phandle", msi_ph);
340 qemu_devtree_setprop_cell(fdt, msi, "linux,phandle", msi_ph);
341
ed2bc496 342 snprintf(pci, sizeof(pci), "/pci@%llx", MPC8544_PCI_REGS_BASE);
0dbc0798
AG
343 qemu_devtree_add_subnode(fdt, pci);
344 qemu_devtree_setprop_cell(fdt, pci, "cell-index", 0);
345 qemu_devtree_setprop_string(fdt, pci, "compatible", "fsl,mpc8540-pci");
346 qemu_devtree_setprop_string(fdt, pci, "device_type", "pci");
347 qemu_devtree_setprop_cells(fdt, pci, "interrupt-map-mask", 0xf800, 0x0,
348 0x0, 0x7);
347dd79d 349 pci_map = pci_map_create(fdt, qemu_devtree_get_phandle(fdt, mpic),
492ec48d
AG
350 params->pci_first_slot, params->pci_nr_slots,
351 &len);
347dd79d 352 qemu_devtree_setprop(fdt, pci, "interrupt-map", pci_map, len);
0dbc0798 353 qemu_devtree_setprop_phandle(fdt, pci, "interrupt-parent", mpic);
7e99826c 354 qemu_devtree_setprop_cells(fdt, pci, "interrupts", 24, 2);
0dbc0798 355 qemu_devtree_setprop_cells(fdt, pci, "bus-range", 0, 255);
3627757e 356 for (i = 0; i < 14; i++) {
0dbc0798
AG
357 pci_ranges[i] = cpu_to_be32(pci_ranges[i]);
358 }
a911b7a9 359 qemu_devtree_setprop_cell(fdt, pci, "fsl,msi", msi_ph);
0dbc0798 360 qemu_devtree_setprop(fdt, pci, "ranges", pci_ranges, sizeof(pci_ranges));
3627757e
AG
361 qemu_devtree_setprop_cells(fdt, pci, "reg", MPC8544_PCI_REGS_BASE >> 32,
362 MPC8544_PCI_REGS_BASE, 0, 0x1000);
0dbc0798
AG
363 qemu_devtree_setprop_cell(fdt, pci, "clock-frequency", 66666666);
364 qemu_devtree_setprop_cell(fdt, pci, "#interrupt-cells", 1);
365 qemu_devtree_setprop_cell(fdt, pci, "#size-cells", 2);
366 qemu_devtree_setprop_cell(fdt, pci, "#address-cells", 3);
367 qemu_devtree_setprop_string(fdt, "/aliases", "pci0", pci);
368
e6eaabeb
SW
369 params->fixup_devtree(params, fdt);
370
371 if (toplevel_compat) {
372 qemu_devtree_setprop(fdt, "/", "compatible", toplevel_compat,
373 strlen(toplevel_compat) + 1);
374 }
375
d1b93565 376done:
71193433 377 qemu_devtree_dumpdtb(fdt, fdt_size);
04088adb 378 ret = rom_add_blob_fixed(BINARY_DEVICE_TREE_FILE, fdt, fdt_size, addr);
cba2026a
AG
379 if (ret < 0) {
380 goto out;
381 }
7267c094 382 g_free(fdt);
cba2026a 383 ret = fdt_size;
7ec632b4 384
1db09b84 385out:
347dd79d 386 g_free(pci_map);
1db09b84 387
04088adb 388 return ret;
1db09b84
AJ
389}
390
cba2026a 391/* Create -kernel TLB entries for BookE. */
a8170e5e 392static inline hwaddr booke206_page_size_to_tlb(uint64_t size)
d1e256fe 393{
cba2026a 394 return 63 - clz64(size >> 10);
d1e256fe
AG
395}
396
cefd3cdb 397static int booke206_initial_map_tsize(CPUPPCState *env)
3b989d49 398{
cba2026a 399 struct boot_info *bi = env->load_info;
cefd3cdb 400 hwaddr dt_end;
cba2026a
AG
401 int ps;
402
403 /* Our initial TLB entry needs to cover everything from 0 to
404 the device tree top */
405 dt_end = bi->dt_base + bi->dt_size;
406 ps = booke206_page_size_to_tlb(dt_end) + 1;
fb37c302
AG
407 if (ps & 1) {
408 /* e500v2 can only do even TLB size bits */
409 ps++;
410 }
cefd3cdb
BB
411 return ps;
412}
413
414static uint64_t mmubooke_initial_mapsize(CPUPPCState *env)
415{
416 int tsize;
417
418 tsize = booke206_initial_map_tsize(env);
419 return (1ULL << 10 << tsize);
420}
421
422static void mmubooke_create_initial_mapping(CPUPPCState *env)
423{
424 ppcmas_tlb_t *tlb = booke206_get_tlbm(env, 1, 0, 0);
425 hwaddr size;
426 int ps;
427
428 ps = booke206_initial_map_tsize(env);
cba2026a 429 size = (ps << MAS1_TSIZE_SHIFT);
d1e256fe 430 tlb->mas1 = MAS1_VALID | size;
cba2026a
AG
431 tlb->mas2 = 0;
432 tlb->mas7_3 = 0;
d1e256fe 433 tlb->mas7_3 |= MAS3_UR | MAS3_UW | MAS3_UX | MAS3_SR | MAS3_SW | MAS3_SX;
93dd5e85
SW
434
435 env->tlb_dirty = true;
3b989d49
AG
436}
437
b3305981 438static void ppce500_cpu_reset_sec(void *opaque)
5c145dac 439{
38f92da6 440 PowerPCCPU *cpu = opaque;
259186a7 441 CPUState *cs = CPU(cpu);
38f92da6 442 CPUPPCState *env = &cpu->env;
5c145dac 443
259186a7 444 cpu_reset(cs);
5c145dac
AG
445
446 /* Secondary CPU starts in halted state for now. Needs to change when
447 implementing non-kernel boot. */
259186a7 448 cs->halted = 1;
5c145dac 449 env->exception_index = EXCP_HLT;
3b989d49
AG
450}
451
b3305981 452static void ppce500_cpu_reset(void *opaque)
3b989d49 453{
38f92da6 454 PowerPCCPU *cpu = opaque;
259186a7 455 CPUState *cs = CPU(cpu);
38f92da6 456 CPUPPCState *env = &cpu->env;
3b989d49
AG
457 struct boot_info *bi = env->load_info;
458
259186a7 459 cpu_reset(cs);
3b989d49
AG
460
461 /* Set initial guest state. */
259186a7 462 cs->halted = 0;
3b989d49
AG
463 env->gpr[1] = (16<<20) - 8;
464 env->gpr[3] = bi->dt_base;
cefd3cdb
BB
465 env->gpr[4] = 0;
466 env->gpr[5] = 0;
467 env->gpr[6] = EPAPR_MAGIC;
468 env->gpr[7] = mmubooke_initial_mapsize(env);
469 env->gpr[8] = 0;
470 env->gpr[9] = 0;
3b989d49 471 env->nip = bi->entry;
cba2026a 472 mmubooke_create_initial_mapping(env);
3b989d49
AG
473}
474
82fc73b6
SW
475static qemu_irq *ppce500_init_mpic(PPCE500Params *params, MemoryRegion *ccsr,
476 qemu_irq **irqs)
477{
478 qemu_irq *mpic;
479 DeviceState *dev;
480 SysBusDevice *s;
481 int i, j, k;
482
483 mpic = g_new(qemu_irq, 256);
484 dev = qdev_create(NULL, "openpic");
485 qdev_prop_set_uint32(dev, "nb_cpus", smp_cpus);
486 qdev_prop_set_uint32(dev, "model", params->mpic_version);
487 qdev_init_nofail(dev);
488 s = SYS_BUS_DEVICE(dev);
489
490 k = 0;
491 for (i = 0; i < smp_cpus; i++) {
492 for (j = 0; j < OPENPIC_OUTPUT_NB; j++) {
493 sysbus_connect_irq(s, k++, irqs[i][j]);
494 }
495 }
496
497 for (i = 0; i < 256; i++) {
498 mpic[i] = qdev_get_gpio_in(dev, i);
499 }
500
501 memory_region_add_subregion(ccsr, MPC8544_MPIC_REGS_OFFSET,
502 s->mmio[0].memory);
503
504 return mpic;
505}
506
e6eaabeb 507void ppce500_init(PPCE500Params *params)
1db09b84 508{
39186d8a 509 MemoryRegion *address_space_mem = get_system_memory();
2646c133 510 MemoryRegion *ram = g_new(MemoryRegion, 1);
1db09b84 511 PCIBus *pci_bus;
e2684c0b 512 CPUPPCState *env = NULL;
1db09b84
AJ
513 uint64_t elf_entry;
514 uint64_t elf_lowaddr;
a8170e5e
AK
515 hwaddr entry=0;
516 hwaddr loadaddr=UIMAGE_LOAD_BASE;
1db09b84 517 target_long kernel_size=0;
75bb6589
LY
518 target_ulong dt_base = 0;
519 target_ulong initrd_base = 0;
528e536e
AG
520 target_long initrd_size = 0;
521 target_ulong cur_base = 0;
82fc73b6 522 int i;
1db09b84 523 unsigned int pci_irq_nrs[4] = {1, 2, 3, 4};
a915249f 524 qemu_irq **irqs, *mpic;
be13cc7a 525 DeviceState *dev;
e2684c0b 526 CPUPPCState *firstenv = NULL;
3eddc1be 527 MemoryRegion *ccsr_addr_space;
dffb1dc2 528 SysBusDevice *s;
3eddc1be 529 PPCE500CCSRState *ccsr;
1db09b84 530
e61c36d5 531 /* Setup CPUs */
e6eaabeb
SW
532 if (params->cpu_model == NULL) {
533 params->cpu_model = "e500v2_v30";
ef250db6
AG
534 }
535
a915249f
AG
536 irqs = g_malloc0(smp_cpus * sizeof(qemu_irq *));
537 irqs[0] = g_malloc0(smp_cpus * sizeof(qemu_irq) * OPENPIC_OUTPUT_NB);
e61c36d5 538 for (i = 0; i < smp_cpus; i++) {
397b457d 539 PowerPCCPU *cpu;
55e5c285 540 CPUState *cs;
e61c36d5 541 qemu_irq *input;
397b457d 542
e6eaabeb 543 cpu = cpu_ppc_init(params->cpu_model);
397b457d 544 if (cpu == NULL) {
e61c36d5
AG
545 fprintf(stderr, "Unable to initialize CPU!\n");
546 exit(1);
547 }
397b457d 548 env = &cpu->env;
55e5c285 549 cs = CPU(cpu);
1db09b84 550
e61c36d5
AG
551 if (!firstenv) {
552 firstenv = env;
553 }
1db09b84 554
a915249f
AG
555 irqs[i] = irqs[0] + (i * OPENPIC_OUTPUT_NB);
556 input = (qemu_irq *)env->irq_inputs;
557 irqs[i][OPENPIC_OUTPUT_INT] = input[PPCE500_INPUT_INT];
558 irqs[i][OPENPIC_OUTPUT_CINT] = input[PPCE500_INPUT_CINT];
55e5c285 559 env->spr[SPR_BOOKE_PIR] = cs->cpu_index = i;
68c2dd70 560 env->mpic_iack = MPC8544_CCSRBAR_BASE +
bd25922e 561 MPC8544_MPIC_REGS_OFFSET + 0xa0;
3b989d49 562
a34a92b9 563 ppc_booke_timers_init(cpu, 400000000, PPC_TIMER_E500);
e61c36d5
AG
564
565 /* Register reset handler */
5c145dac
AG
566 if (!i) {
567 /* Primary CPU */
568 struct boot_info *boot_info;
569 boot_info = g_malloc0(sizeof(struct boot_info));
b3305981 570 qemu_register_reset(ppce500_cpu_reset, cpu);
5c145dac
AG
571 env->load_info = boot_info;
572 } else {
573 /* Secondary CPUs */
b3305981 574 qemu_register_reset(ppce500_cpu_reset_sec, cpu);
5c145dac 575 }
e61c36d5 576 }
3b989d49 577
e61c36d5 578 env = firstenv;
3b989d49 579
1db09b84
AJ
580 /* Fixup Memory size on a alignment boundary */
581 ram_size &= ~(RAM_SIZES_ALIGN - 1);
43d03f29 582 params->ram_size = ram_size;
1db09b84
AJ
583
584 /* Register Memory */
c5705a77
AK
585 memory_region_init_ram(ram, "mpc8544ds.ram", ram_size);
586 vmstate_register_ram_global(ram);
2646c133 587 memory_region_add_subregion(address_space_mem, 0, ram);
1db09b84 588
3eddc1be
BB
589 dev = qdev_create(NULL, "e500-ccsr");
590 object_property_add_child(qdev_get_machine(), "e500-ccsr",
591 OBJECT(dev), NULL);
592 qdev_init_nofail(dev);
593 ccsr = CCSR(dev);
594 ccsr_addr_space = &ccsr->ccsr_space;
595 memory_region_add_subregion(address_space_mem, MPC8544_CCSRBAR_BASE,
596 ccsr_addr_space);
dffb1dc2 597
82fc73b6 598 mpic = ppce500_init_mpic(params, ccsr_addr_space, irqs);
d0b72631 599
1db09b84 600 /* Serial */
2d48377a 601 if (serial_hds[0]) {
3eddc1be 602 serial_mm_init(ccsr_addr_space, MPC8544_SERIAL0_REGS_OFFSET,
cdbb912a 603 0, mpic[42], 399193,
2ff0c7c3 604 serial_hds[0], DEVICE_BIG_ENDIAN);
2d48377a 605 }
1db09b84 606
2d48377a 607 if (serial_hds[1]) {
3eddc1be 608 serial_mm_init(ccsr_addr_space, MPC8544_SERIAL1_REGS_OFFSET,
cdbb912a 609 0, mpic[42], 399193,
59de4f98 610 serial_hds[1], DEVICE_BIG_ENDIAN);
2d48377a 611 }
1db09b84 612
b0fb8423 613 /* General Utility device */
dffb1dc2
BB
614 dev = qdev_create(NULL, "mpc8544-guts");
615 qdev_init_nofail(dev);
616 s = SYS_BUS_DEVICE(dev);
3eddc1be 617 memory_region_add_subregion(ccsr_addr_space, MPC8544_UTIL_OFFSET,
dffb1dc2 618 sysbus_mmio_get_region(s, 0));
b0fb8423 619
1db09b84 620 /* PCI */
dffb1dc2 621 dev = qdev_create(NULL, "e500-pcihost");
492ec48d 622 qdev_prop_set_uint32(dev, "first_slot", params->pci_first_slot);
dffb1dc2
BB
623 qdev_init_nofail(dev);
624 s = SYS_BUS_DEVICE(dev);
625 sysbus_connect_irq(s, 0, mpic[pci_irq_nrs[0]]);
626 sysbus_connect_irq(s, 1, mpic[pci_irq_nrs[1]]);
627 sysbus_connect_irq(s, 2, mpic[pci_irq_nrs[2]]);
628 sysbus_connect_irq(s, 3, mpic[pci_irq_nrs[3]]);
3eddc1be 629 memory_region_add_subregion(ccsr_addr_space, MPC8544_PCI_REGS_OFFSET,
dffb1dc2
BB
630 sysbus_mmio_get_region(s, 0));
631
d461e3b9 632 pci_bus = (PCIBus *)qdev_get_child_bus(dev, "pci.0");
1db09b84
AJ
633 if (!pci_bus)
634 printf("couldn't create PCI controller!\n");
635
1356b98d 636 sysbus_mmio_map(SYS_BUS_DEVICE(dev), 1, MPC8544_PCI_IO);
1db09b84
AJ
637
638 if (pci_bus) {
1db09b84
AJ
639 /* Register network interfaces. */
640 for (i = 0; i < nb_nics; i++) {
07caea31 641 pci_nic_init_nofail(&nd_table[i], "virtio", NULL);
1db09b84
AJ
642 }
643 }
644
5c145dac
AG
645 /* Register spinning region */
646 sysbus_create_simple("e500-spin", MPC8544_SPIN_BASE, NULL);
647
1db09b84 648 /* Load kernel. */
e6eaabeb
SW
649 if (params->kernel_filename) {
650 kernel_size = load_uimage(params->kernel_filename, &entry,
651 &loadaddr, NULL);
1db09b84 652 if (kernel_size < 0) {
e6eaabeb
SW
653 kernel_size = load_elf(params->kernel_filename, NULL, NULL,
654 &elf_entry, &elf_lowaddr, NULL, 1,
655 ELF_MACHINE, 0);
1db09b84
AJ
656 entry = elf_entry;
657 loadaddr = elf_lowaddr;
658 }
659 /* XXX try again as binary */
660 if (kernel_size < 0) {
661 fprintf(stderr, "qemu: could not load kernel '%s'\n",
e6eaabeb 662 params->kernel_filename);
1db09b84
AJ
663 exit(1);
664 }
528e536e
AG
665
666 cur_base = loadaddr + kernel_size;
b8dec144
AG
667
668 /* Reserve space for dtb */
669 dt_base = (cur_base + DTC_LOAD_PAD) & ~DTC_PAD_MASK;
670 cur_base += DTB_MAX_SIZE;
1db09b84
AJ
671 }
672
673 /* Load initrd. */
e6eaabeb 674 if (params->initrd_filename) {
528e536e 675 initrd_base = (cur_base + INITRD_LOAD_PAD) & ~INITRD_PAD_MASK;
e6eaabeb 676 initrd_size = load_image_targphys(params->initrd_filename, initrd_base,
d7585251 677 ram_size - initrd_base);
1db09b84
AJ
678
679 if (initrd_size < 0) {
680 fprintf(stderr, "qemu: could not load initial ram disk '%s'\n",
e6eaabeb 681 params->initrd_filename);
1db09b84
AJ
682 exit(1);
683 }
528e536e
AG
684
685 cur_base = initrd_base + initrd_size;
1db09b84
AJ
686 }
687
688 /* If we're loading a kernel directly, we must load the device tree too. */
e6eaabeb 689 if (params->kernel_filename) {
5c145dac 690 struct boot_info *boot_info;
cba2026a 691 int dt_size;
5c145dac 692
e6eaabeb
SW
693 dt_size = ppce500_load_device_tree(env, params, dt_base, initrd_base,
694 initrd_size);
cba2026a 695 if (dt_size < 0) {
1db09b84
AJ
696 fprintf(stderr, "couldn't load device tree\n");
697 exit(1);
698 }
b8dec144 699 assert(dt_size < DTB_MAX_SIZE);
1db09b84 700
e61c36d5 701 boot_info = env->load_info;
3b989d49
AG
702 boot_info->entry = entry;
703 boot_info->dt_base = dt_base;
cba2026a 704 boot_info->dt_size = dt_size;
1db09b84
AJ
705 }
706
3b989d49 707 if (kvm_enabled()) {
1db09b84 708 kvmppc_init();
3b989d49 709 }
1db09b84 710}
3eddc1be
BB
711
712static int e500_ccsr_initfn(SysBusDevice *dev)
713{
714 PPCE500CCSRState *ccsr;
715
716 ccsr = CCSR(dev);
717 memory_region_init(&ccsr->ccsr_space, "e500-ccsr",
718 MPC8544_CCSRBAR_SIZE);
719 return 0;
720}
721
722static void e500_ccsr_class_init(ObjectClass *klass, void *data)
723{
724 SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
725 k->init = e500_ccsr_initfn;
726}
727
728static const TypeInfo e500_ccsr_info = {
729 .name = TYPE_CCSR,
730 .parent = TYPE_SYS_BUS_DEVICE,
731 .instance_size = sizeof(PPCE500CCSRState),
732 .class_init = e500_ccsr_class_init,
733};
734
735static void e500_register_types(void)
736{
737 type_register_static(&e500_ccsr_info);
738}
739
740type_init(e500_register_types)