]> git.proxmox.com Git - mirror_qemu.git/blame - hw/ppc/e500.c
qemu-error: make use of {error, warn}_report_once_cond
[mirror_qemu.git] / hw / ppc / e500.c
CommitLineData
1db09b84 1/*
b3305981 2 * QEMU PowerPC e500-based platforms
1db09b84
AJ
3 *
4 * Copyright (C) 2009 Freescale Semiconductor, Inc. All rights reserved.
5 *
6 * Author: Yu Liu, <yu.liu@freescale.com>
7 *
8 * This file is derived from hw/ppc440_bamboo.c,
9 * the copyright for that material belongs to the original owners.
10 *
11 * This is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or
14 * (at your option) any later version.
15 */
16
0d75590d 17#include "qemu/osdep.h"
ab3dd749 18#include "qemu/units.h"
da34e65c 19#include "qapi/error.h"
e6eaabeb 20#include "e500.h"
3eddc1be 21#include "e500-ccsr.h"
1422e32d 22#include "net/net.h"
1de7afc9 23#include "qemu/config-file.h"
4a18e7c9 24#include "hw/hw.h"
0d09e41a 25#include "hw/char/serial.h"
a2cb15b0 26#include "hw/pci/pci.h"
4a18e7c9 27#include "hw/boards.h"
9c17d615
PB
28#include "sysemu/sysemu.h"
29#include "sysemu/kvm.h"
1db09b84 30#include "kvm_ppc.h"
9c17d615 31#include "sysemu/device_tree.h"
0d09e41a 32#include "hw/ppc/openpic.h"
8d085cf0 33#include "hw/ppc/openpic_kvm.h"
0d09e41a 34#include "hw/ppc/ppc.h"
4a18e7c9 35#include "hw/loader.h"
ca20cf32 36#include "elf.h"
4a18e7c9 37#include "hw/sysbus.h"
022c62cb 38#include "exec/address-spaces.h"
1de7afc9 39#include "qemu/host-utils.h"
922a01a0 40#include "qemu/option.h"
0d09e41a 41#include "hw/pci-host/ppce500.h"
f7087343
AG
42#include "qemu/error-report.h"
43#include "hw/platform-bus.h"
fdfb7f2c 44#include "hw/net/fsl_etsec/etsec.h"
1db09b84 45
cefd3cdb 46#define EPAPR_MAGIC (0x45504150)
1db09b84 47#define BINARY_DEVICE_TREE_FILE "mpc8544ds.dtb"
9dd5eba1 48#define DTC_LOAD_PAD 0x1800000
75bb6589 49#define DTC_PAD_MASK 0xFFFFF
ab3dd749 50#define DTB_MAX_SIZE (8 * MiB)
75bb6589
LY
51#define INITRD_LOAD_PAD 0x2000000
52#define INITRD_PAD_MASK 0xFFFFFF
1db09b84 53
ab3dd749 54#define RAM_SIZES_ALIGN (64 * MiB)
1db09b84 55
b3305981 56/* TODO: parameterize */
ed2bc496 57#define MPC8544_CCSRBAR_SIZE 0x00100000ULL
dffb1dc2 58#define MPC8544_MPIC_REGS_OFFSET 0x40000ULL
a911b7a9 59#define MPC8544_MSI_REGS_OFFSET 0x41600ULL
dffb1dc2
BB
60#define MPC8544_SERIAL0_REGS_OFFSET 0x4500ULL
61#define MPC8544_SERIAL1_REGS_OFFSET 0x4600ULL
62#define MPC8544_PCI_REGS_OFFSET 0x8000ULL
ed2bc496 63#define MPC8544_PCI_REGS_SIZE 0x1000ULL
dffb1dc2 64#define MPC8544_UTIL_OFFSET 0xe0000ULL
b88e77f4 65#define MPC8XXX_GPIO_OFFSET 0x000FF000ULL
82e345f5 66#define MPC8XXX_GPIO_IRQ 47
1db09b84 67
3b989d49
AG
68struct boot_info
69{
70 uint32_t dt_base;
cba2026a 71 uint32_t dt_size;
3b989d49
AG
72 uint32_t entry;
73};
74
347dd79d
AG
75static uint32_t *pci_map_create(void *fdt, uint32_t mpic, int first_slot,
76 int nr_slots, int *len)
0dbc0798 77{
347dd79d
AG
78 int i = 0;
79 int slot;
80 int pci_irq;
9e2c1298 81 int host_irq;
347dd79d
AG
82 int last_slot = first_slot + nr_slots;
83 uint32_t *pci_map;
84
85 *len = nr_slots * 4 * 7 * sizeof(uint32_t);
86 pci_map = g_malloc(*len);
87
88 for (slot = first_slot; slot < last_slot; slot++) {
89 for (pci_irq = 0; pci_irq < 4; pci_irq++) {
90 pci_map[i++] = cpu_to_be32(slot << 11);
91 pci_map[i++] = cpu_to_be32(0x0);
92 pci_map[i++] = cpu_to_be32(0x0);
93 pci_map[i++] = cpu_to_be32(pci_irq + 1);
94 pci_map[i++] = cpu_to_be32(mpic);
9e2c1298
AG
95 host_irq = ppce500_pci_map_irq_slot(slot, pci_irq);
96 pci_map[i++] = cpu_to_be32(host_irq + 1);
347dd79d
AG
97 pci_map[i++] = cpu_to_be32(0x1);
98 }
0dbc0798 99 }
347dd79d
AG
100
101 assert((i * sizeof(uint32_t)) == *len);
102
103 return pci_map;
0dbc0798
AG
104}
105
a053a7ce
AG
106static void dt_serial_create(void *fdt, unsigned long long offset,
107 const char *soc, const char *mpic,
108 const char *alias, int idx, bool defcon)
109{
2fb513d3 110 char *ser;
a053a7ce 111
2fb513d3 112 ser = g_strdup_printf("%s/serial@%llx", soc, offset);
5a4348d1
PC
113 qemu_fdt_add_subnode(fdt, ser);
114 qemu_fdt_setprop_string(fdt, ser, "device_type", "serial");
115 qemu_fdt_setprop_string(fdt, ser, "compatible", "ns16550");
116 qemu_fdt_setprop_cells(fdt, ser, "reg", offset, 0x100);
117 qemu_fdt_setprop_cell(fdt, ser, "cell-index", idx);
118 qemu_fdt_setprop_cell(fdt, ser, "clock-frequency", 0);
119 qemu_fdt_setprop_cells(fdt, ser, "interrupts", 42, 2);
120 qemu_fdt_setprop_phandle(fdt, ser, "interrupt-parent", mpic);
121 qemu_fdt_setprop_string(fdt, "/aliases", alias, ser);
a053a7ce
AG
122
123 if (defcon) {
90ee4e01
ND
124 /*
125 * "linux,stdout-path" and "stdout" properties are deprecated by linux
126 * kernel. New platforms should only use the "stdout-path" property. Set
127 * the new property and continue using older property to remain
128 * compatible with the existing firmware.
129 */
5a4348d1 130 qemu_fdt_setprop_string(fdt, "/chosen", "linux,stdout-path", ser);
90ee4e01 131 qemu_fdt_setprop_string(fdt, "/chosen", "stdout-path", ser);
a053a7ce 132 }
2fb513d3 133 g_free(ser);
a053a7ce
AG
134}
135
b88e77f4
AG
136static void create_dt_mpc8xxx_gpio(void *fdt, const char *soc, const char *mpic)
137{
138 hwaddr mmio0 = MPC8XXX_GPIO_OFFSET;
139 int irq0 = MPC8XXX_GPIO_IRQ;
140 gchar *node = g_strdup_printf("%s/gpio@%"PRIx64, soc, mmio0);
016f7758
AG
141 gchar *poweroff = g_strdup_printf("%s/power-off", soc);
142 int gpio_ph;
b88e77f4
AG
143
144 qemu_fdt_add_subnode(fdt, node);
145 qemu_fdt_setprop_string(fdt, node, "compatible", "fsl,qoriq-gpio");
146 qemu_fdt_setprop_cells(fdt, node, "reg", mmio0, 0x1000);
147 qemu_fdt_setprop_cells(fdt, node, "interrupts", irq0, 0x2);
148 qemu_fdt_setprop_phandle(fdt, node, "interrupt-parent", mpic);
149 qemu_fdt_setprop_cells(fdt, node, "#gpio-cells", 2);
150 qemu_fdt_setprop(fdt, node, "gpio-controller", NULL, 0);
016f7758
AG
151 gpio_ph = qemu_fdt_alloc_phandle(fdt);
152 qemu_fdt_setprop_cell(fdt, node, "phandle", gpio_ph);
153 qemu_fdt_setprop_cell(fdt, node, "linux,phandle", gpio_ph);
154
155 /* Power Off Pin */
156 qemu_fdt_add_subnode(fdt, poweroff);
157 qemu_fdt_setprop_string(fdt, poweroff, "compatible", "gpio-poweroff");
158 qemu_fdt_setprop_cells(fdt, poweroff, "gpios", gpio_ph, 0, 0);
b88e77f4
AG
159
160 g_free(node);
016f7758 161 g_free(poweroff);
b88e77f4
AG
162}
163
f7087343
AG
164typedef struct PlatformDevtreeData {
165 void *fdt;
166 const char *mpic;
167 int irq_start;
168 const char *node;
169 PlatformBusDevice *pbus;
170} PlatformDevtreeData;
171
fdfb7f2c
AG
172static int create_devtree_etsec(SysBusDevice *sbdev, PlatformDevtreeData *data)
173{
174 eTSEC *etsec = ETSEC_COMMON(sbdev);
175 PlatformBusDevice *pbus = data->pbus;
176 hwaddr mmio0 = platform_bus_get_mmio_addr(pbus, sbdev, 0);
177 int irq0 = platform_bus_get_irqn(pbus, sbdev, 0);
178 int irq1 = platform_bus_get_irqn(pbus, sbdev, 1);
179 int irq2 = platform_bus_get_irqn(pbus, sbdev, 2);
180 gchar *node = g_strdup_printf("/platform/ethernet@%"PRIx64, mmio0);
181 gchar *group = g_strdup_printf("%s/queue-group", node);
182 void *fdt = data->fdt;
183
184 assert((int64_t)mmio0 >= 0);
185 assert(irq0 >= 0);
186 assert(irq1 >= 0);
187 assert(irq2 >= 0);
188
189 qemu_fdt_add_subnode(fdt, node);
190 qemu_fdt_setprop_string(fdt, node, "device_type", "network");
191 qemu_fdt_setprop_string(fdt, node, "compatible", "fsl,etsec2");
192 qemu_fdt_setprop_string(fdt, node, "model", "eTSEC");
193 qemu_fdt_setprop(fdt, node, "local-mac-address", etsec->conf.macaddr.a, 6);
194 qemu_fdt_setprop_cells(fdt, node, "fixed-link", 0, 1, 1000, 0, 0);
195
196 qemu_fdt_add_subnode(fdt, group);
197 qemu_fdt_setprop_cells(fdt, group, "reg", mmio0, 0x1000);
198 qemu_fdt_setprop_cells(fdt, group, "interrupts",
199 data->irq_start + irq0, 0x2,
200 data->irq_start + irq1, 0x2,
201 data->irq_start + irq2, 0x2);
202
203 g_free(node);
204 g_free(group);
205
206 return 0;
207}
208
4f01a637 209static void sysbus_device_create_devtree(SysBusDevice *sbdev, void *opaque)
f7087343
AG
210{
211 PlatformDevtreeData *data = opaque;
212 bool matched = false;
213
fdfb7f2c
AG
214 if (object_dynamic_cast(OBJECT(sbdev), TYPE_ETSEC_COMMON)) {
215 create_devtree_etsec(sbdev, data);
216 matched = true;
217 }
218
f7087343
AG
219 if (!matched) {
220 error_report("Device %s is not supported by this machine yet.",
221 qdev_fw_name(DEVICE(sbdev)));
222 exit(1);
223 }
f7087343
AG
224}
225
a3fc8396 226static void platform_bus_create_devtree(PPCE500MachineState *pms,
03f04809 227 void *fdt, const char *mpic)
f7087343 228{
a3fc8396 229 const PPCE500MachineClass *pmc = PPCE500_MACHINE_GET_CLASS(pms);
03f04809 230 gchar *node = g_strdup_printf("/platform@%"PRIx64, pmc->platform_bus_base);
f7087343 231 const char platcomp[] = "qemu,platform\0simple-bus";
03f04809
IM
232 uint64_t addr = pmc->platform_bus_base;
233 uint64_t size = pmc->platform_bus_size;
234 int irq_start = pmc->platform_bus_first_irq;
f7087343
AG
235
236 /* Create a /platform node that we can put all devices into */
237
238 qemu_fdt_add_subnode(fdt, node);
239 qemu_fdt_setprop(fdt, node, "compatible", platcomp, sizeof(platcomp));
240
241 /* Our platform bus region is less than 32bit big, so 1 cell is enough for
242 address and size */
243 qemu_fdt_setprop_cells(fdt, node, "#size-cells", 1);
244 qemu_fdt_setprop_cells(fdt, node, "#address-cells", 1);
245 qemu_fdt_setprop_cells(fdt, node, "ranges", 0, addr >> 32, addr, size);
246
247 qemu_fdt_setprop_phandle(fdt, node, "interrupt-parent", mpic);
248
a3fc8396
IM
249 /* Create dt nodes for dynamic devices */
250 PlatformDevtreeData data = {
251 .fdt = fdt,
252 .mpic = mpic,
253 .irq_start = irq_start,
254 .node = node,
255 .pbus = pms->pbus_dev,
256 };
f7087343 257
a3fc8396
IM
258 /* Loop through all dynamic sysbus devices and create nodes for them */
259 foreach_dynamic_sysbus_device(sysbus_device_create_devtree, &data);
f7087343
AG
260
261 g_free(node);
262}
263
03f04809 264static int ppce500_load_device_tree(PPCE500MachineState *pms,
a8170e5e
AK
265 hwaddr addr,
266 hwaddr initrd_base,
28290f37 267 hwaddr initrd_size,
903585de
AG
268 hwaddr kernel_base,
269 hwaddr kernel_size,
28290f37 270 bool dry_run)
1db09b84 271{
03f04809
IM
272 MachineState *machine = MACHINE(pms);
273 const PPCE500MachineClass *pmc = PPCE500_MACHINE_GET_CLASS(pms);
28290f37 274 CPUPPCState *env = first_cpu->env_ptr;
dbf916d8 275 int ret = -1;
3ef96221 276 uint64_t mem_reg_property[] = { 0, cpu_to_be64(machine->ram_size) };
7ec632b4 277 int fdt_size;
dbf916d8 278 void *fdt;
5de6b46d 279 uint8_t hypercall[16];
911d6e7a
AG
280 uint32_t clock_freq = 400000000;
281 uint32_t tb_freq = 400000000;
621d05e3 282 int i;
ebb9518a 283 char compatible_sb[] = "fsl,mpc8544-immr\0simple-bus";
2fb513d3
GK
284 char *soc;
285 char *mpic;
19ac9dea 286 uint32_t mpic_ph;
a911b7a9 287 uint32_t msi_ph;
2fb513d3
GK
288 char *gutil;
289 char *pci;
290 char *msi;
347dd79d
AG
291 uint32_t *pci_map = NULL;
292 int len;
3627757e
AG
293 uint32_t pci_ranges[14] =
294 {
03f04809
IM
295 0x2000000, 0x0, pmc->pci_mmio_bus_base,
296 pmc->pci_mmio_base >> 32, pmc->pci_mmio_base,
3627757e
AG
297 0x0, 0x20000000,
298
299 0x1000000, 0x0, 0x0,
03f04809 300 pmc->pci_pio_base >> 32, pmc->pci_pio_base,
3627757e
AG
301 0x0, 0x10000,
302 };
2ff3de68
MA
303 QemuOpts *machine_opts = qemu_get_machine_opts();
304 const char *dtb_file = qemu_opt_get(machine_opts, "dtb");
305 const char *toplevel_compat = qemu_opt_get(machine_opts, "dt_compatible");
d1b93565
AG
306
307 if (dtb_file) {
308 char *filename;
309 filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, dtb_file);
310 if (!filename) {
311 goto out;
312 }
313
314 fdt = load_device_tree(filename, &fdt_size);
2343dd11 315 g_free(filename);
d1b93565
AG
316 if (!fdt) {
317 goto out;
318 }
319 goto done;
320 }
1db09b84 321
2636fcb6 322 fdt = create_device_tree(&fdt_size);
5cea8590
PB
323 if (fdt == NULL) {
324 goto out;
325 }
1db09b84
AJ
326
327 /* Manipulate device tree in memory. */
5a4348d1
PC
328 qemu_fdt_setprop_cell(fdt, "/", "#address-cells", 2);
329 qemu_fdt_setprop_cell(fdt, "/", "#size-cells", 2);
51b852b7 330
5a4348d1
PC
331 qemu_fdt_add_subnode(fdt, "/memory");
332 qemu_fdt_setprop_string(fdt, "/memory", "device_type", "memory");
333 qemu_fdt_setprop(fdt, "/memory", "reg", mem_reg_property,
334 sizeof(mem_reg_property));
1db09b84 335
5a4348d1 336 qemu_fdt_add_subnode(fdt, "/chosen");
3b989d49 337 if (initrd_size) {
5a4348d1
PC
338 ret = qemu_fdt_setprop_cell(fdt, "/chosen", "linux,initrd-start",
339 initrd_base);
3b989d49
AG
340 if (ret < 0) {
341 fprintf(stderr, "couldn't set /chosen/linux,initrd-start\n");
342 }
1db09b84 343
5a4348d1
PC
344 ret = qemu_fdt_setprop_cell(fdt, "/chosen", "linux,initrd-end",
345 (initrd_base + initrd_size));
3b989d49
AG
346 if (ret < 0) {
347 fprintf(stderr, "couldn't set /chosen/linux,initrd-end\n");
348 }
903585de
AG
349
350 }
351
352 if (kernel_base != -1ULL) {
353 qemu_fdt_setprop_cells(fdt, "/chosen", "qemu,boot-kernel",
354 kernel_base >> 32, kernel_base,
355 kernel_size >> 32, kernel_size);
3b989d49 356 }
1db09b84 357
5a4348d1 358 ret = qemu_fdt_setprop_string(fdt, "/chosen", "bootargs",
3ef96221 359 machine->kernel_cmdline);
1db09b84
AJ
360 if (ret < 0)
361 fprintf(stderr, "couldn't set /chosen/bootargs\n");
362
363 if (kvm_enabled()) {
911d6e7a
AG
364 /* Read out host's frequencies */
365 clock_freq = kvmppc_get_clockfreq();
366 tb_freq = kvmppc_get_tbfreq();
5de6b46d
AG
367
368 /* indicate KVM hypercall interface */
5a4348d1
PC
369 qemu_fdt_add_subnode(fdt, "/hypervisor");
370 qemu_fdt_setprop_string(fdt, "/hypervisor", "compatible",
371 "linux,kvm");
5de6b46d 372 kvmppc_get_hypercall(env, hypercall, sizeof(hypercall));
5a4348d1
PC
373 qemu_fdt_setprop(fdt, "/hypervisor", "hcall-instructions",
374 hypercall, sizeof(hypercall));
1a61a9ae
SY
375 /* if KVM supports the idle hcall, set property indicating this */
376 if (kvmppc_get_hasidle(env)) {
5a4348d1 377 qemu_fdt_setprop(fdt, "/hypervisor", "has-idle", NULL, 0);
1a61a9ae 378 }
1db09b84 379 }
3b989d49 380
625e665b 381 /* Create CPU nodes */
5a4348d1
PC
382 qemu_fdt_add_subnode(fdt, "/cpus");
383 qemu_fdt_setprop_cell(fdt, "/cpus", "#address-cells", 1);
384 qemu_fdt_setprop_cell(fdt, "/cpus", "#size-cells", 0);
625e665b 385
1e3debf0
AG
386 /* We need to generate the cpu nodes in reverse order, so Linux can pick
387 the first node as boot node and be happy */
388 for (i = smp_cpus - 1; i >= 0; i--) {
440c8152 389 CPUState *cpu;
2fb513d3 390 char *cpu_name;
03f04809 391 uint64_t cpu_release_addr = pmc->spin_base + (i * 0x20);
10f25a46 392
440c8152 393 cpu = qemu_get_cpu(i);
55e5c285 394 if (cpu == NULL) {
1e3debf0
AG
395 continue;
396 }
440c8152 397 env = cpu->env_ptr;
1e3debf0 398
2fb513d3 399 cpu_name = g_strdup_printf("/cpus/PowerPC,8544@%x", i);
5a4348d1
PC
400 qemu_fdt_add_subnode(fdt, cpu_name);
401 qemu_fdt_setprop_cell(fdt, cpu_name, "clock-frequency", clock_freq);
402 qemu_fdt_setprop_cell(fdt, cpu_name, "timebase-frequency", tb_freq);
403 qemu_fdt_setprop_string(fdt, cpu_name, "device_type", "cpu");
6d536570 404 qemu_fdt_setprop_cell(fdt, cpu_name, "reg", i);
5a4348d1
PC
405 qemu_fdt_setprop_cell(fdt, cpu_name, "d-cache-line-size",
406 env->dcache_line_size);
407 qemu_fdt_setprop_cell(fdt, cpu_name, "i-cache-line-size",
408 env->icache_line_size);
409 qemu_fdt_setprop_cell(fdt, cpu_name, "d-cache-size", 0x8000);
410 qemu_fdt_setprop_cell(fdt, cpu_name, "i-cache-size", 0x8000);
411 qemu_fdt_setprop_cell(fdt, cpu_name, "bus-frequency", 0);
55e5c285 412 if (cpu->cpu_index) {
5a4348d1
PC
413 qemu_fdt_setprop_string(fdt, cpu_name, "status", "disabled");
414 qemu_fdt_setprop_string(fdt, cpu_name, "enable-method",
415 "spin-table");
416 qemu_fdt_setprop_u64(fdt, cpu_name, "cpu-release-addr",
417 cpu_release_addr);
1e3debf0 418 } else {
5a4348d1 419 qemu_fdt_setprop_string(fdt, cpu_name, "status", "okay");
1e3debf0 420 }
2fb513d3 421 g_free(cpu_name);
1db09b84
AJ
422 }
423
5a4348d1 424 qemu_fdt_add_subnode(fdt, "/aliases");
5da96624 425 /* XXX These should go into their respective devices' code */
2fb513d3 426 soc = g_strdup_printf("/soc@%"PRIx64, pmc->ccsrbar_base);
5a4348d1
PC
427 qemu_fdt_add_subnode(fdt, soc);
428 qemu_fdt_setprop_string(fdt, soc, "device_type", "soc");
429 qemu_fdt_setprop(fdt, soc, "compatible", compatible_sb,
430 sizeof(compatible_sb));
431 qemu_fdt_setprop_cell(fdt, soc, "#address-cells", 1);
432 qemu_fdt_setprop_cell(fdt, soc, "#size-cells", 1);
433 qemu_fdt_setprop_cells(fdt, soc, "ranges", 0x0,
03f04809 434 pmc->ccsrbar_base >> 32, pmc->ccsrbar_base,
5a4348d1 435 MPC8544_CCSRBAR_SIZE);
5da96624 436 /* XXX should contain a reasonable value */
5a4348d1 437 qemu_fdt_setprop_cell(fdt, soc, "bus-frequency", 0);
5da96624 438
2fb513d3 439 mpic = g_strdup_printf("%s/pic@%llx", soc, MPC8544_MPIC_REGS_OFFSET);
5a4348d1
PC
440 qemu_fdt_add_subnode(fdt, mpic);
441 qemu_fdt_setprop_string(fdt, mpic, "device_type", "open-pic");
442 qemu_fdt_setprop_string(fdt, mpic, "compatible", "fsl,mpic");
443 qemu_fdt_setprop_cells(fdt, mpic, "reg", MPC8544_MPIC_REGS_OFFSET,
444 0x40000);
445 qemu_fdt_setprop_cell(fdt, mpic, "#address-cells", 0);
446 qemu_fdt_setprop_cell(fdt, mpic, "#interrupt-cells", 2);
447 mpic_ph = qemu_fdt_alloc_phandle(fdt);
448 qemu_fdt_setprop_cell(fdt, mpic, "phandle", mpic_ph);
449 qemu_fdt_setprop_cell(fdt, mpic, "linux,phandle", mpic_ph);
450 qemu_fdt_setprop(fdt, mpic, "interrupt-controller", NULL, 0);
19ac9dea 451
0cfc6e8d
AG
452 /*
453 * We have to generate ser1 first, because Linux takes the first
454 * device it finds in the dt as serial output device. And we generate
455 * devices in reverse order to the dt.
456 */
9bca0edb 457 if (serial_hd(1)) {
79c0ff2c
AG
458 dt_serial_create(fdt, MPC8544_SERIAL1_REGS_OFFSET,
459 soc, mpic, "serial1", 1, false);
460 }
461
9bca0edb 462 if (serial_hd(0)) {
79c0ff2c
AG
463 dt_serial_create(fdt, MPC8544_SERIAL0_REGS_OFFSET,
464 soc, mpic, "serial0", 0, true);
465 }
0cfc6e8d 466
2fb513d3
GK
467 gutil = g_strdup_printf("%s/global-utilities@%llx", soc,
468 MPC8544_UTIL_OFFSET);
5a4348d1
PC
469 qemu_fdt_add_subnode(fdt, gutil);
470 qemu_fdt_setprop_string(fdt, gutil, "compatible", "fsl,mpc8544-guts");
471 qemu_fdt_setprop_cells(fdt, gutil, "reg", MPC8544_UTIL_OFFSET, 0x1000);
472 qemu_fdt_setprop(fdt, gutil, "fsl,has-rstcr", NULL, 0);
2fb513d3 473 g_free(gutil);
f5038483 474
2fb513d3 475 msi = g_strdup_printf("/%s/msi@%llx", soc, MPC8544_MSI_REGS_OFFSET);
5a4348d1
PC
476 qemu_fdt_add_subnode(fdt, msi);
477 qemu_fdt_setprop_string(fdt, msi, "compatible", "fsl,mpic-msi");
478 qemu_fdt_setprop_cells(fdt, msi, "reg", MPC8544_MSI_REGS_OFFSET, 0x200);
479 msi_ph = qemu_fdt_alloc_phandle(fdt);
480 qemu_fdt_setprop_cells(fdt, msi, "msi-available-ranges", 0x0, 0x100);
481 qemu_fdt_setprop_phandle(fdt, msi, "interrupt-parent", mpic);
482 qemu_fdt_setprop_cells(fdt, msi, "interrupts",
a911b7a9
AG
483 0xe0, 0x0,
484 0xe1, 0x0,
485 0xe2, 0x0,
486 0xe3, 0x0,
487 0xe4, 0x0,
488 0xe5, 0x0,
489 0xe6, 0x0,
490 0xe7, 0x0);
5a4348d1
PC
491 qemu_fdt_setprop_cell(fdt, msi, "phandle", msi_ph);
492 qemu_fdt_setprop_cell(fdt, msi, "linux,phandle", msi_ph);
2fb513d3 493 g_free(msi);
a911b7a9 494
2fb513d3
GK
495 pci = g_strdup_printf("/pci@%llx",
496 pmc->ccsrbar_base + MPC8544_PCI_REGS_OFFSET);
5a4348d1
PC
497 qemu_fdt_add_subnode(fdt, pci);
498 qemu_fdt_setprop_cell(fdt, pci, "cell-index", 0);
499 qemu_fdt_setprop_string(fdt, pci, "compatible", "fsl,mpc8540-pci");
500 qemu_fdt_setprop_string(fdt, pci, "device_type", "pci");
501 qemu_fdt_setprop_cells(fdt, pci, "interrupt-map-mask", 0xf800, 0x0,
502 0x0, 0x7);
503 pci_map = pci_map_create(fdt, qemu_fdt_get_phandle(fdt, mpic),
03f04809 504 pmc->pci_first_slot, pmc->pci_nr_slots,
492ec48d 505 &len);
5a4348d1
PC
506 qemu_fdt_setprop(fdt, pci, "interrupt-map", pci_map, len);
507 qemu_fdt_setprop_phandle(fdt, pci, "interrupt-parent", mpic);
508 qemu_fdt_setprop_cells(fdt, pci, "interrupts", 24, 2);
509 qemu_fdt_setprop_cells(fdt, pci, "bus-range", 0, 255);
3627757e 510 for (i = 0; i < 14; i++) {
0dbc0798
AG
511 pci_ranges[i] = cpu_to_be32(pci_ranges[i]);
512 }
5a4348d1
PC
513 qemu_fdt_setprop_cell(fdt, pci, "fsl,msi", msi_ph);
514 qemu_fdt_setprop(fdt, pci, "ranges", pci_ranges, sizeof(pci_ranges));
2eaaac1f 515 qemu_fdt_setprop_cells(fdt, pci, "reg",
03f04809
IM
516 (pmc->ccsrbar_base + MPC8544_PCI_REGS_OFFSET) >> 32,
517 (pmc->ccsrbar_base + MPC8544_PCI_REGS_OFFSET),
2eaaac1f 518 0, 0x1000);
5a4348d1
PC
519 qemu_fdt_setprop_cell(fdt, pci, "clock-frequency", 66666666);
520 qemu_fdt_setprop_cell(fdt, pci, "#interrupt-cells", 1);
521 qemu_fdt_setprop_cell(fdt, pci, "#size-cells", 2);
522 qemu_fdt_setprop_cell(fdt, pci, "#address-cells", 3);
523 qemu_fdt_setprop_string(fdt, "/aliases", "pci0", pci);
2fb513d3 524 g_free(pci);
0dbc0798 525
03f04809 526 if (pmc->has_mpc8xxx_gpio) {
b88e77f4
AG
527 create_dt_mpc8xxx_gpio(fdt, soc, mpic);
528 }
2fb513d3 529 g_free(soc);
b88e77f4 530
a3fc8396
IM
531 if (pms->pbus_dev) {
532 platform_bus_create_devtree(pms, fdt, mpic);
f7087343 533 }
2fb513d3 534 g_free(mpic);
f7087343 535
03f04809 536 pmc->fixup_devtree(fdt);
e6eaabeb
SW
537
538 if (toplevel_compat) {
5a4348d1
PC
539 qemu_fdt_setprop(fdt, "/", "compatible", toplevel_compat,
540 strlen(toplevel_compat) + 1);
e6eaabeb
SW
541 }
542
d1b93565 543done:
28290f37 544 if (!dry_run) {
5a4348d1 545 qemu_fdt_dumpdtb(fdt, fdt_size);
28290f37 546 cpu_physical_memory_write(addr, fdt, fdt_size);
cba2026a 547 }
cba2026a 548 ret = fdt_size;
7ec632b4 549
1db09b84 550out:
347dd79d 551 g_free(pci_map);
1db09b84 552
04088adb 553 return ret;
1db09b84
AJ
554}
555
28290f37 556typedef struct DeviceTreeParams {
03f04809 557 PPCE500MachineState *machine;
28290f37
AG
558 hwaddr addr;
559 hwaddr initrd_base;
560 hwaddr initrd_size;
903585de
AG
561 hwaddr kernel_base;
562 hwaddr kernel_size;
f7087343 563 Notifier notifier;
28290f37
AG
564} DeviceTreeParams;
565
566static void ppce500_reset_device_tree(void *opaque)
567{
568 DeviceTreeParams *p = opaque;
03f04809 569 ppce500_load_device_tree(p->machine, p->addr, p->initrd_base,
903585de
AG
570 p->initrd_size, p->kernel_base, p->kernel_size,
571 false);
28290f37
AG
572}
573
f7087343
AG
574static void ppce500_init_notify(Notifier *notifier, void *data)
575{
576 DeviceTreeParams *p = container_of(notifier, DeviceTreeParams, notifier);
577 ppce500_reset_device_tree(p);
578}
579
03f04809 580static int ppce500_prep_device_tree(PPCE500MachineState *machine,
28290f37
AG
581 hwaddr addr,
582 hwaddr initrd_base,
903585de
AG
583 hwaddr initrd_size,
584 hwaddr kernel_base,
585 hwaddr kernel_size)
28290f37
AG
586{
587 DeviceTreeParams *p = g_new(DeviceTreeParams, 1);
3ef96221 588 p->machine = machine;
28290f37
AG
589 p->addr = addr;
590 p->initrd_base = initrd_base;
591 p->initrd_size = initrd_size;
903585de
AG
592 p->kernel_base = kernel_base;
593 p->kernel_size = kernel_size;
28290f37
AG
594
595 qemu_register_reset(ppce500_reset_device_tree, p);
f7087343
AG
596 p->notifier.notify = ppce500_init_notify;
597 qemu_add_machine_init_done_notifier(&p->notifier);
28290f37
AG
598
599 /* Issue the device tree loader once, so that we get the size of the blob */
03f04809
IM
600 return ppce500_load_device_tree(machine, addr, initrd_base, initrd_size,
601 kernel_base, kernel_size, true);
28290f37
AG
602}
603
cba2026a 604/* Create -kernel TLB entries for BookE. */
a36848ff 605hwaddr booke206_page_size_to_tlb(uint64_t size)
d1e256fe 606{
ab3dd749 607 return 63 - clz64(size / KiB);
d1e256fe
AG
608}
609
cefd3cdb 610static int booke206_initial_map_tsize(CPUPPCState *env)
3b989d49 611{
cba2026a 612 struct boot_info *bi = env->load_info;
cefd3cdb 613 hwaddr dt_end;
cba2026a
AG
614 int ps;
615
616 /* Our initial TLB entry needs to cover everything from 0 to
617 the device tree top */
618 dt_end = bi->dt_base + bi->dt_size;
619 ps = booke206_page_size_to_tlb(dt_end) + 1;
fb37c302
AG
620 if (ps & 1) {
621 /* e500v2 can only do even TLB size bits */
622 ps++;
623 }
cefd3cdb
BB
624 return ps;
625}
626
627static uint64_t mmubooke_initial_mapsize(CPUPPCState *env)
628{
629 int tsize;
630
631 tsize = booke206_initial_map_tsize(env);
632 return (1ULL << 10 << tsize);
633}
634
635static void mmubooke_create_initial_mapping(CPUPPCState *env)
636{
637 ppcmas_tlb_t *tlb = booke206_get_tlbm(env, 1, 0, 0);
638 hwaddr size;
639 int ps;
640
641 ps = booke206_initial_map_tsize(env);
cba2026a 642 size = (ps << MAS1_TSIZE_SHIFT);
d1e256fe 643 tlb->mas1 = MAS1_VALID | size;
cba2026a
AG
644 tlb->mas2 = 0;
645 tlb->mas7_3 = 0;
d1e256fe 646 tlb->mas7_3 |= MAS3_UR | MAS3_UW | MAS3_UX | MAS3_SR | MAS3_SW | MAS3_SX;
93dd5e85
SW
647
648 env->tlb_dirty = true;
3b989d49
AG
649}
650
b3305981 651static void ppce500_cpu_reset_sec(void *opaque)
5c145dac 652{
38f92da6 653 PowerPCCPU *cpu = opaque;
259186a7 654 CPUState *cs = CPU(cpu);
5c145dac 655
259186a7 656 cpu_reset(cs);
5c145dac
AG
657
658 /* Secondary CPU starts in halted state for now. Needs to change when
659 implementing non-kernel boot. */
259186a7 660 cs->halted = 1;
27103424 661 cs->exception_index = EXCP_HLT;
3b989d49
AG
662}
663
b3305981 664static void ppce500_cpu_reset(void *opaque)
3b989d49 665{
38f92da6 666 PowerPCCPU *cpu = opaque;
259186a7 667 CPUState *cs = CPU(cpu);
38f92da6 668 CPUPPCState *env = &cpu->env;
3b989d49
AG
669 struct boot_info *bi = env->load_info;
670
259186a7 671 cpu_reset(cs);
3b989d49
AG
672
673 /* Set initial guest state. */
259186a7 674 cs->halted = 0;
ab3dd749 675 env->gpr[1] = (16 * MiB) - 8;
3b989d49 676 env->gpr[3] = bi->dt_base;
cefd3cdb
BB
677 env->gpr[4] = 0;
678 env->gpr[5] = 0;
679 env->gpr[6] = EPAPR_MAGIC;
680 env->gpr[7] = mmubooke_initial_mapsize(env);
681 env->gpr[8] = 0;
682 env->gpr[9] = 0;
3b989d49 683 env->nip = bi->entry;
cba2026a 684 mmubooke_create_initial_mapping(env);
3b989d49
AG
685}
686
03f04809 687static DeviceState *ppce500_init_mpic_qemu(PPCE500MachineState *pms,
d85937e6 688 qemu_irq **irqs)
82fc73b6 689{
82fc73b6
SW
690 DeviceState *dev;
691 SysBusDevice *s;
692 int i, j, k;
03f04809
IM
693 MachineState *machine = MACHINE(pms);
694 const PPCE500MachineClass *pmc = PPCE500_MACHINE_GET_CLASS(pms);
82fc73b6 695
e1766344 696 dev = qdev_create(NULL, TYPE_OPENPIC);
03f04809 697 object_property_add_child(OBJECT(machine), "pic", OBJECT(dev),
e75ce32a 698 &error_fatal);
03f04809 699 qdev_prop_set_uint32(dev, "model", pmc->mpic_version);
d85937e6
SW
700 qdev_prop_set_uint32(dev, "nb_cpus", smp_cpus);
701
82fc73b6
SW
702 qdev_init_nofail(dev);
703 s = SYS_BUS_DEVICE(dev);
704
705 k = 0;
706 for (i = 0; i < smp_cpus; i++) {
707 for (j = 0; j < OPENPIC_OUTPUT_NB; j++) {
708 sysbus_connect_irq(s, k++, irqs[i][j]);
709 }
710 }
711
d85937e6
SW
712 return dev;
713}
714
03f04809 715static DeviceState *ppce500_init_mpic_kvm(const PPCE500MachineClass *pmc,
fe656ebd 716 qemu_irq **irqs, Error **errp)
d85937e6 717{
fe656ebd 718 Error *err = NULL;
d85937e6 719 DeviceState *dev;
d85937e6 720 CPUState *cs;
d85937e6 721
dd49c038 722 dev = qdev_create(NULL, TYPE_KVM_OPENPIC);
03f04809 723 qdev_prop_set_uint32(dev, "model", pmc->mpic_version);
d85937e6 724
fe656ebd
MA
725 object_property_set_bool(OBJECT(dev), true, "realized", &err);
726 if (err) {
727 error_propagate(errp, err);
728 object_unparent(OBJECT(dev));
d85937e6
SW
729 return NULL;
730 }
731
bdc44640 732 CPU_FOREACH(cs) {
d85937e6
SW
733 if (kvm_openpic_connect_vcpu(dev, cs)) {
734 fprintf(stderr, "%s: failed to connect vcpu to irqchip\n",
735 __func__);
736 abort();
737 }
738 }
739
740 return dev;
741}
742
03f04809 743static DeviceState *ppce500_init_mpic(PPCE500MachineState *pms,
c91c187f
MD
744 MemoryRegion *ccsr,
745 qemu_irq **irqs)
d85937e6 746{
03f04809
IM
747 MachineState *machine = MACHINE(pms);
748 const PPCE500MachineClass *pmc = PPCE500_MACHINE_GET_CLASS(pms);
d85937e6
SW
749 DeviceState *dev = NULL;
750 SysBusDevice *s;
d85937e6
SW
751
752 if (kvm_enabled()) {
fe656ebd 753 Error *err = NULL;
d85937e6 754
446f16a6 755 if (machine_kernel_irqchip_allowed(machine)) {
03f04809 756 dev = ppce500_init_mpic_kvm(pmc, irqs, &err);
d85937e6 757 }
446f16a6 758 if (machine_kernel_irqchip_required(machine) && !dev) {
c29b77f9
MA
759 error_reportf_err(err,
760 "kernel_irqchip requested but unavailable: ");
fe656ebd 761 exit(1);
d85937e6
SW
762 }
763 }
764
765 if (!dev) {
03f04809 766 dev = ppce500_init_mpic_qemu(pms, irqs);
d85937e6
SW
767 }
768
d85937e6 769 s = SYS_BUS_DEVICE(dev);
82fc73b6
SW
770 memory_region_add_subregion(ccsr, MPC8544_MPIC_REGS_OFFSET,
771 s->mmio[0].memory);
772
c91c187f 773 return dev;
82fc73b6
SW
774}
775
016f7758
AG
776static void ppce500_power_off(void *opaque, int line, int on)
777{
778 if (on) {
cf83f140 779 qemu_system_shutdown_request(SHUTDOWN_CAUSE_GUEST_SHUTDOWN);
016f7758
AG
780 }
781}
782
03f04809 783void ppce500_init(MachineState *machine)
1db09b84 784{
39186d8a 785 MemoryRegion *address_space_mem = get_system_memory();
2646c133 786 MemoryRegion *ram = g_new(MemoryRegion, 1);
03f04809
IM
787 PPCE500MachineState *pms = PPCE500_MACHINE(machine);
788 const PPCE500MachineClass *pmc = PPCE500_MACHINE_GET_CLASS(machine);
1db09b84 789 PCIBus *pci_bus;
e2684c0b 790 CPUPPCState *env = NULL;
3812c71f
AG
791 uint64_t loadaddr;
792 hwaddr kernel_base = -1LL;
793 int kernel_size = 0;
794 hwaddr dt_base = 0;
795 hwaddr initrd_base = 0;
796 int initrd_size = 0;
797 hwaddr cur_base = 0;
798 char *filename;
8d622594
DE
799 const char *payload_name;
800 bool kernel_as_payload;
3812c71f 801 hwaddr bios_entry = 0;
8d622594 802 target_long payload_size;
3812c71f
AG
803 struct boot_info *boot_info;
804 int dt_size;
82fc73b6 805 int i;
d575a6ce
BB
806 /* irq num for pin INTA, INTB, INTC and INTD is 1, 2, 3 and
807 * 4 respectively */
808 unsigned int pci_irq_nrs[PCI_NUM_PINS] = {1, 2, 3, 4};
c91c187f
MD
809 qemu_irq **irqs;
810 DeviceState *dev, *mpicdev;
e2684c0b 811 CPUPPCState *firstenv = NULL;
3eddc1be 812 MemoryRegion *ccsr_addr_space;
dffb1dc2 813 SysBusDevice *s;
3eddc1be 814 PPCE500CCSRState *ccsr;
1db09b84 815
a915249f
AG
816 irqs = g_malloc0(smp_cpus * sizeof(qemu_irq *));
817 irqs[0] = g_malloc0(smp_cpus * sizeof(qemu_irq) * OPENPIC_OUTPUT_NB);
e61c36d5 818 for (i = 0; i < smp_cpus; i++) {
397b457d 819 PowerPCCPU *cpu;
55e5c285 820 CPUState *cs;
e61c36d5 821 qemu_irq *input;
397b457d 822
59e816fd 823 cpu = POWERPC_CPU(cpu_create(machine->cpu_type));
397b457d 824 env = &cpu->env;
55e5c285 825 cs = CPU(cpu);
1db09b84 826
00469dc3 827 if (env->mmu_model != POWERPC_MMU_BOOKE206) {
6f76b817
AF
828 error_report("MMU model %i not supported by this machine",
829 env->mmu_model);
00469dc3
VP
830 exit(1);
831 }
832
e61c36d5
AG
833 if (!firstenv) {
834 firstenv = env;
835 }
1db09b84 836
a915249f
AG
837 irqs[i] = irqs[0] + (i * OPENPIC_OUTPUT_NB);
838 input = (qemu_irq *)env->irq_inputs;
839 irqs[i][OPENPIC_OUTPUT_INT] = input[PPCE500_INPUT_INT];
840 irqs[i][OPENPIC_OUTPUT_CINT] = input[PPCE500_INPUT_CINT];
6a450df9 841 env->spr_cb[SPR_BOOKE_PIR].default_value = cs->cpu_index = i;
03f04809 842 env->mpic_iack = pmc->ccsrbar_base + MPC8544_MPIC_REGS_OFFSET + 0xa0;
3b989d49 843
a34a92b9 844 ppc_booke_timers_init(cpu, 400000000, PPC_TIMER_E500);
e61c36d5
AG
845
846 /* Register reset handler */
5c145dac
AG
847 if (!i) {
848 /* Primary CPU */
849 struct boot_info *boot_info;
850 boot_info = g_malloc0(sizeof(struct boot_info));
b3305981 851 qemu_register_reset(ppce500_cpu_reset, cpu);
5c145dac
AG
852 env->load_info = boot_info;
853 } else {
854 /* Secondary CPUs */
b3305981 855 qemu_register_reset(ppce500_cpu_reset_sec, cpu);
5c145dac 856 }
e61c36d5 857 }
3b989d49 858
e61c36d5 859 env = firstenv;
3b989d49 860
1db09b84
AJ
861 /* Fixup Memory size on a alignment boundary */
862 ram_size &= ~(RAM_SIZES_ALIGN - 1);
3ef96221 863 machine->ram_size = ram_size;
1db09b84
AJ
864
865 /* Register Memory */
e938ba0c 866 memory_region_allocate_system_memory(ram, NULL, "mpc8544ds.ram", ram_size);
2646c133 867 memory_region_add_subregion(address_space_mem, 0, ram);
1db09b84 868
3eddc1be
BB
869 dev = qdev_create(NULL, "e500-ccsr");
870 object_property_add_child(qdev_get_machine(), "e500-ccsr",
871 OBJECT(dev), NULL);
872 qdev_init_nofail(dev);
873 ccsr = CCSR(dev);
874 ccsr_addr_space = &ccsr->ccsr_space;
03f04809 875 memory_region_add_subregion(address_space_mem, pmc->ccsrbar_base,
3eddc1be 876 ccsr_addr_space);
dffb1dc2 877
03f04809 878 mpicdev = ppce500_init_mpic(pms, ccsr_addr_space, irqs);
d0b72631 879
1db09b84 880 /* Serial */
9bca0edb 881 if (serial_hd(0)) {
3eddc1be 882 serial_mm_init(ccsr_addr_space, MPC8544_SERIAL0_REGS_OFFSET,
c91c187f 883 0, qdev_get_gpio_in(mpicdev, 42), 399193,
9bca0edb 884 serial_hd(0), DEVICE_BIG_ENDIAN);
2d48377a 885 }
1db09b84 886
9bca0edb 887 if (serial_hd(1)) {
3eddc1be 888 serial_mm_init(ccsr_addr_space, MPC8544_SERIAL1_REGS_OFFSET,
c91c187f 889 0, qdev_get_gpio_in(mpicdev, 42), 399193,
9bca0edb 890 serial_hd(1), DEVICE_BIG_ENDIAN);
2d48377a 891 }
1db09b84 892
b0fb8423 893 /* General Utility device */
dffb1dc2
BB
894 dev = qdev_create(NULL, "mpc8544-guts");
895 qdev_init_nofail(dev);
896 s = SYS_BUS_DEVICE(dev);
3eddc1be 897 memory_region_add_subregion(ccsr_addr_space, MPC8544_UTIL_OFFSET,
dffb1dc2 898 sysbus_mmio_get_region(s, 0));
b0fb8423 899
1db09b84 900 /* PCI */
dffb1dc2 901 dev = qdev_create(NULL, "e500-pcihost");
e75ce32a
MD
902 object_property_add_child(qdev_get_machine(), "pci-host", OBJECT(dev),
903 &error_abort);
03f04809 904 qdev_prop_set_uint32(dev, "first_slot", pmc->pci_first_slot);
3016dca0 905 qdev_prop_set_uint32(dev, "first_pin_irq", pci_irq_nrs[0]);
dffb1dc2
BB
906 qdev_init_nofail(dev);
907 s = SYS_BUS_DEVICE(dev);
d575a6ce 908 for (i = 0; i < PCI_NUM_PINS; i++) {
c91c187f 909 sysbus_connect_irq(s, i, qdev_get_gpio_in(mpicdev, pci_irq_nrs[i]));
d575a6ce
BB
910 }
911
3eddc1be 912 memory_region_add_subregion(ccsr_addr_space, MPC8544_PCI_REGS_OFFSET,
dffb1dc2
BB
913 sysbus_mmio_get_region(s, 0));
914
d461e3b9 915 pci_bus = (PCIBus *)qdev_get_child_bus(dev, "pci.0");
1db09b84
AJ
916 if (!pci_bus)
917 printf("couldn't create PCI controller!\n");
918
1db09b84 919 if (pci_bus) {
1db09b84
AJ
920 /* Register network interfaces. */
921 for (i = 0; i < nb_nics; i++) {
52310c3f 922 pci_nic_init_nofail(&nd_table[i], pci_bus, "virtio-net-pci", NULL);
1db09b84
AJ
923 }
924 }
925
5c145dac 926 /* Register spinning region */
03f04809 927 sysbus_create_simple("e500-spin", pmc->spin_base, NULL);
5c145dac 928
03f04809 929 if (pmc->has_mpc8xxx_gpio) {
016f7758
AG
930 qemu_irq poweroff_irq;
931
b88e77f4
AG
932 dev = qdev_create(NULL, "mpc8xxx_gpio");
933 s = SYS_BUS_DEVICE(dev);
934 qdev_init_nofail(dev);
c91c187f 935 sysbus_connect_irq(s, 0, qdev_get_gpio_in(mpicdev, MPC8XXX_GPIO_IRQ));
b88e77f4
AG
936 memory_region_add_subregion(ccsr_addr_space, MPC8XXX_GPIO_OFFSET,
937 sysbus_mmio_get_region(s, 0));
016f7758
AG
938
939 /* Power Off GPIO at Pin 0 */
940 poweroff_irq = qemu_allocate_irq(ppce500_power_off, NULL, 0);
941 qdev_connect_gpio_out(dev, 0, poweroff_irq);
b88e77f4
AG
942 }
943
f7087343 944 /* Platform Bus Device */
03f04809 945 if (pmc->has_platform_bus) {
f7087343
AG
946 dev = qdev_create(NULL, TYPE_PLATFORM_BUS_DEVICE);
947 dev->id = TYPE_PLATFORM_BUS_DEVICE;
03f04809
IM
948 qdev_prop_set_uint32(dev, "num_irqs", pmc->platform_bus_num_irqs);
949 qdev_prop_set_uint32(dev, "mmio_size", pmc->platform_bus_size);
f7087343 950 qdev_init_nofail(dev);
a3fc8396 951 pms->pbus_dev = PLATFORM_BUS_DEVICE(dev);
f7087343 952
a3fc8396 953 s = SYS_BUS_DEVICE(pms->pbus_dev);
03f04809
IM
954 for (i = 0; i < pmc->platform_bus_num_irqs; i++) {
955 int irqn = pmc->platform_bus_first_irq + i;
c91c187f 956 sysbus_connect_irq(s, i, qdev_get_gpio_in(mpicdev, irqn));
f7087343
AG
957 }
958
959 memory_region_add_subregion(address_space_mem,
03f04809 960 pmc->platform_bus_base,
f7087343
AG
961 sysbus_mmio_get_region(s, 0));
962 }
963
8d622594
DE
964 /*
965 * Smart firmware defaults ahead!
966 *
967 * We follow the following table to select which payload we execute.
968 *
969 * -kernel | -bios | payload
970 * ---------+-------+---------
971 * N | Y | u-boot
972 * N | N | u-boot
973 * Y | Y | u-boot
974 * Y | N | kernel
975 *
976 * This ensures backwards compatibility with how we used to expose
977 * -kernel to users but allows them to run through u-boot as well.
978 */
979 kernel_as_payload = false;
980 if (bios_name == NULL) {
981 if (machine->kernel_filename) {
982 payload_name = machine->kernel_filename;
983 kernel_as_payload = true;
984 } else {
985 payload_name = "u-boot.e500";
986 }
987 } else {
988 payload_name = bios_name;
989 }
990
991 filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, payload_name);
992
993 payload_size = load_elf(filename, NULL, NULL, &bios_entry, &loadaddr, NULL,
994 1, PPC_ELF_MACHINE, 0, 0);
995 if (payload_size < 0) {
996 /*
997 * Hrm. No ELF image? Try a uImage, maybe someone is giving us an
998 * ePAPR compliant kernel
999 */
1000 payload_size = load_uimage(filename, &bios_entry, &loadaddr, NULL,
1001 NULL, NULL);
1002 if (payload_size < 0) {
1003 error_report("qemu: could not load firmware '%s'", filename);
1004 exit(1);
1005 }
1006 }
1007
1008 g_free(filename);
1009
1010 if (kernel_as_payload) {
1011 kernel_base = loadaddr;
1012 kernel_size = payload_size;
1013 }
1014
1015 cur_base = loadaddr + payload_size;
ab3dd749 1016 if (cur_base < 32 * MiB) {
b4a5f24a 1017 /* u-boot occupies memory up to 32MB, so load blobs above */
ab3dd749 1018 cur_base = 32 * MiB;
b4a5f24a 1019 }
8d622594
DE
1020
1021 /* Load bare kernel only if no bios/u-boot has been provided */
1022 if (machine->kernel_filename && !kernel_as_payload) {
3812c71f
AG
1023 kernel_base = cur_base;
1024 kernel_size = load_image_targphys(machine->kernel_filename,
1025 cur_base,
1026 ram_size - cur_base);
1db09b84 1027 if (kernel_size < 0) {
6f76b817
AF
1028 error_report("could not load kernel '%s'",
1029 machine->kernel_filename);
1db09b84
AJ
1030 exit(1);
1031 }
528e536e 1032
3812c71f 1033 cur_base += kernel_size;
1db09b84
AJ
1034 }
1035
1036 /* Load initrd. */
3ef96221 1037 if (machine->initrd_filename) {
528e536e 1038 initrd_base = (cur_base + INITRD_LOAD_PAD) & ~INITRD_PAD_MASK;
3ef96221 1039 initrd_size = load_image_targphys(machine->initrd_filename, initrd_base,
d7585251 1040 ram_size - initrd_base);
1db09b84
AJ
1041
1042 if (initrd_size < 0) {
6f76b817
AF
1043 error_report("could not load initial ram disk '%s'",
1044 machine->initrd_filename);
1db09b84
AJ
1045 exit(1);
1046 }
528e536e
AG
1047
1048 cur_base = initrd_base + initrd_size;
1db09b84
AJ
1049 }
1050
3812c71f 1051 /*
8d622594
DE
1052 * Reserve space for dtb behind the kernel image because Linux has a bug
1053 * where it can only handle the dtb if it's within the first 64MB of where
1054 * <kernel> starts. dtb cannot not reach initrd_base because INITRD_LOAD_PAD
1055 * ensures enough space between kernel and initrd.
3812c71f 1056 */
8d622594
DE
1057 dt_base = (loadaddr + payload_size + DTC_LOAD_PAD) & ~DTC_PAD_MASK;
1058 if (dt_base + DTB_MAX_SIZE > ram_size) {
1059 error_report("qemu: not enough memory for device tree");
1db09b84 1060 exit(1);
3812c71f 1061 }
1db09b84 1062
03f04809 1063 dt_size = ppce500_prep_device_tree(pms, dt_base,
3812c71f
AG
1064 initrd_base, initrd_size,
1065 kernel_base, kernel_size);
1066 if (dt_size < 0) {
6f76b817 1067 error_report("couldn't load device tree");
3812c71f 1068 exit(1);
1db09b84 1069 }
3812c71f
AG
1070 assert(dt_size < DTB_MAX_SIZE);
1071
1072 boot_info = env->load_info;
1073 boot_info->entry = bios_entry;
1074 boot_info->dt_base = dt_base;
1075 boot_info->dt_size = dt_size;
1db09b84 1076}
3eddc1be 1077
d0c2b0d0 1078static void e500_ccsr_initfn(Object *obj)
3eddc1be 1079{
d0c2b0d0
XZ
1080 PPCE500CCSRState *ccsr = CCSR(obj);
1081 memory_region_init(&ccsr->ccsr_space, obj, "e500-ccsr",
3eddc1be 1082 MPC8544_CCSRBAR_SIZE);
3eddc1be
BB
1083}
1084
1085static const TypeInfo e500_ccsr_info = {
1086 .name = TYPE_CCSR,
1087 .parent = TYPE_SYS_BUS_DEVICE,
1088 .instance_size = sizeof(PPCE500CCSRState),
d0c2b0d0 1089 .instance_init = e500_ccsr_initfn,
3eddc1be
BB
1090};
1091
03f04809
IM
1092static const TypeInfo ppce500_info = {
1093 .name = TYPE_PPCE500_MACHINE,
1094 .parent = TYPE_MACHINE,
1095 .abstract = true,
a3fc8396 1096 .instance_size = sizeof(PPCE500MachineState),
03f04809
IM
1097 .class_size = sizeof(PPCE500MachineClass),
1098};
1099
3eddc1be
BB
1100static void e500_register_types(void)
1101{
1102 type_register_static(&e500_ccsr_info);
03f04809 1103 type_register_static(&ppce500_info);
3eddc1be
BB
1104}
1105
1106type_init(e500_register_types)