]> git.proxmox.com Git - mirror_qemu.git/blame - hw/ppc/e500.c
hw/ppc: Replace global smp variables with machine smp properties
[mirror_qemu.git] / hw / ppc / e500.c
CommitLineData
1db09b84 1/*
b3305981 2 * QEMU PowerPC e500-based platforms
1db09b84
AJ
3 *
4 * Copyright (C) 2009 Freescale Semiconductor, Inc. All rights reserved.
5 *
6 * Author: Yu Liu, <yu.liu@freescale.com>
7 *
8 * This file is derived from hw/ppc440_bamboo.c,
9 * the copyright for that material belongs to the original owners.
10 *
11 * This is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or
14 * (at your option) any later version.
15 */
16
0d75590d 17#include "qemu/osdep.h"
a8d25326 18#include "qemu-common.h"
ab3dd749 19#include "qemu/units.h"
da34e65c 20#include "qapi/error.h"
e6eaabeb 21#include "e500.h"
3eddc1be 22#include "e500-ccsr.h"
1422e32d 23#include "net/net.h"
1de7afc9 24#include "qemu/config-file.h"
4a18e7c9 25#include "hw/hw.h"
0d09e41a 26#include "hw/char/serial.h"
a2cb15b0 27#include "hw/pci/pci.h"
4a18e7c9 28#include "hw/boards.h"
9c17d615
PB
29#include "sysemu/sysemu.h"
30#include "sysemu/kvm.h"
1db09b84 31#include "kvm_ppc.h"
9c17d615 32#include "sysemu/device_tree.h"
0d09e41a 33#include "hw/ppc/openpic.h"
8d085cf0 34#include "hw/ppc/openpic_kvm.h"
0d09e41a 35#include "hw/ppc/ppc.h"
4a18e7c9 36#include "hw/loader.h"
ca20cf32 37#include "elf.h"
4a18e7c9 38#include "hw/sysbus.h"
022c62cb 39#include "exec/address-spaces.h"
1de7afc9 40#include "qemu/host-utils.h"
922a01a0 41#include "qemu/option.h"
0d09e41a 42#include "hw/pci-host/ppce500.h"
f7087343
AG
43#include "qemu/error-report.h"
44#include "hw/platform-bus.h"
fdfb7f2c 45#include "hw/net/fsl_etsec/etsec.h"
7abb479c 46#include "hw/i2c/i2c.h"
1db09b84 47
cefd3cdb 48#define EPAPR_MAGIC (0x45504150)
1db09b84 49#define BINARY_DEVICE_TREE_FILE "mpc8544ds.dtb"
9dd5eba1 50#define DTC_LOAD_PAD 0x1800000
75bb6589 51#define DTC_PAD_MASK 0xFFFFF
ab3dd749 52#define DTB_MAX_SIZE (8 * MiB)
75bb6589
LY
53#define INITRD_LOAD_PAD 0x2000000
54#define INITRD_PAD_MASK 0xFFFFFF
1db09b84 55
ab3dd749 56#define RAM_SIZES_ALIGN (64 * MiB)
1db09b84 57
b3305981 58/* TODO: parameterize */
ed2bc496 59#define MPC8544_CCSRBAR_SIZE 0x00100000ULL
dffb1dc2 60#define MPC8544_MPIC_REGS_OFFSET 0x40000ULL
a911b7a9 61#define MPC8544_MSI_REGS_OFFSET 0x41600ULL
dffb1dc2
BB
62#define MPC8544_SERIAL0_REGS_OFFSET 0x4500ULL
63#define MPC8544_SERIAL1_REGS_OFFSET 0x4600ULL
64#define MPC8544_PCI_REGS_OFFSET 0x8000ULL
ed2bc496 65#define MPC8544_PCI_REGS_SIZE 0x1000ULL
dffb1dc2 66#define MPC8544_UTIL_OFFSET 0xe0000ULL
b88e77f4 67#define MPC8XXX_GPIO_OFFSET 0x000FF000ULL
7abb479c 68#define MPC8544_I2C_REGS_OFFSET 0x3000ULL
82e345f5 69#define MPC8XXX_GPIO_IRQ 47
7abb479c
AR
70#define MPC8544_I2C_IRQ 43
71#define RTC_REGS_OFFSET 0x68
1db09b84 72
3b989d49
AG
73struct boot_info
74{
75 uint32_t dt_base;
cba2026a 76 uint32_t dt_size;
3b989d49
AG
77 uint32_t entry;
78};
79
347dd79d
AG
80static uint32_t *pci_map_create(void *fdt, uint32_t mpic, int first_slot,
81 int nr_slots, int *len)
0dbc0798 82{
347dd79d
AG
83 int i = 0;
84 int slot;
85 int pci_irq;
9e2c1298 86 int host_irq;
347dd79d
AG
87 int last_slot = first_slot + nr_slots;
88 uint32_t *pci_map;
89
90 *len = nr_slots * 4 * 7 * sizeof(uint32_t);
91 pci_map = g_malloc(*len);
92
93 for (slot = first_slot; slot < last_slot; slot++) {
94 for (pci_irq = 0; pci_irq < 4; pci_irq++) {
95 pci_map[i++] = cpu_to_be32(slot << 11);
96 pci_map[i++] = cpu_to_be32(0x0);
97 pci_map[i++] = cpu_to_be32(0x0);
98 pci_map[i++] = cpu_to_be32(pci_irq + 1);
99 pci_map[i++] = cpu_to_be32(mpic);
9e2c1298
AG
100 host_irq = ppce500_pci_map_irq_slot(slot, pci_irq);
101 pci_map[i++] = cpu_to_be32(host_irq + 1);
347dd79d
AG
102 pci_map[i++] = cpu_to_be32(0x1);
103 }
0dbc0798 104 }
347dd79d
AG
105
106 assert((i * sizeof(uint32_t)) == *len);
107
108 return pci_map;
0dbc0798
AG
109}
110
a053a7ce
AG
111static void dt_serial_create(void *fdt, unsigned long long offset,
112 const char *soc, const char *mpic,
113 const char *alias, int idx, bool defcon)
114{
2fb513d3 115 char *ser;
a053a7ce 116
2fb513d3 117 ser = g_strdup_printf("%s/serial@%llx", soc, offset);
5a4348d1
PC
118 qemu_fdt_add_subnode(fdt, ser);
119 qemu_fdt_setprop_string(fdt, ser, "device_type", "serial");
120 qemu_fdt_setprop_string(fdt, ser, "compatible", "ns16550");
121 qemu_fdt_setprop_cells(fdt, ser, "reg", offset, 0x100);
122 qemu_fdt_setprop_cell(fdt, ser, "cell-index", idx);
123 qemu_fdt_setprop_cell(fdt, ser, "clock-frequency", 0);
124 qemu_fdt_setprop_cells(fdt, ser, "interrupts", 42, 2);
125 qemu_fdt_setprop_phandle(fdt, ser, "interrupt-parent", mpic);
126 qemu_fdt_setprop_string(fdt, "/aliases", alias, ser);
a053a7ce
AG
127
128 if (defcon) {
90ee4e01
ND
129 /*
130 * "linux,stdout-path" and "stdout" properties are deprecated by linux
131 * kernel. New platforms should only use the "stdout-path" property. Set
132 * the new property and continue using older property to remain
133 * compatible with the existing firmware.
134 */
5a4348d1 135 qemu_fdt_setprop_string(fdt, "/chosen", "linux,stdout-path", ser);
90ee4e01 136 qemu_fdt_setprop_string(fdt, "/chosen", "stdout-path", ser);
a053a7ce 137 }
2fb513d3 138 g_free(ser);
a053a7ce
AG
139}
140
b88e77f4
AG
141static void create_dt_mpc8xxx_gpio(void *fdt, const char *soc, const char *mpic)
142{
143 hwaddr mmio0 = MPC8XXX_GPIO_OFFSET;
144 int irq0 = MPC8XXX_GPIO_IRQ;
145 gchar *node = g_strdup_printf("%s/gpio@%"PRIx64, soc, mmio0);
016f7758
AG
146 gchar *poweroff = g_strdup_printf("%s/power-off", soc);
147 int gpio_ph;
b88e77f4
AG
148
149 qemu_fdt_add_subnode(fdt, node);
150 qemu_fdt_setprop_string(fdt, node, "compatible", "fsl,qoriq-gpio");
151 qemu_fdt_setprop_cells(fdt, node, "reg", mmio0, 0x1000);
152 qemu_fdt_setprop_cells(fdt, node, "interrupts", irq0, 0x2);
153 qemu_fdt_setprop_phandle(fdt, node, "interrupt-parent", mpic);
154 qemu_fdt_setprop_cells(fdt, node, "#gpio-cells", 2);
155 qemu_fdt_setprop(fdt, node, "gpio-controller", NULL, 0);
016f7758
AG
156 gpio_ph = qemu_fdt_alloc_phandle(fdt);
157 qemu_fdt_setprop_cell(fdt, node, "phandle", gpio_ph);
158 qemu_fdt_setprop_cell(fdt, node, "linux,phandle", gpio_ph);
159
160 /* Power Off Pin */
161 qemu_fdt_add_subnode(fdt, poweroff);
162 qemu_fdt_setprop_string(fdt, poweroff, "compatible", "gpio-poweroff");
163 qemu_fdt_setprop_cells(fdt, poweroff, "gpios", gpio_ph, 0, 0);
b88e77f4
AG
164
165 g_free(node);
016f7758 166 g_free(poweroff);
b88e77f4
AG
167}
168
7abb479c
AR
169static void dt_rtc_create(void *fdt, const char *i2c, const char *alias)
170{
171 int offset = RTC_REGS_OFFSET;
172
173 gchar *rtc = g_strdup_printf("%s/rtc@%"PRIx32, i2c, offset);
174 qemu_fdt_add_subnode(fdt, rtc);
175 qemu_fdt_setprop_string(fdt, rtc, "compatible", "pericom,pt7c4338");
176 qemu_fdt_setprop_cells(fdt, rtc, "reg", offset);
177 qemu_fdt_setprop_string(fdt, "/aliases", alias, rtc);
178
179 g_free(rtc);
180}
181
182static void dt_i2c_create(void *fdt, const char *soc, const char *mpic,
183 const char *alias)
184{
185 hwaddr mmio0 = MPC8544_I2C_REGS_OFFSET;
186 int irq0 = MPC8544_I2C_IRQ;
187
188 gchar *i2c = g_strdup_printf("%s/i2c@%"PRIx64, soc, mmio0);
189 qemu_fdt_add_subnode(fdt, i2c);
190 qemu_fdt_setprop_string(fdt, i2c, "device_type", "i2c");
191 qemu_fdt_setprop_string(fdt, i2c, "compatible", "fsl-i2c");
192 qemu_fdt_setprop_cells(fdt, i2c, "reg", mmio0, 0x14);
193 qemu_fdt_setprop_cells(fdt, i2c, "cell-index", 0);
194 qemu_fdt_setprop_cells(fdt, i2c, "interrupts", irq0, 0x2);
195 qemu_fdt_setprop_phandle(fdt, i2c, "interrupt-parent", mpic);
196 qemu_fdt_setprop_string(fdt, "/aliases", alias, i2c);
197
198 g_free(i2c);
199}
200
201
f7087343
AG
202typedef struct PlatformDevtreeData {
203 void *fdt;
204 const char *mpic;
205 int irq_start;
206 const char *node;
207 PlatformBusDevice *pbus;
208} PlatformDevtreeData;
209
fdfb7f2c
AG
210static int create_devtree_etsec(SysBusDevice *sbdev, PlatformDevtreeData *data)
211{
212 eTSEC *etsec = ETSEC_COMMON(sbdev);
213 PlatformBusDevice *pbus = data->pbus;
214 hwaddr mmio0 = platform_bus_get_mmio_addr(pbus, sbdev, 0);
215 int irq0 = platform_bus_get_irqn(pbus, sbdev, 0);
216 int irq1 = platform_bus_get_irqn(pbus, sbdev, 1);
217 int irq2 = platform_bus_get_irqn(pbus, sbdev, 2);
218 gchar *node = g_strdup_printf("/platform/ethernet@%"PRIx64, mmio0);
219 gchar *group = g_strdup_printf("%s/queue-group", node);
220 void *fdt = data->fdt;
221
222 assert((int64_t)mmio0 >= 0);
223 assert(irq0 >= 0);
224 assert(irq1 >= 0);
225 assert(irq2 >= 0);
226
227 qemu_fdt_add_subnode(fdt, node);
228 qemu_fdt_setprop_string(fdt, node, "device_type", "network");
229 qemu_fdt_setprop_string(fdt, node, "compatible", "fsl,etsec2");
230 qemu_fdt_setprop_string(fdt, node, "model", "eTSEC");
231 qemu_fdt_setprop(fdt, node, "local-mac-address", etsec->conf.macaddr.a, 6);
232 qemu_fdt_setprop_cells(fdt, node, "fixed-link", 0, 1, 1000, 0, 0);
233
234 qemu_fdt_add_subnode(fdt, group);
235 qemu_fdt_setprop_cells(fdt, group, "reg", mmio0, 0x1000);
236 qemu_fdt_setprop_cells(fdt, group, "interrupts",
237 data->irq_start + irq0, 0x2,
238 data->irq_start + irq1, 0x2,
239 data->irq_start + irq2, 0x2);
240
241 g_free(node);
242 g_free(group);
243
244 return 0;
245}
246
4f01a637 247static void sysbus_device_create_devtree(SysBusDevice *sbdev, void *opaque)
f7087343
AG
248{
249 PlatformDevtreeData *data = opaque;
250 bool matched = false;
251
fdfb7f2c
AG
252 if (object_dynamic_cast(OBJECT(sbdev), TYPE_ETSEC_COMMON)) {
253 create_devtree_etsec(sbdev, data);
254 matched = true;
255 }
256
f7087343
AG
257 if (!matched) {
258 error_report("Device %s is not supported by this machine yet.",
259 qdev_fw_name(DEVICE(sbdev)));
260 exit(1);
261 }
f7087343
AG
262}
263
a3fc8396 264static void platform_bus_create_devtree(PPCE500MachineState *pms,
03f04809 265 void *fdt, const char *mpic)
f7087343 266{
a3fc8396 267 const PPCE500MachineClass *pmc = PPCE500_MACHINE_GET_CLASS(pms);
03f04809 268 gchar *node = g_strdup_printf("/platform@%"PRIx64, pmc->platform_bus_base);
f7087343 269 const char platcomp[] = "qemu,platform\0simple-bus";
03f04809
IM
270 uint64_t addr = pmc->platform_bus_base;
271 uint64_t size = pmc->platform_bus_size;
272 int irq_start = pmc->platform_bus_first_irq;
f7087343
AG
273
274 /* Create a /platform node that we can put all devices into */
275
276 qemu_fdt_add_subnode(fdt, node);
277 qemu_fdt_setprop(fdt, node, "compatible", platcomp, sizeof(platcomp));
278
279 /* Our platform bus region is less than 32bit big, so 1 cell is enough for
280 address and size */
281 qemu_fdt_setprop_cells(fdt, node, "#size-cells", 1);
282 qemu_fdt_setprop_cells(fdt, node, "#address-cells", 1);
283 qemu_fdt_setprop_cells(fdt, node, "ranges", 0, addr >> 32, addr, size);
284
285 qemu_fdt_setprop_phandle(fdt, node, "interrupt-parent", mpic);
286
a3fc8396
IM
287 /* Create dt nodes for dynamic devices */
288 PlatformDevtreeData data = {
289 .fdt = fdt,
290 .mpic = mpic,
291 .irq_start = irq_start,
292 .node = node,
293 .pbus = pms->pbus_dev,
294 };
f7087343 295
a3fc8396
IM
296 /* Loop through all dynamic sysbus devices and create nodes for them */
297 foreach_dynamic_sysbus_device(sysbus_device_create_devtree, &data);
f7087343
AG
298
299 g_free(node);
300}
301
03f04809 302static int ppce500_load_device_tree(PPCE500MachineState *pms,
a8170e5e
AK
303 hwaddr addr,
304 hwaddr initrd_base,
28290f37 305 hwaddr initrd_size,
903585de
AG
306 hwaddr kernel_base,
307 hwaddr kernel_size,
28290f37 308 bool dry_run)
1db09b84 309{
03f04809 310 MachineState *machine = MACHINE(pms);
fe6b6346 311 unsigned int smp_cpus = machine->smp.cpus;
03f04809 312 const PPCE500MachineClass *pmc = PPCE500_MACHINE_GET_CLASS(pms);
28290f37 313 CPUPPCState *env = first_cpu->env_ptr;
dbf916d8 314 int ret = -1;
3ef96221 315 uint64_t mem_reg_property[] = { 0, cpu_to_be64(machine->ram_size) };
7ec632b4 316 int fdt_size;
dbf916d8 317 void *fdt;
5de6b46d 318 uint8_t hypercall[16];
911d6e7a
AG
319 uint32_t clock_freq = 400000000;
320 uint32_t tb_freq = 400000000;
621d05e3 321 int i;
ebb9518a 322 char compatible_sb[] = "fsl,mpc8544-immr\0simple-bus";
2fb513d3
GK
323 char *soc;
324 char *mpic;
19ac9dea 325 uint32_t mpic_ph;
a911b7a9 326 uint32_t msi_ph;
2fb513d3
GK
327 char *gutil;
328 char *pci;
329 char *msi;
347dd79d
AG
330 uint32_t *pci_map = NULL;
331 int len;
3627757e
AG
332 uint32_t pci_ranges[14] =
333 {
03f04809
IM
334 0x2000000, 0x0, pmc->pci_mmio_bus_base,
335 pmc->pci_mmio_base >> 32, pmc->pci_mmio_base,
3627757e
AG
336 0x0, 0x20000000,
337
338 0x1000000, 0x0, 0x0,
03f04809 339 pmc->pci_pio_base >> 32, pmc->pci_pio_base,
3627757e
AG
340 0x0, 0x10000,
341 };
2ff3de68
MA
342 QemuOpts *machine_opts = qemu_get_machine_opts();
343 const char *dtb_file = qemu_opt_get(machine_opts, "dtb");
344 const char *toplevel_compat = qemu_opt_get(machine_opts, "dt_compatible");
d1b93565
AG
345
346 if (dtb_file) {
347 char *filename;
348 filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, dtb_file);
349 if (!filename) {
350 goto out;
351 }
352
353 fdt = load_device_tree(filename, &fdt_size);
2343dd11 354 g_free(filename);
d1b93565
AG
355 if (!fdt) {
356 goto out;
357 }
358 goto done;
359 }
1db09b84 360
2636fcb6 361 fdt = create_device_tree(&fdt_size);
5cea8590
PB
362 if (fdt == NULL) {
363 goto out;
364 }
1db09b84
AJ
365
366 /* Manipulate device tree in memory. */
5a4348d1
PC
367 qemu_fdt_setprop_cell(fdt, "/", "#address-cells", 2);
368 qemu_fdt_setprop_cell(fdt, "/", "#size-cells", 2);
51b852b7 369
5a4348d1
PC
370 qemu_fdt_add_subnode(fdt, "/memory");
371 qemu_fdt_setprop_string(fdt, "/memory", "device_type", "memory");
372 qemu_fdt_setprop(fdt, "/memory", "reg", mem_reg_property,
373 sizeof(mem_reg_property));
1db09b84 374
5a4348d1 375 qemu_fdt_add_subnode(fdt, "/chosen");
3b989d49 376 if (initrd_size) {
5a4348d1
PC
377 ret = qemu_fdt_setprop_cell(fdt, "/chosen", "linux,initrd-start",
378 initrd_base);
3b989d49
AG
379 if (ret < 0) {
380 fprintf(stderr, "couldn't set /chosen/linux,initrd-start\n");
381 }
1db09b84 382
5a4348d1
PC
383 ret = qemu_fdt_setprop_cell(fdt, "/chosen", "linux,initrd-end",
384 (initrd_base + initrd_size));
3b989d49
AG
385 if (ret < 0) {
386 fprintf(stderr, "couldn't set /chosen/linux,initrd-end\n");
387 }
903585de
AG
388
389 }
390
391 if (kernel_base != -1ULL) {
392 qemu_fdt_setprop_cells(fdt, "/chosen", "qemu,boot-kernel",
393 kernel_base >> 32, kernel_base,
394 kernel_size >> 32, kernel_size);
3b989d49 395 }
1db09b84 396
5a4348d1 397 ret = qemu_fdt_setprop_string(fdt, "/chosen", "bootargs",
3ef96221 398 machine->kernel_cmdline);
1db09b84
AJ
399 if (ret < 0)
400 fprintf(stderr, "couldn't set /chosen/bootargs\n");
401
402 if (kvm_enabled()) {
911d6e7a
AG
403 /* Read out host's frequencies */
404 clock_freq = kvmppc_get_clockfreq();
405 tb_freq = kvmppc_get_tbfreq();
5de6b46d
AG
406
407 /* indicate KVM hypercall interface */
5a4348d1
PC
408 qemu_fdt_add_subnode(fdt, "/hypervisor");
409 qemu_fdt_setprop_string(fdt, "/hypervisor", "compatible",
410 "linux,kvm");
5de6b46d 411 kvmppc_get_hypercall(env, hypercall, sizeof(hypercall));
5a4348d1
PC
412 qemu_fdt_setprop(fdt, "/hypervisor", "hcall-instructions",
413 hypercall, sizeof(hypercall));
1a61a9ae
SY
414 /* if KVM supports the idle hcall, set property indicating this */
415 if (kvmppc_get_hasidle(env)) {
5a4348d1 416 qemu_fdt_setprop(fdt, "/hypervisor", "has-idle", NULL, 0);
1a61a9ae 417 }
1db09b84 418 }
3b989d49 419
625e665b 420 /* Create CPU nodes */
5a4348d1
PC
421 qemu_fdt_add_subnode(fdt, "/cpus");
422 qemu_fdt_setprop_cell(fdt, "/cpus", "#address-cells", 1);
423 qemu_fdt_setprop_cell(fdt, "/cpus", "#size-cells", 0);
625e665b 424
1e3debf0
AG
425 /* We need to generate the cpu nodes in reverse order, so Linux can pick
426 the first node as boot node and be happy */
427 for (i = smp_cpus - 1; i >= 0; i--) {
440c8152 428 CPUState *cpu;
2fb513d3 429 char *cpu_name;
03f04809 430 uint64_t cpu_release_addr = pmc->spin_base + (i * 0x20);
10f25a46 431
440c8152 432 cpu = qemu_get_cpu(i);
55e5c285 433 if (cpu == NULL) {
1e3debf0
AG
434 continue;
435 }
440c8152 436 env = cpu->env_ptr;
1e3debf0 437
2fb513d3 438 cpu_name = g_strdup_printf("/cpus/PowerPC,8544@%x", i);
5a4348d1
PC
439 qemu_fdt_add_subnode(fdt, cpu_name);
440 qemu_fdt_setprop_cell(fdt, cpu_name, "clock-frequency", clock_freq);
441 qemu_fdt_setprop_cell(fdt, cpu_name, "timebase-frequency", tb_freq);
442 qemu_fdt_setprop_string(fdt, cpu_name, "device_type", "cpu");
6d536570 443 qemu_fdt_setprop_cell(fdt, cpu_name, "reg", i);
5a4348d1
PC
444 qemu_fdt_setprop_cell(fdt, cpu_name, "d-cache-line-size",
445 env->dcache_line_size);
446 qemu_fdt_setprop_cell(fdt, cpu_name, "i-cache-line-size",
447 env->icache_line_size);
448 qemu_fdt_setprop_cell(fdt, cpu_name, "d-cache-size", 0x8000);
449 qemu_fdt_setprop_cell(fdt, cpu_name, "i-cache-size", 0x8000);
450 qemu_fdt_setprop_cell(fdt, cpu_name, "bus-frequency", 0);
55e5c285 451 if (cpu->cpu_index) {
5a4348d1
PC
452 qemu_fdt_setprop_string(fdt, cpu_name, "status", "disabled");
453 qemu_fdt_setprop_string(fdt, cpu_name, "enable-method",
454 "spin-table");
455 qemu_fdt_setprop_u64(fdt, cpu_name, "cpu-release-addr",
456 cpu_release_addr);
1e3debf0 457 } else {
5a4348d1 458 qemu_fdt_setprop_string(fdt, cpu_name, "status", "okay");
1e3debf0 459 }
2fb513d3 460 g_free(cpu_name);
1db09b84
AJ
461 }
462
5a4348d1 463 qemu_fdt_add_subnode(fdt, "/aliases");
5da96624 464 /* XXX These should go into their respective devices' code */
2fb513d3 465 soc = g_strdup_printf("/soc@%"PRIx64, pmc->ccsrbar_base);
5a4348d1
PC
466 qemu_fdt_add_subnode(fdt, soc);
467 qemu_fdt_setprop_string(fdt, soc, "device_type", "soc");
468 qemu_fdt_setprop(fdt, soc, "compatible", compatible_sb,
469 sizeof(compatible_sb));
470 qemu_fdt_setprop_cell(fdt, soc, "#address-cells", 1);
471 qemu_fdt_setprop_cell(fdt, soc, "#size-cells", 1);
472 qemu_fdt_setprop_cells(fdt, soc, "ranges", 0x0,
03f04809 473 pmc->ccsrbar_base >> 32, pmc->ccsrbar_base,
5a4348d1 474 MPC8544_CCSRBAR_SIZE);
5da96624 475 /* XXX should contain a reasonable value */
5a4348d1 476 qemu_fdt_setprop_cell(fdt, soc, "bus-frequency", 0);
5da96624 477
2fb513d3 478 mpic = g_strdup_printf("%s/pic@%llx", soc, MPC8544_MPIC_REGS_OFFSET);
5a4348d1
PC
479 qemu_fdt_add_subnode(fdt, mpic);
480 qemu_fdt_setprop_string(fdt, mpic, "device_type", "open-pic");
481 qemu_fdt_setprop_string(fdt, mpic, "compatible", "fsl,mpic");
482 qemu_fdt_setprop_cells(fdt, mpic, "reg", MPC8544_MPIC_REGS_OFFSET,
483 0x40000);
484 qemu_fdt_setprop_cell(fdt, mpic, "#address-cells", 0);
485 qemu_fdt_setprop_cell(fdt, mpic, "#interrupt-cells", 2);
486 mpic_ph = qemu_fdt_alloc_phandle(fdt);
487 qemu_fdt_setprop_cell(fdt, mpic, "phandle", mpic_ph);
488 qemu_fdt_setprop_cell(fdt, mpic, "linux,phandle", mpic_ph);
489 qemu_fdt_setprop(fdt, mpic, "interrupt-controller", NULL, 0);
19ac9dea 490
0cfc6e8d
AG
491 /*
492 * We have to generate ser1 first, because Linux takes the first
493 * device it finds in the dt as serial output device. And we generate
494 * devices in reverse order to the dt.
495 */
9bca0edb 496 if (serial_hd(1)) {
79c0ff2c
AG
497 dt_serial_create(fdt, MPC8544_SERIAL1_REGS_OFFSET,
498 soc, mpic, "serial1", 1, false);
499 }
500
9bca0edb 501 if (serial_hd(0)) {
79c0ff2c
AG
502 dt_serial_create(fdt, MPC8544_SERIAL0_REGS_OFFSET,
503 soc, mpic, "serial0", 0, true);
504 }
0cfc6e8d 505
7abb479c
AR
506 /* i2c */
507 dt_i2c_create(fdt, soc, mpic, "i2c");
508
509 dt_rtc_create(fdt, "i2c", "rtc");
510
511
2fb513d3
GK
512 gutil = g_strdup_printf("%s/global-utilities@%llx", soc,
513 MPC8544_UTIL_OFFSET);
5a4348d1
PC
514 qemu_fdt_add_subnode(fdt, gutil);
515 qemu_fdt_setprop_string(fdt, gutil, "compatible", "fsl,mpc8544-guts");
516 qemu_fdt_setprop_cells(fdt, gutil, "reg", MPC8544_UTIL_OFFSET, 0x1000);
517 qemu_fdt_setprop(fdt, gutil, "fsl,has-rstcr", NULL, 0);
2fb513d3 518 g_free(gutil);
f5038483 519
2fb513d3 520 msi = g_strdup_printf("/%s/msi@%llx", soc, MPC8544_MSI_REGS_OFFSET);
5a4348d1
PC
521 qemu_fdt_add_subnode(fdt, msi);
522 qemu_fdt_setprop_string(fdt, msi, "compatible", "fsl,mpic-msi");
523 qemu_fdt_setprop_cells(fdt, msi, "reg", MPC8544_MSI_REGS_OFFSET, 0x200);
524 msi_ph = qemu_fdt_alloc_phandle(fdt);
525 qemu_fdt_setprop_cells(fdt, msi, "msi-available-ranges", 0x0, 0x100);
526 qemu_fdt_setprop_phandle(fdt, msi, "interrupt-parent", mpic);
527 qemu_fdt_setprop_cells(fdt, msi, "interrupts",
a911b7a9
AG
528 0xe0, 0x0,
529 0xe1, 0x0,
530 0xe2, 0x0,
531 0xe3, 0x0,
532 0xe4, 0x0,
533 0xe5, 0x0,
534 0xe6, 0x0,
535 0xe7, 0x0);
5a4348d1
PC
536 qemu_fdt_setprop_cell(fdt, msi, "phandle", msi_ph);
537 qemu_fdt_setprop_cell(fdt, msi, "linux,phandle", msi_ph);
2fb513d3 538 g_free(msi);
a911b7a9 539
2fb513d3
GK
540 pci = g_strdup_printf("/pci@%llx",
541 pmc->ccsrbar_base + MPC8544_PCI_REGS_OFFSET);
5a4348d1
PC
542 qemu_fdt_add_subnode(fdt, pci);
543 qemu_fdt_setprop_cell(fdt, pci, "cell-index", 0);
544 qemu_fdt_setprop_string(fdt, pci, "compatible", "fsl,mpc8540-pci");
545 qemu_fdt_setprop_string(fdt, pci, "device_type", "pci");
546 qemu_fdt_setprop_cells(fdt, pci, "interrupt-map-mask", 0xf800, 0x0,
547 0x0, 0x7);
548 pci_map = pci_map_create(fdt, qemu_fdt_get_phandle(fdt, mpic),
03f04809 549 pmc->pci_first_slot, pmc->pci_nr_slots,
492ec48d 550 &len);
5a4348d1
PC
551 qemu_fdt_setprop(fdt, pci, "interrupt-map", pci_map, len);
552 qemu_fdt_setprop_phandle(fdt, pci, "interrupt-parent", mpic);
553 qemu_fdt_setprop_cells(fdt, pci, "interrupts", 24, 2);
554 qemu_fdt_setprop_cells(fdt, pci, "bus-range", 0, 255);
3627757e 555 for (i = 0; i < 14; i++) {
0dbc0798
AG
556 pci_ranges[i] = cpu_to_be32(pci_ranges[i]);
557 }
5a4348d1
PC
558 qemu_fdt_setprop_cell(fdt, pci, "fsl,msi", msi_ph);
559 qemu_fdt_setprop(fdt, pci, "ranges", pci_ranges, sizeof(pci_ranges));
2eaaac1f 560 qemu_fdt_setprop_cells(fdt, pci, "reg",
03f04809
IM
561 (pmc->ccsrbar_base + MPC8544_PCI_REGS_OFFSET) >> 32,
562 (pmc->ccsrbar_base + MPC8544_PCI_REGS_OFFSET),
2eaaac1f 563 0, 0x1000);
5a4348d1
PC
564 qemu_fdt_setprop_cell(fdt, pci, "clock-frequency", 66666666);
565 qemu_fdt_setprop_cell(fdt, pci, "#interrupt-cells", 1);
566 qemu_fdt_setprop_cell(fdt, pci, "#size-cells", 2);
567 qemu_fdt_setprop_cell(fdt, pci, "#address-cells", 3);
568 qemu_fdt_setprop_string(fdt, "/aliases", "pci0", pci);
2fb513d3 569 g_free(pci);
0dbc0798 570
03f04809 571 if (pmc->has_mpc8xxx_gpio) {
b88e77f4
AG
572 create_dt_mpc8xxx_gpio(fdt, soc, mpic);
573 }
2fb513d3 574 g_free(soc);
b88e77f4 575
a3fc8396
IM
576 if (pms->pbus_dev) {
577 platform_bus_create_devtree(pms, fdt, mpic);
f7087343 578 }
2fb513d3 579 g_free(mpic);
f7087343 580
03f04809 581 pmc->fixup_devtree(fdt);
e6eaabeb
SW
582
583 if (toplevel_compat) {
5a4348d1
PC
584 qemu_fdt_setprop(fdt, "/", "compatible", toplevel_compat,
585 strlen(toplevel_compat) + 1);
e6eaabeb
SW
586 }
587
d1b93565 588done:
28290f37 589 if (!dry_run) {
5a4348d1 590 qemu_fdt_dumpdtb(fdt, fdt_size);
28290f37 591 cpu_physical_memory_write(addr, fdt, fdt_size);
cba2026a 592 }
cba2026a 593 ret = fdt_size;
7ec632b4 594
1db09b84 595out:
347dd79d 596 g_free(pci_map);
1db09b84 597
04088adb 598 return ret;
1db09b84
AJ
599}
600
28290f37 601typedef struct DeviceTreeParams {
03f04809 602 PPCE500MachineState *machine;
28290f37
AG
603 hwaddr addr;
604 hwaddr initrd_base;
605 hwaddr initrd_size;
903585de
AG
606 hwaddr kernel_base;
607 hwaddr kernel_size;
f7087343 608 Notifier notifier;
28290f37
AG
609} DeviceTreeParams;
610
611static void ppce500_reset_device_tree(void *opaque)
612{
613 DeviceTreeParams *p = opaque;
03f04809 614 ppce500_load_device_tree(p->machine, p->addr, p->initrd_base,
903585de
AG
615 p->initrd_size, p->kernel_base, p->kernel_size,
616 false);
28290f37
AG
617}
618
f7087343
AG
619static void ppce500_init_notify(Notifier *notifier, void *data)
620{
621 DeviceTreeParams *p = container_of(notifier, DeviceTreeParams, notifier);
622 ppce500_reset_device_tree(p);
623}
624
03f04809 625static int ppce500_prep_device_tree(PPCE500MachineState *machine,
28290f37
AG
626 hwaddr addr,
627 hwaddr initrd_base,
903585de
AG
628 hwaddr initrd_size,
629 hwaddr kernel_base,
630 hwaddr kernel_size)
28290f37
AG
631{
632 DeviceTreeParams *p = g_new(DeviceTreeParams, 1);
3ef96221 633 p->machine = machine;
28290f37
AG
634 p->addr = addr;
635 p->initrd_base = initrd_base;
636 p->initrd_size = initrd_size;
903585de
AG
637 p->kernel_base = kernel_base;
638 p->kernel_size = kernel_size;
28290f37
AG
639
640 qemu_register_reset(ppce500_reset_device_tree, p);
f7087343
AG
641 p->notifier.notify = ppce500_init_notify;
642 qemu_add_machine_init_done_notifier(&p->notifier);
28290f37
AG
643
644 /* Issue the device tree loader once, so that we get the size of the blob */
03f04809
IM
645 return ppce500_load_device_tree(machine, addr, initrd_base, initrd_size,
646 kernel_base, kernel_size, true);
28290f37
AG
647}
648
cba2026a 649/* Create -kernel TLB entries for BookE. */
a36848ff 650hwaddr booke206_page_size_to_tlb(uint64_t size)
d1e256fe 651{
ab3dd749 652 return 63 - clz64(size / KiB);
d1e256fe
AG
653}
654
cefd3cdb 655static int booke206_initial_map_tsize(CPUPPCState *env)
3b989d49 656{
cba2026a 657 struct boot_info *bi = env->load_info;
cefd3cdb 658 hwaddr dt_end;
cba2026a
AG
659 int ps;
660
661 /* Our initial TLB entry needs to cover everything from 0 to
662 the device tree top */
663 dt_end = bi->dt_base + bi->dt_size;
664 ps = booke206_page_size_to_tlb(dt_end) + 1;
fb37c302
AG
665 if (ps & 1) {
666 /* e500v2 can only do even TLB size bits */
667 ps++;
668 }
cefd3cdb
BB
669 return ps;
670}
671
672static uint64_t mmubooke_initial_mapsize(CPUPPCState *env)
673{
674 int tsize;
675
676 tsize = booke206_initial_map_tsize(env);
677 return (1ULL << 10 << tsize);
678}
679
680static void mmubooke_create_initial_mapping(CPUPPCState *env)
681{
682 ppcmas_tlb_t *tlb = booke206_get_tlbm(env, 1, 0, 0);
683 hwaddr size;
684 int ps;
685
686 ps = booke206_initial_map_tsize(env);
cba2026a 687 size = (ps << MAS1_TSIZE_SHIFT);
d1e256fe 688 tlb->mas1 = MAS1_VALID | size;
cba2026a
AG
689 tlb->mas2 = 0;
690 tlb->mas7_3 = 0;
d1e256fe 691 tlb->mas7_3 |= MAS3_UR | MAS3_UW | MAS3_UX | MAS3_SR | MAS3_SW | MAS3_SX;
93dd5e85
SW
692
693 env->tlb_dirty = true;
3b989d49
AG
694}
695
b3305981 696static void ppce500_cpu_reset_sec(void *opaque)
5c145dac 697{
38f92da6 698 PowerPCCPU *cpu = opaque;
259186a7 699 CPUState *cs = CPU(cpu);
5c145dac 700
259186a7 701 cpu_reset(cs);
5c145dac
AG
702
703 /* Secondary CPU starts in halted state for now. Needs to change when
704 implementing non-kernel boot. */
259186a7 705 cs->halted = 1;
27103424 706 cs->exception_index = EXCP_HLT;
3b989d49
AG
707}
708
b3305981 709static void ppce500_cpu_reset(void *opaque)
3b989d49 710{
38f92da6 711 PowerPCCPU *cpu = opaque;
259186a7 712 CPUState *cs = CPU(cpu);
38f92da6 713 CPUPPCState *env = &cpu->env;
3b989d49
AG
714 struct boot_info *bi = env->load_info;
715
259186a7 716 cpu_reset(cs);
3b989d49
AG
717
718 /* Set initial guest state. */
259186a7 719 cs->halted = 0;
ab3dd749 720 env->gpr[1] = (16 * MiB) - 8;
3b989d49 721 env->gpr[3] = bi->dt_base;
cefd3cdb
BB
722 env->gpr[4] = 0;
723 env->gpr[5] = 0;
724 env->gpr[6] = EPAPR_MAGIC;
725 env->gpr[7] = mmubooke_initial_mapsize(env);
726 env->gpr[8] = 0;
727 env->gpr[9] = 0;
3b989d49 728 env->nip = bi->entry;
cba2026a 729 mmubooke_create_initial_mapping(env);
3b989d49
AG
730}
731
03f04809 732static DeviceState *ppce500_init_mpic_qemu(PPCE500MachineState *pms,
2104d4f5 733 IrqLines *irqs)
82fc73b6 734{
82fc73b6
SW
735 DeviceState *dev;
736 SysBusDevice *s;
737 int i, j, k;
03f04809 738 MachineState *machine = MACHINE(pms);
fe6b6346 739 unsigned int smp_cpus = machine->smp.cpus;
03f04809 740 const PPCE500MachineClass *pmc = PPCE500_MACHINE_GET_CLASS(pms);
82fc73b6 741
e1766344 742 dev = qdev_create(NULL, TYPE_OPENPIC);
03f04809 743 object_property_add_child(OBJECT(machine), "pic", OBJECT(dev),
e75ce32a 744 &error_fatal);
03f04809 745 qdev_prop_set_uint32(dev, "model", pmc->mpic_version);
d85937e6
SW
746 qdev_prop_set_uint32(dev, "nb_cpus", smp_cpus);
747
82fc73b6
SW
748 qdev_init_nofail(dev);
749 s = SYS_BUS_DEVICE(dev);
750
751 k = 0;
752 for (i = 0; i < smp_cpus; i++) {
753 for (j = 0; j < OPENPIC_OUTPUT_NB; j++) {
2104d4f5 754 sysbus_connect_irq(s, k++, irqs[i].irq[j]);
82fc73b6
SW
755 }
756 }
757
d85937e6
SW
758 return dev;
759}
760
03f04809 761static DeviceState *ppce500_init_mpic_kvm(const PPCE500MachineClass *pmc,
2104d4f5 762 IrqLines *irqs, Error **errp)
d85937e6 763{
fe656ebd 764 Error *err = NULL;
d85937e6 765 DeviceState *dev;
d85937e6 766 CPUState *cs;
d85937e6 767
dd49c038 768 dev = qdev_create(NULL, TYPE_KVM_OPENPIC);
03f04809 769 qdev_prop_set_uint32(dev, "model", pmc->mpic_version);
d85937e6 770
fe656ebd
MA
771 object_property_set_bool(OBJECT(dev), true, "realized", &err);
772 if (err) {
773 error_propagate(errp, err);
774 object_unparent(OBJECT(dev));
d85937e6
SW
775 return NULL;
776 }
777
bdc44640 778 CPU_FOREACH(cs) {
d85937e6
SW
779 if (kvm_openpic_connect_vcpu(dev, cs)) {
780 fprintf(stderr, "%s: failed to connect vcpu to irqchip\n",
781 __func__);
782 abort();
783 }
784 }
785
786 return dev;
787}
788
03f04809 789static DeviceState *ppce500_init_mpic(PPCE500MachineState *pms,
c91c187f 790 MemoryRegion *ccsr,
2104d4f5 791 IrqLines *irqs)
d85937e6 792{
03f04809
IM
793 MachineState *machine = MACHINE(pms);
794 const PPCE500MachineClass *pmc = PPCE500_MACHINE_GET_CLASS(pms);
d85937e6
SW
795 DeviceState *dev = NULL;
796 SysBusDevice *s;
d85937e6
SW
797
798 if (kvm_enabled()) {
fe656ebd 799 Error *err = NULL;
d85937e6 800
446f16a6 801 if (machine_kernel_irqchip_allowed(machine)) {
03f04809 802 dev = ppce500_init_mpic_kvm(pmc, irqs, &err);
d85937e6 803 }
446f16a6 804 if (machine_kernel_irqchip_required(machine) && !dev) {
c29b77f9
MA
805 error_reportf_err(err,
806 "kernel_irqchip requested but unavailable: ");
fe656ebd 807 exit(1);
d85937e6
SW
808 }
809 }
810
811 if (!dev) {
03f04809 812 dev = ppce500_init_mpic_qemu(pms, irqs);
d85937e6
SW
813 }
814
d85937e6 815 s = SYS_BUS_DEVICE(dev);
82fc73b6
SW
816 memory_region_add_subregion(ccsr, MPC8544_MPIC_REGS_OFFSET,
817 s->mmio[0].memory);
818
c91c187f 819 return dev;
82fc73b6
SW
820}
821
016f7758
AG
822static void ppce500_power_off(void *opaque, int line, int on)
823{
824 if (on) {
cf83f140 825 qemu_system_shutdown_request(SHUTDOWN_CAUSE_GUEST_SHUTDOWN);
016f7758
AG
826 }
827}
828
03f04809 829void ppce500_init(MachineState *machine)
1db09b84 830{
39186d8a 831 MemoryRegion *address_space_mem = get_system_memory();
2646c133 832 MemoryRegion *ram = g_new(MemoryRegion, 1);
03f04809
IM
833 PPCE500MachineState *pms = PPCE500_MACHINE(machine);
834 const PPCE500MachineClass *pmc = PPCE500_MACHINE_GET_CLASS(machine);
1db09b84 835 PCIBus *pci_bus;
e2684c0b 836 CPUPPCState *env = NULL;
3812c71f
AG
837 uint64_t loadaddr;
838 hwaddr kernel_base = -1LL;
839 int kernel_size = 0;
840 hwaddr dt_base = 0;
841 hwaddr initrd_base = 0;
842 int initrd_size = 0;
843 hwaddr cur_base = 0;
844 char *filename;
8d622594
DE
845 const char *payload_name;
846 bool kernel_as_payload;
3812c71f 847 hwaddr bios_entry = 0;
8d622594 848 target_long payload_size;
3812c71f
AG
849 struct boot_info *boot_info;
850 int dt_size;
82fc73b6 851 int i;
fe6b6346 852 unsigned int smp_cpus = machine->smp.cpus;
d575a6ce
BB
853 /* irq num for pin INTA, INTB, INTC and INTD is 1, 2, 3 and
854 * 4 respectively */
855 unsigned int pci_irq_nrs[PCI_NUM_PINS] = {1, 2, 3, 4};
2104d4f5 856 IrqLines *irqs;
c91c187f 857 DeviceState *dev, *mpicdev;
e2684c0b 858 CPUPPCState *firstenv = NULL;
3eddc1be 859 MemoryRegion *ccsr_addr_space;
dffb1dc2 860 SysBusDevice *s;
3eddc1be 861 PPCE500CCSRState *ccsr;
7abb479c 862 I2CBus *i2c;
1db09b84 863
2104d4f5 864 irqs = g_new0(IrqLines, smp_cpus);
e61c36d5 865 for (i = 0; i < smp_cpus; i++) {
397b457d 866 PowerPCCPU *cpu;
55e5c285 867 CPUState *cs;
e61c36d5 868 qemu_irq *input;
397b457d 869
59e816fd 870 cpu = POWERPC_CPU(cpu_create(machine->cpu_type));
397b457d 871 env = &cpu->env;
55e5c285 872 cs = CPU(cpu);
1db09b84 873
00469dc3 874 if (env->mmu_model != POWERPC_MMU_BOOKE206) {
6f76b817
AF
875 error_report("MMU model %i not supported by this machine",
876 env->mmu_model);
00469dc3
VP
877 exit(1);
878 }
879
e61c36d5
AG
880 if (!firstenv) {
881 firstenv = env;
882 }
1db09b84 883
a915249f 884 input = (qemu_irq *)env->irq_inputs;
2104d4f5
GK
885 irqs[i].irq[OPENPIC_OUTPUT_INT] = input[PPCE500_INPUT_INT];
886 irqs[i].irq[OPENPIC_OUTPUT_CINT] = input[PPCE500_INPUT_CINT];
6a450df9 887 env->spr_cb[SPR_BOOKE_PIR].default_value = cs->cpu_index = i;
03f04809 888 env->mpic_iack = pmc->ccsrbar_base + MPC8544_MPIC_REGS_OFFSET + 0xa0;
3b989d49 889
a34a92b9 890 ppc_booke_timers_init(cpu, 400000000, PPC_TIMER_E500);
e61c36d5
AG
891
892 /* Register reset handler */
5c145dac
AG
893 if (!i) {
894 /* Primary CPU */
895 struct boot_info *boot_info;
896 boot_info = g_malloc0(sizeof(struct boot_info));
b3305981 897 qemu_register_reset(ppce500_cpu_reset, cpu);
5c145dac
AG
898 env->load_info = boot_info;
899 } else {
900 /* Secondary CPUs */
b3305981 901 qemu_register_reset(ppce500_cpu_reset_sec, cpu);
5c145dac 902 }
e61c36d5 903 }
3b989d49 904
e61c36d5 905 env = firstenv;
3b989d49 906
1db09b84
AJ
907 /* Fixup Memory size on a alignment boundary */
908 ram_size &= ~(RAM_SIZES_ALIGN - 1);
3ef96221 909 machine->ram_size = ram_size;
1db09b84
AJ
910
911 /* Register Memory */
e938ba0c 912 memory_region_allocate_system_memory(ram, NULL, "mpc8544ds.ram", ram_size);
2646c133 913 memory_region_add_subregion(address_space_mem, 0, ram);
1db09b84 914
3eddc1be
BB
915 dev = qdev_create(NULL, "e500-ccsr");
916 object_property_add_child(qdev_get_machine(), "e500-ccsr",
917 OBJECT(dev), NULL);
918 qdev_init_nofail(dev);
919 ccsr = CCSR(dev);
920 ccsr_addr_space = &ccsr->ccsr_space;
03f04809 921 memory_region_add_subregion(address_space_mem, pmc->ccsrbar_base,
3eddc1be 922 ccsr_addr_space);
dffb1dc2 923
03f04809 924 mpicdev = ppce500_init_mpic(pms, ccsr_addr_space, irqs);
d0b72631 925
1db09b84 926 /* Serial */
9bca0edb 927 if (serial_hd(0)) {
3eddc1be 928 serial_mm_init(ccsr_addr_space, MPC8544_SERIAL0_REGS_OFFSET,
c91c187f 929 0, qdev_get_gpio_in(mpicdev, 42), 399193,
9bca0edb 930 serial_hd(0), DEVICE_BIG_ENDIAN);
2d48377a 931 }
1db09b84 932
9bca0edb 933 if (serial_hd(1)) {
3eddc1be 934 serial_mm_init(ccsr_addr_space, MPC8544_SERIAL1_REGS_OFFSET,
c91c187f 935 0, qdev_get_gpio_in(mpicdev, 42), 399193,
9bca0edb 936 serial_hd(1), DEVICE_BIG_ENDIAN);
2d48377a 937 }
7abb479c
AR
938 /* I2C */
939 dev = qdev_create(NULL, "mpc-i2c");
940 s = SYS_BUS_DEVICE(dev);
941 qdev_init_nofail(dev);
942 sysbus_connect_irq(s, 0, qdev_get_gpio_in(mpicdev, MPC8544_I2C_IRQ));
943 memory_region_add_subregion(ccsr_addr_space, MPC8544_I2C_REGS_OFFSET,
944 sysbus_mmio_get_region(s, 0));
945 i2c = (I2CBus *)qdev_get_child_bus(dev, "i2c");
946 i2c_create_slave(i2c, "ds1338", RTC_REGS_OFFSET);
947
1db09b84 948
b0fb8423 949 /* General Utility device */
dffb1dc2
BB
950 dev = qdev_create(NULL, "mpc8544-guts");
951 qdev_init_nofail(dev);
952 s = SYS_BUS_DEVICE(dev);
3eddc1be 953 memory_region_add_subregion(ccsr_addr_space, MPC8544_UTIL_OFFSET,
dffb1dc2 954 sysbus_mmio_get_region(s, 0));
b0fb8423 955
1db09b84 956 /* PCI */
dffb1dc2 957 dev = qdev_create(NULL, "e500-pcihost");
e75ce32a
MD
958 object_property_add_child(qdev_get_machine(), "pci-host", OBJECT(dev),
959 &error_abort);
03f04809 960 qdev_prop_set_uint32(dev, "first_slot", pmc->pci_first_slot);
3016dca0 961 qdev_prop_set_uint32(dev, "first_pin_irq", pci_irq_nrs[0]);
dffb1dc2
BB
962 qdev_init_nofail(dev);
963 s = SYS_BUS_DEVICE(dev);
d575a6ce 964 for (i = 0; i < PCI_NUM_PINS; i++) {
c91c187f 965 sysbus_connect_irq(s, i, qdev_get_gpio_in(mpicdev, pci_irq_nrs[i]));
d575a6ce
BB
966 }
967
3eddc1be 968 memory_region_add_subregion(ccsr_addr_space, MPC8544_PCI_REGS_OFFSET,
dffb1dc2
BB
969 sysbus_mmio_get_region(s, 0));
970
d461e3b9 971 pci_bus = (PCIBus *)qdev_get_child_bus(dev, "pci.0");
1db09b84
AJ
972 if (!pci_bus)
973 printf("couldn't create PCI controller!\n");
974
1db09b84 975 if (pci_bus) {
1db09b84
AJ
976 /* Register network interfaces. */
977 for (i = 0; i < nb_nics; i++) {
52310c3f 978 pci_nic_init_nofail(&nd_table[i], pci_bus, "virtio-net-pci", NULL);
1db09b84
AJ
979 }
980 }
981
5c145dac 982 /* Register spinning region */
03f04809 983 sysbus_create_simple("e500-spin", pmc->spin_base, NULL);
5c145dac 984
03f04809 985 if (pmc->has_mpc8xxx_gpio) {
016f7758
AG
986 qemu_irq poweroff_irq;
987
b88e77f4
AG
988 dev = qdev_create(NULL, "mpc8xxx_gpio");
989 s = SYS_BUS_DEVICE(dev);
990 qdev_init_nofail(dev);
c91c187f 991 sysbus_connect_irq(s, 0, qdev_get_gpio_in(mpicdev, MPC8XXX_GPIO_IRQ));
b88e77f4
AG
992 memory_region_add_subregion(ccsr_addr_space, MPC8XXX_GPIO_OFFSET,
993 sysbus_mmio_get_region(s, 0));
016f7758
AG
994
995 /* Power Off GPIO at Pin 0 */
996 poweroff_irq = qemu_allocate_irq(ppce500_power_off, NULL, 0);
997 qdev_connect_gpio_out(dev, 0, poweroff_irq);
b88e77f4
AG
998 }
999
f7087343 1000 /* Platform Bus Device */
03f04809 1001 if (pmc->has_platform_bus) {
f7087343
AG
1002 dev = qdev_create(NULL, TYPE_PLATFORM_BUS_DEVICE);
1003 dev->id = TYPE_PLATFORM_BUS_DEVICE;
03f04809
IM
1004 qdev_prop_set_uint32(dev, "num_irqs", pmc->platform_bus_num_irqs);
1005 qdev_prop_set_uint32(dev, "mmio_size", pmc->platform_bus_size);
f7087343 1006 qdev_init_nofail(dev);
a3fc8396 1007 pms->pbus_dev = PLATFORM_BUS_DEVICE(dev);
f7087343 1008
a3fc8396 1009 s = SYS_BUS_DEVICE(pms->pbus_dev);
03f04809
IM
1010 for (i = 0; i < pmc->platform_bus_num_irqs; i++) {
1011 int irqn = pmc->platform_bus_first_irq + i;
c91c187f 1012 sysbus_connect_irq(s, i, qdev_get_gpio_in(mpicdev, irqn));
f7087343
AG
1013 }
1014
1015 memory_region_add_subregion(address_space_mem,
03f04809 1016 pmc->platform_bus_base,
f7087343
AG
1017 sysbus_mmio_get_region(s, 0));
1018 }
1019
8d622594
DE
1020 /*
1021 * Smart firmware defaults ahead!
1022 *
1023 * We follow the following table to select which payload we execute.
1024 *
1025 * -kernel | -bios | payload
1026 * ---------+-------+---------
1027 * N | Y | u-boot
1028 * N | N | u-boot
1029 * Y | Y | u-boot
1030 * Y | N | kernel
1031 *
1032 * This ensures backwards compatibility with how we used to expose
1033 * -kernel to users but allows them to run through u-boot as well.
1034 */
1035 kernel_as_payload = false;
1036 if (bios_name == NULL) {
1037 if (machine->kernel_filename) {
1038 payload_name = machine->kernel_filename;
1039 kernel_as_payload = true;
1040 } else {
1041 payload_name = "u-boot.e500";
1042 }
1043 } else {
1044 payload_name = bios_name;
1045 }
1046
1047 filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, payload_name);
1048
4366e1db
LM
1049 payload_size = load_elf(filename, NULL, NULL, NULL,
1050 &bios_entry, &loadaddr, NULL,
8d622594
DE
1051 1, PPC_ELF_MACHINE, 0, 0);
1052 if (payload_size < 0) {
1053 /*
1054 * Hrm. No ELF image? Try a uImage, maybe someone is giving us an
1055 * ePAPR compliant kernel
1056 */
f831f955 1057 loadaddr = LOAD_UIMAGE_LOADADDR_INVALID;
8d622594
DE
1058 payload_size = load_uimage(filename, &bios_entry, &loadaddr, NULL,
1059 NULL, NULL);
1060 if (payload_size < 0) {
371b74e2 1061 error_report("could not load firmware '%s'", filename);
8d622594
DE
1062 exit(1);
1063 }
1064 }
1065
1066 g_free(filename);
1067
1068 if (kernel_as_payload) {
1069 kernel_base = loadaddr;
1070 kernel_size = payload_size;
1071 }
1072
1073 cur_base = loadaddr + payload_size;
ab3dd749 1074 if (cur_base < 32 * MiB) {
b4a5f24a 1075 /* u-boot occupies memory up to 32MB, so load blobs above */
ab3dd749 1076 cur_base = 32 * MiB;
b4a5f24a 1077 }
8d622594
DE
1078
1079 /* Load bare kernel only if no bios/u-boot has been provided */
1080 if (machine->kernel_filename && !kernel_as_payload) {
3812c71f
AG
1081 kernel_base = cur_base;
1082 kernel_size = load_image_targphys(machine->kernel_filename,
1083 cur_base,
1084 ram_size - cur_base);
1db09b84 1085 if (kernel_size < 0) {
6f76b817
AF
1086 error_report("could not load kernel '%s'",
1087 machine->kernel_filename);
1db09b84
AJ
1088 exit(1);
1089 }
528e536e 1090
3812c71f 1091 cur_base += kernel_size;
1db09b84
AJ
1092 }
1093
1094 /* Load initrd. */
3ef96221 1095 if (machine->initrd_filename) {
528e536e 1096 initrd_base = (cur_base + INITRD_LOAD_PAD) & ~INITRD_PAD_MASK;
3ef96221 1097 initrd_size = load_image_targphys(machine->initrd_filename, initrd_base,
d7585251 1098 ram_size - initrd_base);
1db09b84
AJ
1099
1100 if (initrd_size < 0) {
6f76b817
AF
1101 error_report("could not load initial ram disk '%s'",
1102 machine->initrd_filename);
1db09b84
AJ
1103 exit(1);
1104 }
528e536e
AG
1105
1106 cur_base = initrd_base + initrd_size;
1db09b84
AJ
1107 }
1108
3812c71f 1109 /*
8d622594
DE
1110 * Reserve space for dtb behind the kernel image because Linux has a bug
1111 * where it can only handle the dtb if it's within the first 64MB of where
1112 * <kernel> starts. dtb cannot not reach initrd_base because INITRD_LOAD_PAD
1113 * ensures enough space between kernel and initrd.
3812c71f 1114 */
8d622594
DE
1115 dt_base = (loadaddr + payload_size + DTC_LOAD_PAD) & ~DTC_PAD_MASK;
1116 if (dt_base + DTB_MAX_SIZE > ram_size) {
371b74e2 1117 error_report("not enough memory for device tree");
1db09b84 1118 exit(1);
3812c71f 1119 }
1db09b84 1120
03f04809 1121 dt_size = ppce500_prep_device_tree(pms, dt_base,
3812c71f
AG
1122 initrd_base, initrd_size,
1123 kernel_base, kernel_size);
1124 if (dt_size < 0) {
6f76b817 1125 error_report("couldn't load device tree");
3812c71f 1126 exit(1);
1db09b84 1127 }
3812c71f
AG
1128 assert(dt_size < DTB_MAX_SIZE);
1129
1130 boot_info = env->load_info;
1131 boot_info->entry = bios_entry;
1132 boot_info->dt_base = dt_base;
1133 boot_info->dt_size = dt_size;
1db09b84 1134}
3eddc1be 1135
d0c2b0d0 1136static void e500_ccsr_initfn(Object *obj)
3eddc1be 1137{
d0c2b0d0
XZ
1138 PPCE500CCSRState *ccsr = CCSR(obj);
1139 memory_region_init(&ccsr->ccsr_space, obj, "e500-ccsr",
3eddc1be 1140 MPC8544_CCSRBAR_SIZE);
3eddc1be
BB
1141}
1142
1143static const TypeInfo e500_ccsr_info = {
1144 .name = TYPE_CCSR,
1145 .parent = TYPE_SYS_BUS_DEVICE,
1146 .instance_size = sizeof(PPCE500CCSRState),
d0c2b0d0 1147 .instance_init = e500_ccsr_initfn,
3eddc1be
BB
1148};
1149
03f04809
IM
1150static const TypeInfo ppce500_info = {
1151 .name = TYPE_PPCE500_MACHINE,
1152 .parent = TYPE_MACHINE,
1153 .abstract = true,
a3fc8396 1154 .instance_size = sizeof(PPCE500MachineState),
03f04809
IM
1155 .class_size = sizeof(PPCE500MachineClass),
1156};
1157
3eddc1be
BB
1158static void e500_register_types(void)
1159{
1160 type_register_static(&e500_ccsr_info);
03f04809 1161 type_register_static(&ppce500_info);
3eddc1be
BB
1162}
1163
1164type_init(e500_register_types)