]> git.proxmox.com Git - mirror_qemu.git/blame - hw/ppc/mac_newworld.c
hw/ppc/spapr: simplify usb controller creation logic
[mirror_qemu.git] / hw / ppc / mac_newworld.c
CommitLineData
64201201 1/*
3cbee15b 2 * QEMU PowerPC CHRP (currently NewWorld PowerMac) hardware System Emulator
5fafdf24 3 *
47103572 4 * Copyright (c) 2004-2007 Fabrice Bellard
3cbee15b 5 * Copyright (c) 2007 Jocelyn Mayer
5fafdf24 6 *
64201201
FB
7 * Permission is hereby granted, free of charge, to any person obtaining a copy
8 * of this software and associated documentation files (the "Software"), to deal
9 * in the Software without restriction, including without limitation the rights
10 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
11 * copies of the Software, and to permit persons to whom the Software is
12 * furnished to do so, subject to the following conditions:
13 *
14 * The above copyright notice and this permission notice shall be included in
15 * all copies or substantial portions of the Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
22 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
23 * THE SOFTWARE.
915cd3a9
AG
24 *
25 * PCI bus layout on a real G5 (U3 based):
26 *
27 * 0000:f0:0b.0 Host bridge [0600]: Apple Computer Inc. U3 AGP [106b:004b]
28 * 0000:f0:10.0 VGA compatible controller [0300]: ATI Technologies Inc RV350 AP [Radeon 9600] [1002:4150]
29 * 0001:00:00.0 Host bridge [0600]: Apple Computer Inc. CPC945 HT Bridge [106b:004a]
30 * 0001:00:01.0 PCI bridge [0604]: Advanced Micro Devices [AMD] AMD-8131 PCI-X Bridge [1022:7450] (rev 12)
31 * 0001:00:02.0 PCI bridge [0604]: Advanced Micro Devices [AMD] AMD-8131 PCI-X Bridge [1022:7450] (rev 12)
32 * 0001:00:03.0 PCI bridge [0604]: Apple Computer Inc. K2 HT-PCI Bridge [106b:0045]
33 * 0001:00:04.0 PCI bridge [0604]: Apple Computer Inc. K2 HT-PCI Bridge [106b:0046]
34 * 0001:00:05.0 PCI bridge [0604]: Apple Computer Inc. K2 HT-PCI Bridge [106b:0047]
35 * 0001:00:06.0 PCI bridge [0604]: Apple Computer Inc. K2 HT-PCI Bridge [106b:0048]
36 * 0001:00:07.0 PCI bridge [0604]: Apple Computer Inc. K2 HT-PCI Bridge [106b:0049]
37 * 0001:01:07.0 Class [ff00]: Apple Computer Inc. K2 KeyLargo Mac/IO [106b:0041] (rev 20)
38 * 0001:01:08.0 USB Controller [0c03]: Apple Computer Inc. K2 KeyLargo USB [106b:0040]
39 * 0001:01:09.0 USB Controller [0c03]: Apple Computer Inc. K2 KeyLargo USB [106b:0040]
40 * 0001:02:0b.0 USB Controller [0c03]: NEC Corporation USB [1033:0035] (rev 43)
41 * 0001:02:0b.1 USB Controller [0c03]: NEC Corporation USB [1033:0035] (rev 43)
42 * 0001:02:0b.2 USB Controller [0c03]: NEC Corporation USB 2.0 [1033:00e0] (rev 04)
43 * 0001:03:0d.0 Class [ff00]: Apple Computer Inc. K2 ATA/100 [106b:0043]
44 * 0001:03:0e.0 FireWire (IEEE 1394) [0c00]: Apple Computer Inc. K2 FireWire [106b:0042]
45 * 0001:04:0f.0 Ethernet controller [0200]: Apple Computer Inc. K2 GMAC (Sun GEM) [106b:004c]
46 * 0001:05:0c.0 IDE interface [0101]: Broadcom K2 SATA [1166:0240]
47 *
64201201 48 */
baec1910 49#include "hw/hw.h"
0d09e41a 50#include "hw/ppc/ppc.h"
baec1910 51#include "hw/ppc/mac.h"
0d09e41a
PB
52#include "hw/input/adb.h"
53#include "hw/ppc/mac_dbdma.h"
54#include "hw/timer/m48t59.h"
baec1910 55#include "hw/pci/pci.h"
1422e32d 56#include "net/net.h"
9c17d615 57#include "sysemu/sysemu.h"
baec1910 58#include "hw/boards.h"
0d09e41a
PB
59#include "hw/nvram/fw_cfg.h"
60#include "hw/char/escc.h"
61#include "hw/ppc/openpic.h"
baec1910
AF
62#include "hw/ide.h"
63#include "hw/loader.h"
ca20cf32 64#include "elf.h"
9c17d615 65#include "sysemu/kvm.h"
dc333cd6 66#include "kvm_ppc.h"
a2236d48 67#include "hw/usb.h"
4be74634 68#include "sysemu/block-backend.h"
022c62cb 69#include "exec/address-spaces.h"
baec1910 70#include "hw/sysbus.h"
267002cd 71
e4bcb14c 72#define MAX_IDE_BUS 2
006f3a48 73#define CFG_ADDR 0xf0000510
536d8cda 74#define TBFREQ (100UL * 1000UL * 1000UL)
9d1c1283
BZ
75#define CLOCKFREQ (266UL * 1000UL * 1000UL)
76#define BUSFREQ (100UL * 1000UL * 1000UL)
e4bcb14c 77
f3902383
BS
78/* debug UniNorth */
79//#define DEBUG_UNIN
80
81#ifdef DEBUG_UNIN
001faf32
BS
82#define UNIN_DPRINTF(fmt, ...) \
83 do { printf("UNIN: " fmt , ## __VA_ARGS__); } while (0)
f3902383 84#else
001faf32 85#define UNIN_DPRINTF(fmt, ...)
f3902383
BS
86#endif
87
0aa6a4a2 88/* UniN device */
a8170e5e 89static void unin_write(void *opaque, hwaddr addr, uint64_t value,
febbd7c2 90 unsigned size)
0aa6a4a2 91{
febbd7c2 92 UNIN_DPRINTF("write addr " TARGET_FMT_plx " val %"PRIx64"\n", addr, value);
4e46dcdb
AG
93 if (addr == 0x0) {
94 *(int*)opaque = value;
95 }
0aa6a4a2
FB
96}
97
a8170e5e 98static uint64_t unin_read(void *opaque, hwaddr addr, unsigned size)
0aa6a4a2 99{
f3902383
BS
100 uint32_t value;
101
102 value = 0;
4e46dcdb
AG
103 switch (addr) {
104 case 0:
105 value = *(int*)opaque;
106 }
107
f3902383
BS
108 UNIN_DPRINTF("readl addr " TARGET_FMT_plx " val %x\n", addr, value);
109
110 return value;
0aa6a4a2
FB
111}
112
febbd7c2
AK
113static const MemoryRegionOps unin_ops = {
114 .read = unin_read,
115 .write = unin_write,
116 .endianness = DEVICE_NATIVE_ENDIAN,
0aa6a4a2
FB
117};
118
ddcd5531
GA
119static void fw_cfg_boot_set(void *opaque, const char *boot_device,
120 Error **errp)
513f789f
BS
121{
122 fw_cfg_add_i16(opaque, FW_CFG_BOOT_DEVICE, boot_device[0]);
513f789f
BS
123}
124
409dbce5
AJ
125static uint64_t translate_kernel_address(void *opaque, uint64_t addr)
126{
127 return (addr & 0x0fffffff) + KERNEL_LOAD_ADDR;
128}
129
a8170e5e 130static hwaddr round_page(hwaddr addr)
b9e17a34
AG
131{
132 return (addr + TARGET_PAGE_SIZE - 1) & TARGET_PAGE_MASK;
133}
134
1bba0dc9
AF
135static void ppc_core99_reset(void *opaque)
136{
6680988c 137 PowerPCCPU *cpu = opaque;
1bba0dc9 138
6680988c 139 cpu_reset(CPU(cpu));
20f649dd
AG
140 /* 970 CPUs want to get their initial IP as part of their boot protocol */
141 cpu->env.nip = PROM_ADDR + 0x100;
1bba0dc9
AF
142}
143
3cbee15b 144/* PowerPC Mac99 hardware initialisation */
3ef96221 145static void ppc_core99_init(MachineState *machine)
64201201 146{
3ef96221
MA
147 ram_addr_t ram_size = machine->ram_size;
148 const char *cpu_model = machine->cpu_model;
149 const char *kernel_filename = machine->kernel_filename;
150 const char *kernel_cmdline = machine->kernel_cmdline;
151 const char *initrd_filename = machine->initrd_filename;
152 const char *boot_device = machine->boot_order;
8f8204ec 153 PowerPCCPU *cpu = NULL;
e2684c0b 154 CPUPPCState *env = NULL;
5cea8590 155 char *filename;
e9df014c 156 qemu_irq *pic, **openpic_irqs;
2b1096e0 157 MemoryRegion *isa = g_new(MemoryRegion, 1);
febbd7c2 158 MemoryRegion *unin_memory = g_new(MemoryRegion, 1);
593c1811 159 MemoryRegion *unin2_memory = g_new(MemoryRegion, 1);
d0b72631 160 int linux_boot, i, j, k;
febbd7c2 161 MemoryRegion *ram = g_new(MemoryRegion, 1), *bios = g_new(MemoryRegion, 1);
a8170e5e 162 hwaddr kernel_base, initrd_base, cmdline_base = 0;
093209cd 163 long kernel_size, initrd_size;
46e50e9d 164 PCIBus *pci_bus;
d037834a 165 PCIDevice *macio;
07a7484e 166 MACIOIDEState *macio_ide;
293c867d 167 BusState *adb_bus;
3cbee15b 168 MacIONVRAMState *nvr;
ae0bfb79 169 int bios_size;
45fa67fb 170 MemoryRegion *pic_mem, *escc_mem;
5b15f275 171 MemoryRegion *escc_bar = g_new(MemoryRegion, 1);
28c5af54 172 int ppc_boot_device;
f455e98c 173 DriveInfo *hd[MAX_IDE_BUS * MAX_IDE_DEVS];
006f3a48 174 void *fw_cfg;
0f921197 175 int machine_arch;
d0b72631
AG
176 SysBusDevice *s;
177 DeviceState *dev;
4e46dcdb 178 int *token = g_new(int, 1);
261265cc 179 hwaddr nvram_addr = 0xFFF04000;
caae6c96 180 uint64_t tbfreq;
46e50e9d 181
64201201
FB
182 linux_boot = (kernel_filename != NULL);
183
c68ea704 184 /* init CPUs */
94fc95cd 185 if (cpu_model == NULL)
46214a27
AF
186#ifdef TARGET_PPC64
187 cpu_model = "970fx";
188#else
e6bd862b 189 cpu_model = "G4";
46214a27 190#endif
e9df014c 191 for (i = 0; i < smp_cpus; i++) {
8f8204ec
AF
192 cpu = cpu_ppc_init(cpu_model);
193 if (cpu == NULL) {
aaed909a
FB
194 fprintf(stderr, "Unable to find PowerPC CPU definition\n");
195 exit(1);
196 }
8f8204ec
AF
197 env = &cpu->env;
198
e9df014c 199 /* Set time-base frequency to 100 Mhz */
536d8cda 200 cpu_ppc_tb_init(env, TBFREQ);
6680988c 201 qemu_register_reset(ppc_core99_reset, cpu);
e9df014c 202 }
c68ea704 203
64201201 204 /* allocate RAM */
e938ba0c 205 memory_region_allocate_system_memory(ram, NULL, "ppc_core99.ram", ram_size);
febbd7c2 206 memory_region_add_subregion(get_system_memory(), 0, ram);
864c136a 207
64201201 208 /* allocate and load BIOS */
49946538
HT
209 memory_region_init_ram(bios, NULL, "ppc_core99.bios", BIOS_SIZE,
210 &error_abort);
e206ad48
HT
211 vmstate_register_ram_global(bios);
212
1192dad8 213 if (bios_name == NULL)
006f3a48 214 bios_name = PROM_FILENAME;
5cea8590 215 filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
febbd7c2
AK
216 memory_region_set_readonly(bios, true);
217 memory_region_add_subregion(get_system_memory(), PROM_ADDR, bios);
006f3a48
BS
218
219 /* Load OpenBIOS (ELF) */
5cea8590 220 if (filename) {
409dbce5
AJ
221 bios_size = load_elf(filename, NULL, NULL, NULL,
222 NULL, NULL, 1, ELF_MACHINE, 0);
ca20cf32 223
7267c094 224 g_free(filename);
5cea8590
PB
225 } else {
226 bios_size = -1;
227 }
d5295253 228 if (bios_size < 0 || bios_size > BIOS_SIZE) {
5cea8590 229 hw_error("qemu: could not load PowerPC bios '%s'\n", bios_name);
64201201
FB
230 exit(1);
231 }
3b46e624 232
b6b8bd18 233 if (linux_boot) {
513f789f 234 uint64_t lowaddr = 0;
ca20cf32
BS
235 int bswap_needed;
236
237#ifdef BSWAP_NEEDED
238 bswap_needed = 1;
239#else
240 bswap_needed = 0;
241#endif
b6b8bd18 242 kernel_base = KERNEL_LOAD_ADDR;
513f789f 243
409dbce5
AJ
244 kernel_size = load_elf(kernel_filename, translate_kernel_address, NULL,
245 NULL, &lowaddr, NULL, 1, ELF_MACHINE, 0);
513f789f
BS
246 if (kernel_size < 0)
247 kernel_size = load_aout(kernel_filename, kernel_base,
ca20cf32
BS
248 ram_size - kernel_base, bswap_needed,
249 TARGET_PAGE_SIZE);
513f789f
BS
250 if (kernel_size < 0)
251 kernel_size = load_image_targphys(kernel_filename,
252 kernel_base,
253 ram_size - kernel_base);
b6b8bd18 254 if (kernel_size < 0) {
2ac71179 255 hw_error("qemu: could not load kernel '%s'\n", kernel_filename);
b6b8bd18
FB
256 exit(1);
257 }
258 /* load initrd */
259 if (initrd_filename) {
b9e17a34 260 initrd_base = round_page(kernel_base + kernel_size + KERNEL_GAP);
44654490
PB
261 initrd_size = load_image_targphys(initrd_filename, initrd_base,
262 ram_size - initrd_base);
b6b8bd18 263 if (initrd_size < 0) {
2ac71179
PB
264 hw_error("qemu: could not load initial ram disk '%s'\n",
265 initrd_filename);
b6b8bd18
FB
266 exit(1);
267 }
b9e17a34 268 cmdline_base = round_page(initrd_base + initrd_size);
b6b8bd18
FB
269 } else {
270 initrd_base = 0;
271 initrd_size = 0;
b9e17a34 272 cmdline_base = round_page(kernel_base + kernel_size + KERNEL_GAP);
b6b8bd18 273 }
6ac0e82d 274 ppc_boot_device = 'm';
b6b8bd18
FB
275 } else {
276 kernel_base = 0;
277 kernel_size = 0;
278 initrd_base = 0;
279 initrd_size = 0;
28c5af54
JM
280 ppc_boot_device = '\0';
281 /* We consider that NewWorld PowerMac never have any floppy drive
282 * For now, OHW cannot boot from the network.
283 */
0d913fdb
JM
284 for (i = 0; boot_device[i] != '\0'; i++) {
285 if (boot_device[i] >= 'c' && boot_device[i] <= 'f') {
286 ppc_boot_device = boot_device[i];
28c5af54 287 break;
0d913fdb 288 }
28c5af54
JM
289 }
290 if (ppc_boot_device == '\0') {
291 fprintf(stderr, "No valid boot device for Mac99 machine\n");
292 exit(1);
293 }
b6b8bd18 294 }
0aa6a4a2 295
3cbee15b 296 /* Register 8 MB of ISA IO space */
2b1096e0
PB
297 memory_region_init_alias(isa, NULL, "isa_mmio",
298 get_system_io(), 0, 0x00800000);
299 memory_region_add_subregion(get_system_memory(), 0xf2000000, isa);
3b46e624 300
4e46dcdb 301 /* UniN init: XXX should be a real device */
2c9b15ca 302 memory_region_init_io(unin_memory, NULL, &unin_ops, token, "unin", 0x1000);
febbd7c2 303 memory_region_add_subregion(get_system_memory(), 0xf8000000, unin_memory);
47103572 304
2c9b15ca 305 memory_region_init_io(unin2_memory, NULL, &unin_ops, token, "unin", 0x1000);
593c1811
AG
306 memory_region_add_subregion(get_system_memory(), 0xf3000000, unin2_memory);
307
7267c094 308 openpic_irqs = g_malloc0(smp_cpus * sizeof(qemu_irq *));
3cbee15b 309 openpic_irqs[0] =
7267c094 310 g_malloc0(smp_cpus * sizeof(qemu_irq) * OPENPIC_OUTPUT_NB);
3cbee15b
JM
311 for (i = 0; i < smp_cpus; i++) {
312 /* Mac99 IRQ connection between OpenPIC outputs pins
313 * and PowerPC input pins
314 */
315 switch (PPC_INPUT(env)) {
316 case PPC_FLAGS_INPUT_6xx:
317 openpic_irqs[i] = openpic_irqs[0] + (i * OPENPIC_OUTPUT_NB);
318 openpic_irqs[i][OPENPIC_OUTPUT_INT] =
319 ((qemu_irq *)env->irq_inputs)[PPC6xx_INPUT_INT];
320 openpic_irqs[i][OPENPIC_OUTPUT_CINT] =
321 ((qemu_irq *)env->irq_inputs)[PPC6xx_INPUT_INT];
322 openpic_irqs[i][OPENPIC_OUTPUT_MCK] =
323 ((qemu_irq *)env->irq_inputs)[PPC6xx_INPUT_MCP];
324 /* Not connected ? */
325 openpic_irqs[i][OPENPIC_OUTPUT_DEBUG] = NULL;
326 /* Check this */
327 openpic_irqs[i][OPENPIC_OUTPUT_RESET] =
328 ((qemu_irq *)env->irq_inputs)[PPC6xx_INPUT_HRESET];
329 break;
00af685f 330#if defined(TARGET_PPC64)
3cbee15b
JM
331 case PPC_FLAGS_INPUT_970:
332 openpic_irqs[i] = openpic_irqs[0] + (i * OPENPIC_OUTPUT_NB);
333 openpic_irqs[i][OPENPIC_OUTPUT_INT] =
334 ((qemu_irq *)env->irq_inputs)[PPC970_INPUT_INT];
335 openpic_irqs[i][OPENPIC_OUTPUT_CINT] =
336 ((qemu_irq *)env->irq_inputs)[PPC970_INPUT_INT];
337 openpic_irqs[i][OPENPIC_OUTPUT_MCK] =
338 ((qemu_irq *)env->irq_inputs)[PPC970_INPUT_MCP];
339 /* Not connected ? */
340 openpic_irqs[i][OPENPIC_OUTPUT_DEBUG] = NULL;
341 /* Check this */
342 openpic_irqs[i][OPENPIC_OUTPUT_RESET] =
343 ((qemu_irq *)env->irq_inputs)[PPC970_INPUT_HRESET];
344 break;
00af685f 345#endif /* defined(TARGET_PPC64) */
3cbee15b 346 default:
2ac71179 347 hw_error("Bus model not supported on mac99 machine\n");
3cbee15b 348 exit(1);
0aa6a4a2 349 }
3cbee15b 350 }
d0b72631 351
aa2ac1da 352 pic = g_new0(qemu_irq, 64);
d0b72631 353
e1766344 354 dev = qdev_create(NULL, TYPE_OPENPIC);
d0b72631
AG
355 qdev_prop_set_uint32(dev, "model", OPENPIC_MODEL_RAVEN);
356 qdev_init_nofail(dev);
1356b98d 357 s = SYS_BUS_DEVICE(dev);
d0b72631
AG
358 pic_mem = s->mmio[0].memory;
359 k = 0;
360 for (i = 0; i < smp_cpus; i++) {
361 for (j = 0; j < OPENPIC_OUTPUT_NB; j++) {
362 sysbus_connect_irq(s, k++, openpic_irqs[i][j]);
363 }
364 }
365
366 for (i = 0; i < 64; i++) {
367 pic[i] = qdev_get_gpio_in(dev, i);
368 }
369
0f921197
AG
370 if (PPC_INPUT(env) == PPC_FLAGS_INPUT_970) {
371 /* 970 gets a U3 bus */
aee97b84 372 pci_bus = pci_pmac_u3_init(pic, get_system_memory(), get_system_io());
0f921197
AG
373 machine_arch = ARCH_MAC99_U3;
374 } else {
aee97b84 375 pci_bus = pci_pmac_init(pic, get_system_memory(), get_system_io());
0f921197
AG
376 machine_arch = ARCH_MAC99;
377 }
caae6c96
AG
378
379 /* Timebase Frequency */
380 if (kvm_enabled()) {
381 tbfreq = kvmppc_get_tbfreq();
382 } else {
383 tbfreq = TBFREQ;
384 }
385
3cbee15b 386 /* init basic PC hardware */
b39491a8 387 escc_mem = escc_init(0, pic[0x25], pic[0x24],
23c5e4ca 388 serial_hds[0], serial_hds[1], ESCC_CLOCK, 4);
2c9b15ca 389 memory_region_init_alias(escc_bar, NULL, "escc-bar",
5b15f275 390 escc_mem, 0, memory_region_size(escc_mem));
cb457d76 391
d037834a 392 macio = pci_create(pci_bus, -1, TYPE_NEWWORLD_MACIO);
07a7484e 393 dev = DEVICE(macio);
45fa67fb
AF
394 qdev_connect_gpio_out(dev, 0, pic[0x19]); /* CUDA */
395 qdev_connect_gpio_out(dev, 1, pic[0x0d]); /* IDE */
396 qdev_connect_gpio_out(dev, 2, pic[0x02]); /* IDE DMA */
397 qdev_connect_gpio_out(dev, 3, pic[0x0e]); /* IDE */
e13da404 398 qdev_connect_gpio_out(dev, 4, pic[0x03]); /* IDE DMA */
b981289c 399 qdev_prop_set_uint64(dev, "frequency", tbfreq);
45fa67fb 400 macio_init(macio, pic_mem, escc_bar);
07a7484e
AF
401
402 /* We only emulate 2 out of 3 IDE controllers for now */
d8f94e1b 403 ide_drive_get(hd, ARRAY_SIZE(hd));
a0bb2a5f 404
07a7484e
AF
405 macio_ide = MACIO_IDE(object_resolve_path_component(OBJECT(macio),
406 "ide[0]"));
407 macio_ide_init_drives(macio_ide, hd);
408
409 macio_ide = MACIO_IDE(object_resolve_path_component(OBJECT(macio),
410 "ide[1]"));
411 macio_ide_init_drives(macio_ide, &hd[MAX_IDE_DEVS]);
0d92ed30 412
293c867d
AF
413 dev = DEVICE(object_resolve_path_component(OBJECT(macio), "cuda"));
414 adb_bus = qdev_get_child_bus(dev, "adb.0");
415 dev = qdev_create(adb_bus, TYPE_ADB_KEYBOARD);
2e4a7c9c 416 qdev_init_nofail(dev);
293c867d 417 dev = qdev_create(adb_bus, TYPE_ADB_MOUSE);
2e4a7c9c 418 qdev_init_nofail(dev);
45fa67fb 419
f8b6f8ed 420 if ((machine_arch == ARCH_MAC99_U3 && defaults_enabled()) ||
de77a243 421 usb_enabled()) {
afb9a60e 422 pci_create_simple(pci_bus, -1, "pci-ohci");
094b287f
LZ
423 /* U3 needs to use USB for input because Linux doesn't support via-cuda
424 on PPC64 */
425 if (machine_arch == ARCH_MAC99_U3) {
426 usbdevice_create("keyboard");
427 usbdevice_create("mouse");
428 }
a2236d48
AG
429 }
430
a0bb2a5f
BZ
431 pci_vga_init(pci_bus);
432
433 if (graphic_depth != 15 && graphic_depth != 32 && graphic_depth != 8) {
b6b8bd18 434 graphic_depth = 15;
a0bb2a5f
BZ
435 }
436
437 for (i = 0; i < nb_nics; i++) {
438 pci_nic_init_nofail(&nd_table[i], pci_bus, "ne2k_pci", NULL);
439 }
4f3f238b 440
3cbee15b 441 /* The NewWorld NVRAM is not located in the MacIO device */
261265cc
AG
442#ifdef CONFIG_KVM
443 if (kvm_enabled() && getpagesize() > 4096) {
444 /* We can't combine read-write and read-only in a single page, so
445 move the NVRAM out of ROM again for KVM */
446 nvram_addr = 0xFFE00000;
447 }
448#endif
95ed3b7c
AF
449 dev = qdev_create(NULL, TYPE_MACIO_NVRAM);
450 qdev_prop_set_uint32(dev, "size", 0x2000);
451 qdev_prop_set_uint32(dev, "it_shift", 1);
452 qdev_init_nofail(dev);
261265cc 453 sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, nvram_addr);
95ed3b7c 454 nvr = MACIO_NVRAM(dev);
3cbee15b 455 pmac_format_nvram_partition(nvr, 0x2000);
b6b8bd18 456 /* No PCI init: the BIOS will do it */
0aa6a4a2 457
66708822 458 fw_cfg = fw_cfg_init_mem(CFG_ADDR, CFG_ADDR + 2);
70db9222 459 fw_cfg_add_i16(fw_cfg, FW_CFG_MAX_CPUS, (uint16_t)max_cpus);
006f3a48
BS
460 fw_cfg_add_i32(fw_cfg, FW_CFG_ID, 1);
461 fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size);
0f921197 462 fw_cfg_add_i16(fw_cfg, FW_CFG_MACHINE_ID, machine_arch);
513f789f
BS
463 fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_ADDR, kernel_base);
464 fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size);
465 if (kernel_cmdline) {
b9e17a34
AG
466 fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_CMDLINE, cmdline_base);
467 pstrcpy_targphys("cmdline", cmdline_base, TARGET_PAGE_SIZE, kernel_cmdline);
513f789f
BS
468 } else {
469 fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_CMDLINE, 0);
470 }
471 fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_ADDR, initrd_base);
472 fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_SIZE, initrd_size);
473 fw_cfg_add_i16(fw_cfg, FW_CFG_BOOT_DEVICE, ppc_boot_device);
10696b4f
BS
474
475 fw_cfg_add_i16(fw_cfg, FW_CFG_PPC_WIDTH, graphic_width);
476 fw_cfg_add_i16(fw_cfg, FW_CFG_PPC_HEIGHT, graphic_height);
477 fw_cfg_add_i16(fw_cfg, FW_CFG_PPC_DEPTH, graphic_depth);
478
45024f09 479 fw_cfg_add_i32(fw_cfg, FW_CFG_PPC_IS_KVM, kvm_enabled());
dc333cd6
AG
480 if (kvm_enabled()) {
481#ifdef CONFIG_KVM
45024f09
AG
482 uint8_t *hypercall;
483
7267c094 484 hypercall = g_malloc(16);
45024f09
AG
485 kvmppc_get_hypercall(env, hypercall, 16);
486 fw_cfg_add_bytes(fw_cfg, FW_CFG_PPC_KVM_HC, hypercall, 16);
487 fw_cfg_add_i32(fw_cfg, FW_CFG_PPC_KVM_PID, getpid());
dc333cd6 488#endif
dc333cd6 489 }
caae6c96 490 fw_cfg_add_i32(fw_cfg, FW_CFG_PPC_TBFREQ, tbfreq);
a1014f25 491 /* Mac OS X requires a "known good" clock-frequency value; pass it one. */
9d1c1283
BZ
492 fw_cfg_add_i32(fw_cfg, FW_CFG_PPC_CLOCKFREQ, CLOCKFREQ);
493 fw_cfg_add_i32(fw_cfg, FW_CFG_PPC_BUSFREQ, BUSFREQ);
261265cc 494 fw_cfg_add_i32(fw_cfg, FW_CFG_PPC_NVRAM_ADDR, nvram_addr);
dc333cd6 495
513f789f 496 qemu_register_boot_set(fw_cfg_boot_set, fw_cfg);
aae9366a 497}
0aa6a4a2 498
277c7a4d
AG
499static int core99_kvm_type(const char *arg)
500{
501 /* Always force PR KVM */
502 return 2;
503}
504
b1c2fb9b
MA
505static void core99_machine_class_init(ObjectClass *oc, void *data)
506{
507 MachineClass *mc = MACHINE_CLASS(oc);
508
509 mc->name = "mac99";
510 mc->desc = "Mac99 based PowerMAC";
511 mc->init = ppc_core99_init;
512 mc->max_cpus = MAX_CPUS;
513 mc->default_boot_order = "cd";
514 mc->kvm_type = core99_kvm_type;
515}
516
517static const TypeInfo core99_machine_info = {
518 .name = "mac99-machine",
519 .parent = TYPE_MACHINE,
520 .class_init = core99_machine_class_init,
0aa6a4a2 521};
f80f9ec9 522
b1c2fb9b 523static void mac_machine_register_types(void)
f80f9ec9 524{
b1c2fb9b 525 type_register_static(&core99_machine_info);
f80f9ec9
AL
526}
527
b1c2fb9b 528type_init(mac_machine_register_types)