]> git.proxmox.com Git - mirror_qemu.git/blame - hw/ppc/pnv.c
ppc/pnv: lpc: fix OPB address ranges
[mirror_qemu.git] / hw / ppc / pnv.c
CommitLineData
9e933f4a
BH
1/*
2 * QEMU PowerPC PowerNV machine model
3 *
4 * Copyright (c) 2016, IBM Corporation.
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
18 */
19
20#include "qemu/osdep.h"
fc6b3cf9 21#include "qemu/units.h"
9e933f4a
BH
22#include "qapi/error.h"
23#include "sysemu/sysemu.h"
24#include "sysemu/numa.h"
d2528bdc 25#include "sysemu/cpus.h"
9e933f4a 26#include "hw/hw.h"
fcf5ef2a 27#include "target/ppc/cpu.h"
9e933f4a
BH
28#include "qemu/log.h"
29#include "hw/ppc/fdt.h"
30#include "hw/ppc/ppc.h"
31#include "hw/ppc/pnv.h"
d2fd9612 32#include "hw/ppc/pnv_core.h"
9e933f4a
BH
33#include "hw/loader.h"
34#include "exec/address-spaces.h"
e997040e 35#include "qapi/visitor.h"
47fea43a
CLG
36#include "monitor/monitor.h"
37#include "hw/intc/intc.h"
aeaef83d 38#include "hw/ipmi/ipmi.h"
58969eee 39#include "target/ppc/mmu-hash64.h"
9e933f4a 40
36fc6f08 41#include "hw/ppc/xics.h"
967b7523
CLG
42#include "hw/ppc/pnv_xscom.h"
43
3495b6b6
CLG
44#include "hw/isa/isa.h"
45#include "hw/char/serial.h"
46#include "hw/timer/mc146818rtc.h"
47
9e933f4a
BH
48#include <libfdt.h>
49
b268a616 50#define FDT_MAX_SIZE (1 * MiB)
9e933f4a
BH
51
52#define FW_FILE_NAME "skiboot.lid"
53#define FW_LOAD_ADDR 0x0
b268a616 54#define FW_MAX_SIZE (4 * MiB)
9e933f4a
BH
55
56#define KERNEL_LOAD_ADDR 0x20000000
b45b56ba 57#define KERNEL_MAX_SIZE (256 * MiB)
fef592f9 58#define INITRD_LOAD_ADDR 0x60000000
584ea7e7 59#define INITRD_MAX_SIZE (256 * MiB)
9e933f4a 60
40abf43f
IM
61static const char *pnv_chip_core_typename(const PnvChip *o)
62{
63 const char *chip_type = object_class_get_name(object_get_class(OBJECT(o)));
64 int len = strlen(chip_type) - strlen(PNV_CHIP_TYPE_SUFFIX);
65 char *s = g_strdup_printf(PNV_CORE_TYPE_NAME("%.*s"), len, chip_type);
66 const char *core_type = object_class_get_name(object_class_by_name(s));
67 g_free(s);
68 return core_type;
69}
70
9e933f4a
BH
71/*
72 * On Power Systems E880 (POWER8), the max cpus (threads) should be :
73 * 4 * 4 sockets * 12 cores * 8 threads = 1536
74 * Let's make it 2^11
75 */
76#define MAX_CPUS 2048
77
78/*
79 * Memory nodes are created by hostboot, one for each range of memory
80 * that has a different "affinity". In practice, it means one range
81 * per chip.
82 */
b168a138 83static void pnv_dt_memory(void *fdt, int chip_id, hwaddr start, hwaddr size)
9e933f4a
BH
84{
85 char *mem_name;
86 uint64_t mem_reg_property[2];
87 int off;
88
89 mem_reg_property[0] = cpu_to_be64(start);
90 mem_reg_property[1] = cpu_to_be64(size);
91
92 mem_name = g_strdup_printf("memory@%"HWADDR_PRIx, start);
93 off = fdt_add_subnode(fdt, 0, mem_name);
94 g_free(mem_name);
95
96 _FDT((fdt_setprop_string(fdt, off, "device_type", "memory")));
97 _FDT((fdt_setprop(fdt, off, "reg", mem_reg_property,
98 sizeof(mem_reg_property))));
99 _FDT((fdt_setprop_cell(fdt, off, "ibm,chip-id", chip_id)));
100}
101
d2fd9612
CLG
102static int get_cpus_node(void *fdt)
103{
104 int cpus_offset = fdt_path_offset(fdt, "/cpus");
105
106 if (cpus_offset < 0) {
a4f3885c 107 cpus_offset = fdt_add_subnode(fdt, 0, "cpus");
d2fd9612
CLG
108 if (cpus_offset) {
109 _FDT((fdt_setprop_cell(fdt, cpus_offset, "#address-cells", 0x1)));
110 _FDT((fdt_setprop_cell(fdt, cpus_offset, "#size-cells", 0x0)));
111 }
112 }
113 _FDT(cpus_offset);
114 return cpus_offset;
115}
116
117/*
118 * The PowerNV cores (and threads) need to use real HW ids and not an
119 * incremental index like it has been done on other platforms. This HW
120 * id is stored in the CPU PIR, it is used to create cpu nodes in the
121 * device tree, used in XSCOM to address cores and in interrupt
122 * servers.
123 */
b168a138 124static void pnv_dt_core(PnvChip *chip, PnvCore *pc, void *fdt)
d2fd9612 125{
08304a86
DG
126 PowerPCCPU *cpu = pc->threads[0];
127 CPUState *cs = CPU(cpu);
d2fd9612 128 DeviceClass *dc = DEVICE_GET_CLASS(cs);
8bd9530e 129 int smt_threads = CPU_CORE(pc)->nr_threads;
d2fd9612
CLG
130 CPUPPCState *env = &cpu->env;
131 PowerPCCPUClass *pcc = POWERPC_CPU_GET_CLASS(cs);
132 uint32_t servers_prop[smt_threads];
133 int i;
134 uint32_t segs[] = {cpu_to_be32(28), cpu_to_be32(40),
135 0xffffffff, 0xffffffff};
136 uint32_t tbfreq = PNV_TIMEBASE_FREQ;
137 uint32_t cpufreq = 1000000000;
138 uint32_t page_sizes_prop[64];
139 size_t page_sizes_prop_size;
140 const uint8_t pa_features[] = { 24, 0,
141 0xf6, 0x3f, 0xc7, 0xc0, 0x80, 0xf0,
142 0x80, 0x00, 0x00, 0x00, 0x00, 0x00,
143 0x00, 0x00, 0x00, 0x00, 0x80, 0x00,
144 0x80, 0x00, 0x80, 0x00, 0x80, 0x00 };
145 int offset;
146 char *nodename;
147 int cpus_offset = get_cpus_node(fdt);
148
149 nodename = g_strdup_printf("%s@%x", dc->fw_name, pc->pir);
150 offset = fdt_add_subnode(fdt, cpus_offset, nodename);
151 _FDT(offset);
152 g_free(nodename);
153
154 _FDT((fdt_setprop_cell(fdt, offset, "ibm,chip-id", chip->chip_id)));
155
156 _FDT((fdt_setprop_cell(fdt, offset, "reg", pc->pir)));
157 _FDT((fdt_setprop_cell(fdt, offset, "ibm,pir", pc->pir)));
158 _FDT((fdt_setprop_string(fdt, offset, "device_type", "cpu")));
159
160 _FDT((fdt_setprop_cell(fdt, offset, "cpu-version", env->spr[SPR_PVR])));
161 _FDT((fdt_setprop_cell(fdt, offset, "d-cache-block-size",
162 env->dcache_line_size)));
163 _FDT((fdt_setprop_cell(fdt, offset, "d-cache-line-size",
164 env->dcache_line_size)));
165 _FDT((fdt_setprop_cell(fdt, offset, "i-cache-block-size",
166 env->icache_line_size)));
167 _FDT((fdt_setprop_cell(fdt, offset, "i-cache-line-size",
168 env->icache_line_size)));
169
170 if (pcc->l1_dcache_size) {
171 _FDT((fdt_setprop_cell(fdt, offset, "d-cache-size",
172 pcc->l1_dcache_size)));
173 } else {
3dc6f869 174 warn_report("Unknown L1 dcache size for cpu");
d2fd9612
CLG
175 }
176 if (pcc->l1_icache_size) {
177 _FDT((fdt_setprop_cell(fdt, offset, "i-cache-size",
178 pcc->l1_icache_size)));
179 } else {
3dc6f869 180 warn_report("Unknown L1 icache size for cpu");
d2fd9612
CLG
181 }
182
183 _FDT((fdt_setprop_cell(fdt, offset, "timebase-frequency", tbfreq)));
184 _FDT((fdt_setprop_cell(fdt, offset, "clock-frequency", cpufreq)));
67d7d66f 185 _FDT((fdt_setprop_cell(fdt, offset, "ibm,slb-size", cpu->hash64_opts->slb_size)));
d2fd9612
CLG
186 _FDT((fdt_setprop_string(fdt, offset, "status", "okay")));
187 _FDT((fdt_setprop(fdt, offset, "64-bit", NULL, 0)));
188
189 if (env->spr_cb[SPR_PURR].oea_read) {
190 _FDT((fdt_setprop(fdt, offset, "ibm,purr", NULL, 0)));
191 }
192
58969eee 193 if (ppc_hash64_has(cpu, PPC_HASH64_1TSEG)) {
d2fd9612
CLG
194 _FDT((fdt_setprop(fdt, offset, "ibm,processor-segment-sizes",
195 segs, sizeof(segs))));
196 }
197
198 /* Advertise VMX/VSX (vector extensions) if available
199 * 0 / no property == no vector extensions
200 * 1 == VMX / Altivec available
201 * 2 == VSX available */
202 if (env->insns_flags & PPC_ALTIVEC) {
203 uint32_t vmx = (env->insns_flags2 & PPC2_VSX) ? 2 : 1;
204
205 _FDT((fdt_setprop_cell(fdt, offset, "ibm,vmx", vmx)));
206 }
207
208 /* Advertise DFP (Decimal Floating Point) if available
209 * 0 / no property == no DFP
210 * 1 == DFP available */
211 if (env->insns_flags2 & PPC2_DFP) {
212 _FDT((fdt_setprop_cell(fdt, offset, "ibm,dfp", 1)));
213 }
214
644a2c99
DG
215 page_sizes_prop_size = ppc_create_page_sizes_prop(cpu, page_sizes_prop,
216 sizeof(page_sizes_prop));
d2fd9612
CLG
217 if (page_sizes_prop_size) {
218 _FDT((fdt_setprop(fdt, offset, "ibm,segment-page-sizes",
219 page_sizes_prop, page_sizes_prop_size)));
220 }
221
222 _FDT((fdt_setprop(fdt, offset, "ibm,pa-features",
223 pa_features, sizeof(pa_features))));
224
d2fd9612
CLG
225 /* Build interrupt servers properties */
226 for (i = 0; i < smt_threads; i++) {
227 servers_prop[i] = cpu_to_be32(pc->pir + i);
228 }
229 _FDT((fdt_setprop(fdt, offset, "ibm,ppc-interrupt-server#s",
230 servers_prop, sizeof(servers_prop))));
231}
232
b168a138
CLG
233static void pnv_dt_icp(PnvChip *chip, void *fdt, uint32_t pir,
234 uint32_t nr_threads)
bf5615e7
CLG
235{
236 uint64_t addr = PNV_ICP_BASE(chip) | (pir << 12);
237 char *name;
238 const char compat[] = "IBM,power8-icp\0IBM,ppc-xicp";
239 uint32_t irange[2], i, rsize;
240 uint64_t *reg;
241 int offset;
242
243 irange[0] = cpu_to_be32(pir);
244 irange[1] = cpu_to_be32(nr_threads);
245
246 rsize = sizeof(uint64_t) * 2 * nr_threads;
247 reg = g_malloc(rsize);
248 for (i = 0; i < nr_threads; i++) {
249 reg[i * 2] = cpu_to_be64(addr | ((pir + i) * 0x1000));
250 reg[i * 2 + 1] = cpu_to_be64(0x1000);
251 }
252
253 name = g_strdup_printf("interrupt-controller@%"PRIX64, addr);
254 offset = fdt_add_subnode(fdt, 0, name);
255 _FDT(offset);
256 g_free(name);
257
258 _FDT((fdt_setprop(fdt, offset, "compatible", compat, sizeof(compat))));
259 _FDT((fdt_setprop(fdt, offset, "reg", reg, rsize)));
260 _FDT((fdt_setprop_string(fdt, offset, "device_type",
261 "PowerPC-External-Interrupt-Presentation")));
262 _FDT((fdt_setprop(fdt, offset, "interrupt-controller", NULL, 0)));
263 _FDT((fdt_setprop(fdt, offset, "ibm,interrupt-server-ranges",
264 irange, sizeof(irange))));
265 _FDT((fdt_setprop_cell(fdt, offset, "#interrupt-cells", 1)));
266 _FDT((fdt_setprop_cell(fdt, offset, "#address-cells", 0)));
267 g_free(reg);
268}
269
eb859a27 270static void pnv_chip_power8_dt_populate(PnvChip *chip, void *fdt)
e997040e 271{
40abf43f 272 const char *typename = pnv_chip_core_typename(chip);
d2fd9612
CLG
273 size_t typesize = object_type_get_instance_size(typename);
274 int i;
275
b168a138 276 pnv_dt_xscom(chip, fdt, 0);
967b7523 277
d2fd9612
CLG
278 for (i = 0; i < chip->nr_cores; i++) {
279 PnvCore *pnv_core = PNV_CORE(chip->cores + i * typesize);
280
b168a138 281 pnv_dt_core(chip, pnv_core, fdt);
bf5615e7
CLG
282
283 /* Interrupt Control Presenters (ICP). One per core. */
b168a138 284 pnv_dt_icp(chip, fdt, pnv_core->pir, CPU_CORE(pnv_core)->nr_threads);
d2fd9612
CLG
285 }
286
e997040e 287 if (chip->ram_size) {
b168a138 288 pnv_dt_memory(fdt, chip->chip_id, chip->ram_start, chip->ram_size);
e997040e
CLG
289 }
290}
291
eb859a27
CLG
292static void pnv_chip_power9_dt_populate(PnvChip *chip, void *fdt)
293{
294 const char *typename = pnv_chip_core_typename(chip);
295 size_t typesize = object_type_get_instance_size(typename);
296 int i;
297
298 pnv_dt_xscom(chip, fdt, 0);
299
300 for (i = 0; i < chip->nr_cores; i++) {
301 PnvCore *pnv_core = PNV_CORE(chip->cores + i * typesize);
302
303 pnv_dt_core(chip, pnv_core, fdt);
304 }
305
306 if (chip->ram_size) {
307 pnv_dt_memory(fdt, chip->chip_id, chip->ram_start, chip->ram_size);
308 }
309}
310
b168a138 311static void pnv_dt_rtc(ISADevice *d, void *fdt, int lpc_off)
c5ffdcae
CLG
312{
313 uint32_t io_base = d->ioport_id;
314 uint32_t io_regs[] = {
315 cpu_to_be32(1),
316 cpu_to_be32(io_base),
317 cpu_to_be32(2)
318 };
319 char *name;
320 int node;
321
322 name = g_strdup_printf("%s@i%x", qdev_fw_name(DEVICE(d)), io_base);
323 node = fdt_add_subnode(fdt, lpc_off, name);
324 _FDT(node);
325 g_free(name);
326
327 _FDT((fdt_setprop(fdt, node, "reg", io_regs, sizeof(io_regs))));
328 _FDT((fdt_setprop_string(fdt, node, "compatible", "pnpPNP,b00")));
329}
330
b168a138 331static void pnv_dt_serial(ISADevice *d, void *fdt, int lpc_off)
cb228f5a
CLG
332{
333 const char compatible[] = "ns16550\0pnpPNP,501";
334 uint32_t io_base = d->ioport_id;
335 uint32_t io_regs[] = {
336 cpu_to_be32(1),
337 cpu_to_be32(io_base),
338 cpu_to_be32(8)
339 };
340 char *name;
341 int node;
342
343 name = g_strdup_printf("%s@i%x", qdev_fw_name(DEVICE(d)), io_base);
344 node = fdt_add_subnode(fdt, lpc_off, name);
345 _FDT(node);
346 g_free(name);
347
348 _FDT((fdt_setprop(fdt, node, "reg", io_regs, sizeof(io_regs))));
349 _FDT((fdt_setprop(fdt, node, "compatible", compatible,
350 sizeof(compatible))));
351
352 _FDT((fdt_setprop_cell(fdt, node, "clock-frequency", 1843200)));
353 _FDT((fdt_setprop_cell(fdt, node, "current-speed", 115200)));
354 _FDT((fdt_setprop_cell(fdt, node, "interrupts", d->isairq[0])));
355 _FDT((fdt_setprop_cell(fdt, node, "interrupt-parent",
356 fdt_get_phandle(fdt, lpc_off))));
357
358 /* This is needed by Linux */
359 _FDT((fdt_setprop_string(fdt, node, "device_type", "serial")));
360}
361
b168a138 362static void pnv_dt_ipmi_bt(ISADevice *d, void *fdt, int lpc_off)
04f6c8b2
CLG
363{
364 const char compatible[] = "bt\0ipmi-bt";
365 uint32_t io_base;
366 uint32_t io_regs[] = {
367 cpu_to_be32(1),
368 0, /* 'io_base' retrieved from the 'ioport' property of 'isa-ipmi-bt' */
369 cpu_to_be32(3)
370 };
371 uint32_t irq;
372 char *name;
373 int node;
374
375 io_base = object_property_get_int(OBJECT(d), "ioport", &error_fatal);
376 io_regs[1] = cpu_to_be32(io_base);
377
378 irq = object_property_get_int(OBJECT(d), "irq", &error_fatal);
379
380 name = g_strdup_printf("%s@i%x", qdev_fw_name(DEVICE(d)), io_base);
381 node = fdt_add_subnode(fdt, lpc_off, name);
382 _FDT(node);
383 g_free(name);
384
7032d92a
CLG
385 _FDT((fdt_setprop(fdt, node, "reg", io_regs, sizeof(io_regs))));
386 _FDT((fdt_setprop(fdt, node, "compatible", compatible,
387 sizeof(compatible))));
04f6c8b2
CLG
388
389 /* Mark it as reserved to avoid Linux trying to claim it */
390 _FDT((fdt_setprop_string(fdt, node, "status", "reserved")));
391 _FDT((fdt_setprop_cell(fdt, node, "interrupts", irq)));
392 _FDT((fdt_setprop_cell(fdt, node, "interrupt-parent",
393 fdt_get_phandle(fdt, lpc_off))));
394}
395
e7a3fee3
CLG
396typedef struct ForeachPopulateArgs {
397 void *fdt;
398 int offset;
399} ForeachPopulateArgs;
400
b168a138 401static int pnv_dt_isa_device(DeviceState *dev, void *opaque)
e7a3fee3 402{
c5ffdcae
CLG
403 ForeachPopulateArgs *args = opaque;
404 ISADevice *d = ISA_DEVICE(dev);
405
406 if (object_dynamic_cast(OBJECT(dev), TYPE_MC146818_RTC)) {
b168a138 407 pnv_dt_rtc(d, args->fdt, args->offset);
cb228f5a 408 } else if (object_dynamic_cast(OBJECT(dev), TYPE_ISA_SERIAL)) {
b168a138 409 pnv_dt_serial(d, args->fdt, args->offset);
04f6c8b2 410 } else if (object_dynamic_cast(OBJECT(dev), "isa-ipmi-bt")) {
b168a138 411 pnv_dt_ipmi_bt(d, args->fdt, args->offset);
c5ffdcae
CLG
412 } else {
413 error_report("unknown isa device %s@i%x", qdev_fw_name(dev),
414 d->ioport_id);
415 }
416
e7a3fee3
CLG
417 return 0;
418}
419
bb7ab95c 420static int pnv_chip_isa_offset(PnvChip *chip, void *fdt)
e7a3fee3 421{
bb7ab95c
CLG
422 char *name;
423 int offset;
424
425 name = g_strdup_printf("/xscom@%" PRIx64 "/isa@%x",
426 (uint64_t) PNV_XSCOM_BASE(chip), PNV_XSCOM_LPC_BASE);
427 offset = fdt_path_offset(fdt, name);
428 g_free(name);
429 return offset;
430}
431
432/* The default LPC bus of a multichip system is on chip 0. It's
433 * recognized by the firmware (skiboot) using a "primary" property.
434 */
435static void pnv_dt_isa(PnvMachineState *pnv, void *fdt)
436{
437 int isa_offset = pnv_chip_isa_offset(pnv->chips[0], fdt);
e7a3fee3
CLG
438 ForeachPopulateArgs args = {
439 .fdt = fdt,
bb7ab95c 440 .offset = isa_offset,
e7a3fee3
CLG
441 };
442
bb7ab95c
CLG
443 _FDT((fdt_setprop(fdt, isa_offset, "primary", NULL, 0)));
444
e7a3fee3
CLG
445 /* ISA devices are not necessarily parented to the ISA bus so we
446 * can not use object_child_foreach() */
bb7ab95c
CLG
447 qbus_walk_children(BUS(pnv->isa_bus), pnv_dt_isa_device, NULL, NULL, NULL,
448 &args);
e7a3fee3
CLG
449}
450
b168a138 451static void *pnv_dt_create(MachineState *machine)
9e933f4a
BH
452{
453 const char plat_compat[] = "qemu,powernv\0ibm,powernv";
b168a138 454 PnvMachineState *pnv = PNV_MACHINE(machine);
9e933f4a
BH
455 void *fdt;
456 char *buf;
457 int off;
e997040e 458 int i;
9e933f4a
BH
459
460 fdt = g_malloc0(FDT_MAX_SIZE);
461 _FDT((fdt_create_empty_tree(fdt, FDT_MAX_SIZE)));
462
463 /* Root node */
464 _FDT((fdt_setprop_cell(fdt, 0, "#address-cells", 0x2)));
465 _FDT((fdt_setprop_cell(fdt, 0, "#size-cells", 0x2)));
466 _FDT((fdt_setprop_string(fdt, 0, "model",
467 "IBM PowerNV (emulated by qemu)")));
468 _FDT((fdt_setprop(fdt, 0, "compatible", plat_compat,
469 sizeof(plat_compat))));
470
471 buf = qemu_uuid_unparse_strdup(&qemu_uuid);
472 _FDT((fdt_setprop_string(fdt, 0, "vm,uuid", buf)));
473 if (qemu_uuid_set) {
474 _FDT((fdt_property_string(fdt, "system-id", buf)));
475 }
476 g_free(buf);
477
478 off = fdt_add_subnode(fdt, 0, "chosen");
479 if (machine->kernel_cmdline) {
480 _FDT((fdt_setprop_string(fdt, off, "bootargs",
481 machine->kernel_cmdline)));
482 }
483
484 if (pnv->initrd_size) {
485 uint32_t start_prop = cpu_to_be32(pnv->initrd_base);
486 uint32_t end_prop = cpu_to_be32(pnv->initrd_base + pnv->initrd_size);
487
488 _FDT((fdt_setprop(fdt, off, "linux,initrd-start",
489 &start_prop, sizeof(start_prop))));
490 _FDT((fdt_setprop(fdt, off, "linux,initrd-end",
491 &end_prop, sizeof(end_prop))));
492 }
493
e997040e
CLG
494 /* Populate device tree for each chip */
495 for (i = 0; i < pnv->num_chips; i++) {
eb859a27 496 PNV_CHIP_GET_CLASS(pnv->chips[i])->dt_populate(pnv->chips[i], fdt);
e997040e 497 }
e7a3fee3
CLG
498
499 /* Populate ISA devices on chip 0 */
bb7ab95c 500 pnv_dt_isa(pnv, fdt);
aeaef83d
CLG
501
502 if (pnv->bmc) {
b168a138 503 pnv_dt_bmc_sensors(pnv->bmc, fdt);
aeaef83d
CLG
504 }
505
9e933f4a
BH
506 return fdt;
507}
508
bce0b691
CLG
509static void pnv_powerdown_notify(Notifier *n, void *opaque)
510{
b168a138 511 PnvMachineState *pnv = PNV_MACHINE(qdev_get_machine());
bce0b691
CLG
512
513 if (pnv->bmc) {
514 pnv_bmc_powerdown(pnv->bmc);
515 }
516}
517
b168a138 518static void pnv_reset(void)
9e933f4a
BH
519{
520 MachineState *machine = MACHINE(qdev_get_machine());
b168a138 521 PnvMachineState *pnv = PNV_MACHINE(machine);
9e933f4a 522 void *fdt;
aeaef83d 523 Object *obj;
9e933f4a
BH
524
525 qemu_devices_reset();
526
aeaef83d
CLG
527 /* OpenPOWER systems have a BMC, which can be defined on the
528 * command line with:
529 *
530 * -device ipmi-bmc-sim,id=bmc0
531 *
532 * This is the internal simulator but it could also be an external
533 * BMC.
534 */
a1a636b8 535 obj = object_resolve_path_type("", "ipmi-bmc-sim", NULL);
aeaef83d
CLG
536 if (obj) {
537 pnv->bmc = IPMI_BMC(obj);
538 }
539
b168a138 540 fdt = pnv_dt_create(machine);
9e933f4a
BH
541
542 /* Pack resulting tree */
543 _FDT((fdt_pack(fdt)));
544
545 cpu_physical_memory_write(PNV_FDT_ADDR, fdt, fdt_totalsize(fdt));
546}
547
04026890 548static ISABus *pnv_chip_power8_isa_create(PnvChip *chip, Error **errp)
3495b6b6 549{
77864267
CLG
550 Pnv8Chip *chip8 = PNV8_CHIP(chip);
551 return pnv_lpc_isa_create(&chip8->lpc, true, errp);
04026890 552}
3495b6b6 553
04026890
CLG
554static ISABus *pnv_chip_power8nvl_isa_create(PnvChip *chip, Error **errp)
555{
77864267
CLG
556 Pnv8Chip *chip8 = PNV8_CHIP(chip);
557 return pnv_lpc_isa_create(&chip8->lpc, false, errp);
04026890 558}
3495b6b6 559
04026890
CLG
560static ISABus *pnv_chip_power9_isa_create(PnvChip *chip, Error **errp)
561{
562 return NULL;
563}
3495b6b6 564
04026890
CLG
565static ISABus *pnv_isa_create(PnvChip *chip, Error **errp)
566{
567 return PNV_CHIP_GET_CLASS(chip)->isa_create(chip, errp);
3495b6b6
CLG
568}
569
d8e4aad5
CLG
570static void pnv_chip_power8_pic_print_info(PnvChip *chip, Monitor *mon)
571{
572 Pnv8Chip *chip8 = PNV8_CHIP(chip);
573
574 ics_pic_print_info(&chip8->psi.ics, mon);
575}
576
577static void pnv_chip_power9_pic_print_info(PnvChip *chip, Monitor *mon)
578{
579 Pnv9Chip *chip9 = PNV9_CHIP(chip);
580
581 pnv_xive_pic_print_info(&chip9->xive, mon);
c38536bc 582 pnv_psi_pic_print_info(&chip9->psi, mon);
d8e4aad5
CLG
583}
584
b168a138 585static void pnv_init(MachineState *machine)
9e933f4a 586{
b168a138 587 PnvMachineState *pnv = PNV_MACHINE(machine);
9e933f4a
BH
588 MemoryRegion *ram;
589 char *fw_filename;
590 long fw_size;
e997040e
CLG
591 int i;
592 char *chip_typename;
9e933f4a
BH
593
594 /* allocate RAM */
d23b6caa 595 if (machine->ram_size < (1 * GiB)) {
3dc6f869 596 warn_report("skiboot may not work with < 1GB of RAM");
9e933f4a
BH
597 }
598
599 ram = g_new(MemoryRegion, 1);
b168a138 600 memory_region_allocate_system_memory(ram, NULL, "pnv.ram",
9e933f4a
BH
601 machine->ram_size);
602 memory_region_add_subregion(get_system_memory(), 0, ram);
603
604 /* load skiboot firmware */
605 if (bios_name == NULL) {
606 bios_name = FW_FILE_NAME;
607 }
608
609 fw_filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
15fcedb2
CLG
610 if (!fw_filename) {
611 error_report("Could not find OPAL firmware '%s'", bios_name);
612 exit(1);
613 }
9e933f4a
BH
614
615 fw_size = load_image_targphys(fw_filename, FW_LOAD_ADDR, FW_MAX_SIZE);
616 if (fw_size < 0) {
15fcedb2 617 error_report("Could not load OPAL firmware '%s'", fw_filename);
9e933f4a
BH
618 exit(1);
619 }
620 g_free(fw_filename);
621
622 /* load kernel */
623 if (machine->kernel_filename) {
624 long kernel_size;
625
626 kernel_size = load_image_targphys(machine->kernel_filename,
b45b56ba 627 KERNEL_LOAD_ADDR, KERNEL_MAX_SIZE);
9e933f4a 628 if (kernel_size < 0) {
802fc7ab 629 error_report("Could not load kernel '%s'",
7c6e8797 630 machine->kernel_filename);
9e933f4a
BH
631 exit(1);
632 }
633 }
634
635 /* load initrd */
636 if (machine->initrd_filename) {
637 pnv->initrd_base = INITRD_LOAD_ADDR;
638 pnv->initrd_size = load_image_targphys(machine->initrd_filename,
584ea7e7 639 pnv->initrd_base, INITRD_MAX_SIZE);
9e933f4a 640 if (pnv->initrd_size < 0) {
802fc7ab 641 error_report("Could not load initial ram disk '%s'",
9e933f4a
BH
642 machine->initrd_filename);
643 exit(1);
644 }
645 }
e997040e 646
e997040e 647 /* Create the processor chips */
4a12c699 648 i = strlen(machine->cpu_type) - strlen(POWERPC_CPU_TYPE_SUFFIX);
7fd544d8 649 chip_typename = g_strdup_printf(PNV_CHIP_TYPE_NAME("%.*s"),
4a12c699 650 i, machine->cpu_type);
e997040e 651 if (!object_class_by_name(chip_typename)) {
4a12c699
IM
652 error_report("invalid CPU model '%.*s' for %s machine",
653 i, machine->cpu_type, MACHINE_GET_CLASS(machine)->name);
e997040e
CLG
654 exit(1);
655 }
656
657 pnv->chips = g_new0(PnvChip *, pnv->num_chips);
658 for (i = 0; i < pnv->num_chips; i++) {
659 char chip_name[32];
660 Object *chip = object_new(chip_typename);
661
662 pnv->chips[i] = PNV_CHIP(chip);
663
664 /* TODO: put all the memory in one node on chip 0 until we find a
665 * way to specify different ranges for each chip
666 */
667 if (i == 0) {
668 object_property_set_int(chip, machine->ram_size, "ram-size",
669 &error_fatal);
670 }
671
672 snprintf(chip_name, sizeof(chip_name), "chip[%d]", PNV_CHIP_HWID(i));
673 object_property_add_child(OBJECT(pnv), chip_name, chip, &error_fatal);
674 object_property_set_int(chip, PNV_CHIP_HWID(i), "chip-id",
675 &error_fatal);
397a79e7 676 object_property_set_int(chip, smp_cores, "nr-cores", &error_fatal);
e997040e
CLG
677 object_property_set_bool(chip, true, "realized", &error_fatal);
678 }
679 g_free(chip_typename);
3495b6b6
CLG
680
681 /* Instantiate ISA bus on chip 0 */
04026890 682 pnv->isa_bus = pnv_isa_create(pnv->chips[0], &error_fatal);
3495b6b6
CLG
683
684 /* Create serial port */
def337ff 685 serial_hds_isa_init(pnv->isa_bus, 0, MAX_ISA_SERIAL_PORTS);
3495b6b6
CLG
686
687 /* Create an RTC ISA device too */
6c646a11 688 mc146818_rtc_init(pnv->isa_bus, 2000, NULL);
bce0b691
CLG
689
690 /* OpenPOWER systems use a IPMI SEL Event message to notify the
691 * host to powerdown */
692 pnv->powerdown_notifier.notify = pnv_powerdown_notify;
693 qemu_register_powerdown_notifier(&pnv->powerdown_notifier);
e997040e
CLG
694}
695
631adaff
CLG
696/*
697 * 0:21 Reserved - Read as zeros
698 * 22:24 Chip ID
699 * 25:28 Core number
700 * 29:31 Thread ID
701 */
702static uint32_t pnv_chip_core_pir_p8(PnvChip *chip, uint32_t core_id)
703{
704 return (chip->chip_id << 7) | (core_id << 3);
705}
706
8fa1f4ef
CLG
707static void pnv_chip_power8_intc_create(PnvChip *chip, PowerPCCPU *cpu,
708 Error **errp)
d35aefa9 709{
8fa1f4ef
CLG
710 Error *local_err = NULL;
711 Object *obj;
8907fc25 712 PnvCPUState *pnv_cpu = pnv_cpu_state(cpu);
8fa1f4ef
CLG
713
714 obj = icp_create(OBJECT(cpu), TYPE_PNV_ICP, XICS_FABRIC(qdev_get_machine()),
715 &local_err);
716 if (local_err) {
717 error_propagate(errp, local_err);
718 return;
719 }
720
956b8f46 721 pnv_cpu->intc = obj;
d35aefa9
CLG
722}
723
631adaff
CLG
724/*
725 * 0:48 Reserved - Read as zeroes
726 * 49:52 Node ID
727 * 53:55 Chip ID
728 * 56 Reserved - Read as zero
729 * 57:61 Core number
730 * 62:63 Thread ID
731 *
732 * We only care about the lower bits. uint32_t is fine for the moment.
733 */
734static uint32_t pnv_chip_core_pir_p9(PnvChip *chip, uint32_t core_id)
735{
736 return (chip->chip_id << 8) | (core_id << 2);
737}
738
8fa1f4ef
CLG
739static void pnv_chip_power9_intc_create(PnvChip *chip, PowerPCCPU *cpu,
740 Error **errp)
d35aefa9 741{
2dfa91a2
CLG
742 Pnv9Chip *chip9 = PNV9_CHIP(chip);
743 Error *local_err = NULL;
744 Object *obj;
745 PnvCPUState *pnv_cpu = pnv_cpu_state(cpu);
746
747 /*
748 * The core creates its interrupt presenter but the XIVE interrupt
749 * controller object is initialized afterwards. Hopefully, it's
750 * only used at runtime.
751 */
752 obj = xive_tctx_create(OBJECT(cpu), XIVE_ROUTER(&chip9->xive), errp);
753 if (local_err) {
754 error_propagate(errp, local_err);
755 return;
756 }
757
758 pnv_cpu->intc = obj;
d35aefa9
CLG
759}
760
397a79e7
CLG
761/* Allowed core identifiers on a POWER8 Processor Chip :
762 *
763 * <EX0 reserved>
764 * EX1 - Venice only
765 * EX2 - Venice only
766 * EX3 - Venice only
767 * EX4
768 * EX5
769 * EX6
770 * <EX7,8 reserved> <reserved>
771 * EX9 - Venice only
772 * EX10 - Venice only
773 * EX11 - Venice only
774 * EX12
775 * EX13
776 * EX14
777 * <EX15 reserved>
778 */
779#define POWER8E_CORE_MASK (0x7070ull)
780#define POWER8_CORE_MASK (0x7e7eull)
781
782/*
09279d7e 783 * POWER9 has 24 cores, ids starting at 0x0
397a79e7 784 */
09279d7e 785#define POWER9_CORE_MASK (0xffffffffffffffull)
397a79e7 786
77864267
CLG
787static void pnv_chip_power8_instance_init(Object *obj)
788{
789 Pnv8Chip *chip8 = PNV8_CHIP(obj);
790
f6d4dca8 791 object_initialize_child(obj, "psi", &chip8->psi, sizeof(chip8->psi),
ae856055 792 TYPE_PNV8_PSI, &error_abort, NULL);
77864267
CLG
793 object_property_add_const_link(OBJECT(&chip8->psi), "xics",
794 OBJECT(qdev_get_machine()), &error_abort);
795
f6d4dca8
TH
796 object_initialize_child(obj, "lpc", &chip8->lpc, sizeof(chip8->lpc),
797 TYPE_PNV_LPC, &error_abort, NULL);
77864267
CLG
798 object_property_add_const_link(OBJECT(&chip8->lpc), "psi",
799 OBJECT(&chip8->psi), &error_abort);
800
f6d4dca8
TH
801 object_initialize_child(obj, "occ", &chip8->occ, sizeof(chip8->occ),
802 TYPE_PNV_OCC, &error_abort, NULL);
77864267
CLG
803 object_property_add_const_link(OBJECT(&chip8->occ), "psi",
804 OBJECT(&chip8->psi), &error_abort);
805}
806
807static void pnv_chip_icp_realize(Pnv8Chip *chip8, Error **errp)
808 {
809 PnvChip *chip = PNV_CHIP(chip8);
810 PnvChipClass *pcc = PNV_CHIP_GET_CLASS(chip);
811 const char *typename = pnv_chip_core_typename(chip);
812 size_t typesize = object_type_get_instance_size(typename);
813 int i, j;
814 char *name;
815 XICSFabric *xi = XICS_FABRIC(qdev_get_machine());
816
817 name = g_strdup_printf("icp-%x", chip->chip_id);
818 memory_region_init(&chip8->icp_mmio, OBJECT(chip), name, PNV_ICP_SIZE);
819 sysbus_init_mmio(SYS_BUS_DEVICE(chip), &chip8->icp_mmio);
820 g_free(name);
821
822 sysbus_mmio_map(SYS_BUS_DEVICE(chip), 1, PNV_ICP_BASE(chip));
823
824 /* Map the ICP registers for each thread */
825 for (i = 0; i < chip->nr_cores; i++) {
826 PnvCore *pnv_core = PNV_CORE(chip->cores + i * typesize);
827 int core_hwid = CPU_CORE(pnv_core)->core_id;
828
829 for (j = 0; j < CPU_CORE(pnv_core)->nr_threads; j++) {
830 uint32_t pir = pcc->core_pir(chip, core_hwid) + j;
831 PnvICPState *icp = PNV_ICP(xics_icp_get(xi, pir));
832
833 memory_region_add_subregion(&chip8->icp_mmio, pir << 12,
834 &icp->mmio);
835 }
836 }
837}
838
839static void pnv_chip_power8_realize(DeviceState *dev, Error **errp)
840{
841 PnvChipClass *pcc = PNV_CHIP_GET_CLASS(dev);
842 PnvChip *chip = PNV_CHIP(dev);
843 Pnv8Chip *chip8 = PNV8_CHIP(dev);
ae856055 844 Pnv8Psi *psi8 = &chip8->psi;
77864267
CLG
845 Error *local_err = NULL;
846
847 pcc->parent_realize(dev, &local_err);
848 if (local_err) {
849 error_propagate(errp, local_err);
850 return;
851 }
852
853 /* Processor Service Interface (PSI) Host Bridge */
854 object_property_set_int(OBJECT(&chip8->psi), PNV_PSIHB_BASE(chip),
855 "bar", &error_fatal);
856 object_property_set_bool(OBJECT(&chip8->psi), true, "realized", &local_err);
857 if (local_err) {
858 error_propagate(errp, local_err);
859 return;
860 }
ae856055
CLG
861 pnv_xscom_add_subregion(chip, PNV_XSCOM_PSIHB_BASE,
862 &PNV_PSI(psi8)->xscom_regs);
77864267
CLG
863
864 /* Create LPC controller */
865 object_property_set_bool(OBJECT(&chip8->lpc), true, "realized",
866 &error_fatal);
867 pnv_xscom_add_subregion(chip, PNV_XSCOM_LPC_BASE, &chip8->lpc.xscom_regs);
868
869 /* Interrupt Management Area. This is the memory region holding
870 * all the Interrupt Control Presenter (ICP) registers */
871 pnv_chip_icp_realize(chip8, &local_err);
872 if (local_err) {
873 error_propagate(errp, local_err);
874 return;
875 }
876
877 /* Create the simplified OCC model */
878 object_property_set_bool(OBJECT(&chip8->occ), true, "realized", &local_err);
879 if (local_err) {
880 error_propagate(errp, local_err);
881 return;
882 }
883 pnv_xscom_add_subregion(chip, PNV_XSCOM_OCC_BASE, &chip8->occ.xscom_regs);
884}
885
e997040e
CLG
886static void pnv_chip_power8e_class_init(ObjectClass *klass, void *data)
887{
888 DeviceClass *dc = DEVICE_CLASS(klass);
889 PnvChipClass *k = PNV_CHIP_CLASS(klass);
890
e997040e
CLG
891 k->chip_type = PNV_CHIP_POWER8E;
892 k->chip_cfam_id = 0x221ef04980000000ull; /* P8 Murano DD2.1 */
397a79e7 893 k->cores_mask = POWER8E_CORE_MASK;
631adaff 894 k->core_pir = pnv_chip_core_pir_p8;
d35aefa9 895 k->intc_create = pnv_chip_power8_intc_create;
04026890 896 k->isa_create = pnv_chip_power8_isa_create;
eb859a27 897 k->dt_populate = pnv_chip_power8_dt_populate;
d8e4aad5 898 k->pic_print_info = pnv_chip_power8_pic_print_info;
967b7523 899 k->xscom_base = 0x003fc0000000000ull;
e997040e 900 dc->desc = "PowerNV Chip POWER8E";
77864267
CLG
901
902 device_class_set_parent_realize(dc, pnv_chip_power8_realize,
903 &k->parent_realize);
e997040e
CLG
904}
905
e997040e
CLG
906static void pnv_chip_power8_class_init(ObjectClass *klass, void *data)
907{
908 DeviceClass *dc = DEVICE_CLASS(klass);
909 PnvChipClass *k = PNV_CHIP_CLASS(klass);
910
e997040e
CLG
911 k->chip_type = PNV_CHIP_POWER8;
912 k->chip_cfam_id = 0x220ea04980000000ull; /* P8 Venice DD2.0 */
397a79e7 913 k->cores_mask = POWER8_CORE_MASK;
631adaff 914 k->core_pir = pnv_chip_core_pir_p8;
d35aefa9 915 k->intc_create = pnv_chip_power8_intc_create;
04026890 916 k->isa_create = pnv_chip_power8_isa_create;
eb859a27 917 k->dt_populate = pnv_chip_power8_dt_populate;
d8e4aad5 918 k->pic_print_info = pnv_chip_power8_pic_print_info;
967b7523 919 k->xscom_base = 0x003fc0000000000ull;
e997040e 920 dc->desc = "PowerNV Chip POWER8";
77864267
CLG
921
922 device_class_set_parent_realize(dc, pnv_chip_power8_realize,
923 &k->parent_realize);
e997040e
CLG
924}
925
e997040e
CLG
926static void pnv_chip_power8nvl_class_init(ObjectClass *klass, void *data)
927{
928 DeviceClass *dc = DEVICE_CLASS(klass);
929 PnvChipClass *k = PNV_CHIP_CLASS(klass);
930
e997040e
CLG
931 k->chip_type = PNV_CHIP_POWER8NVL;
932 k->chip_cfam_id = 0x120d304980000000ull; /* P8 Naples DD1.0 */
397a79e7 933 k->cores_mask = POWER8_CORE_MASK;
631adaff 934 k->core_pir = pnv_chip_core_pir_p8;
d35aefa9 935 k->intc_create = pnv_chip_power8_intc_create;
04026890 936 k->isa_create = pnv_chip_power8nvl_isa_create;
eb859a27 937 k->dt_populate = pnv_chip_power8_dt_populate;
d8e4aad5 938 k->pic_print_info = pnv_chip_power8_pic_print_info;
967b7523 939 k->xscom_base = 0x003fc0000000000ull;
e997040e 940 dc->desc = "PowerNV Chip POWER8NVL";
77864267
CLG
941
942 device_class_set_parent_realize(dc, pnv_chip_power8_realize,
943 &k->parent_realize);
944}
945
946static void pnv_chip_power9_instance_init(Object *obj)
947{
2dfa91a2
CLG
948 Pnv9Chip *chip9 = PNV9_CHIP(obj);
949
950 object_initialize_child(obj, "xive", &chip9->xive, sizeof(chip9->xive),
951 TYPE_PNV_XIVE, &error_abort, NULL);
952 object_property_add_const_link(OBJECT(&chip9->xive), "chip", obj,
953 &error_abort);
c38536bc
CLG
954
955 object_initialize_child(obj, "psi", &chip9->psi, sizeof(chip9->psi),
956 TYPE_PNV9_PSI, &error_abort, NULL);
957 object_property_add_const_link(OBJECT(&chip9->psi), "chip", obj,
958 &error_abort);
77864267
CLG
959}
960
961static void pnv_chip_power9_realize(DeviceState *dev, Error **errp)
962{
963 PnvChipClass *pcc = PNV_CHIP_GET_CLASS(dev);
2dfa91a2
CLG
964 Pnv9Chip *chip9 = PNV9_CHIP(dev);
965 PnvChip *chip = PNV_CHIP(dev);
c38536bc 966 Pnv9Psi *psi9 = &chip9->psi;
77864267
CLG
967 Error *local_err = NULL;
968
969 pcc->parent_realize(dev, &local_err);
970 if (local_err) {
971 error_propagate(errp, local_err);
972 return;
973 }
2dfa91a2
CLG
974
975 /* XIVE interrupt controller (POWER9) */
976 object_property_set_int(OBJECT(&chip9->xive), PNV9_XIVE_IC_BASE(chip),
977 "ic-bar", &error_fatal);
978 object_property_set_int(OBJECT(&chip9->xive), PNV9_XIVE_VC_BASE(chip),
979 "vc-bar", &error_fatal);
980 object_property_set_int(OBJECT(&chip9->xive), PNV9_XIVE_PC_BASE(chip),
981 "pc-bar", &error_fatal);
982 object_property_set_int(OBJECT(&chip9->xive), PNV9_XIVE_TM_BASE(chip),
983 "tm-bar", &error_fatal);
984 object_property_set_bool(OBJECT(&chip9->xive), true, "realized",
985 &local_err);
986 if (local_err) {
987 error_propagate(errp, local_err);
988 return;
989 }
990 pnv_xscom_add_subregion(chip, PNV9_XSCOM_XIVE_BASE,
991 &chip9->xive.xscom_regs);
c38536bc
CLG
992
993 /* Processor Service Interface (PSI) Host Bridge */
994 object_property_set_int(OBJECT(&chip9->psi), PNV9_PSIHB_BASE(chip),
995 "bar", &error_fatal);
996 object_property_set_bool(OBJECT(&chip9->psi), true, "realized", &local_err);
997 if (local_err) {
998 error_propagate(errp, local_err);
999 return;
1000 }
1001 pnv_xscom_add_subregion(chip, PNV9_XSCOM_PSIHB_BASE,
1002 &PNV_PSI(psi9)->xscom_regs);
e997040e
CLG
1003}
1004
e997040e
CLG
1005static void pnv_chip_power9_class_init(ObjectClass *klass, void *data)
1006{
1007 DeviceClass *dc = DEVICE_CLASS(klass);
1008 PnvChipClass *k = PNV_CHIP_CLASS(klass);
1009
e997040e 1010 k->chip_type = PNV_CHIP_POWER9;
83028a2b 1011 k->chip_cfam_id = 0x220d104900008000ull; /* P9 Nimbus DD2.0 */
397a79e7 1012 k->cores_mask = POWER9_CORE_MASK;
631adaff 1013 k->core_pir = pnv_chip_core_pir_p9;
d35aefa9 1014 k->intc_create = pnv_chip_power9_intc_create;
04026890 1015 k->isa_create = pnv_chip_power9_isa_create;
eb859a27 1016 k->dt_populate = pnv_chip_power9_dt_populate;
d8e4aad5 1017 k->pic_print_info = pnv_chip_power9_pic_print_info;
967b7523 1018 k->xscom_base = 0x00603fc00000000ull;
e997040e 1019 dc->desc = "PowerNV Chip POWER9";
77864267
CLG
1020
1021 device_class_set_parent_realize(dc, pnv_chip_power9_realize,
1022 &k->parent_realize);
e997040e
CLG
1023}
1024
397a79e7
CLG
1025static void pnv_chip_core_sanitize(PnvChip *chip, Error **errp)
1026{
1027 PnvChipClass *pcc = PNV_CHIP_GET_CLASS(chip);
1028 int cores_max;
1029
1030 /*
1031 * No custom mask for this chip, let's use the default one from *
1032 * the chip class
1033 */
1034 if (!chip->cores_mask) {
1035 chip->cores_mask = pcc->cores_mask;
1036 }
1037
1038 /* filter alien core ids ! some are reserved */
1039 if ((chip->cores_mask & pcc->cores_mask) != chip->cores_mask) {
1040 error_setg(errp, "warning: invalid core mask for chip Ox%"PRIx64" !",
1041 chip->cores_mask);
1042 return;
1043 }
1044 chip->cores_mask &= pcc->cores_mask;
1045
1046 /* now that we have a sane layout, let check the number of cores */
27d9ffd4 1047 cores_max = ctpop64(chip->cores_mask);
397a79e7
CLG
1048 if (chip->nr_cores > cores_max) {
1049 error_setg(errp, "warning: too many cores for chip ! Limit is %d",
1050 cores_max);
1051 return;
1052 }
1053}
1054
77864267 1055static void pnv_chip_instance_init(Object *obj)
967b7523 1056{
77864267 1057 PNV_CHIP(obj)->xscom_base = PNV_CHIP_GET_CLASS(obj)->xscom_base;
bf5615e7
CLG
1058}
1059
51c04728 1060static void pnv_chip_core_realize(PnvChip *chip, Error **errp)
e997040e 1061{
397a79e7 1062 Error *error = NULL;
d2fd9612 1063 PnvChipClass *pcc = PNV_CHIP_GET_CLASS(chip);
40abf43f 1064 const char *typename = pnv_chip_core_typename(chip);
d2fd9612
CLG
1065 size_t typesize = object_type_get_instance_size(typename);
1066 int i, core_hwid;
1067
1068 if (!object_class_by_name(typename)) {
1069 error_setg(errp, "Unable to find PowerNV CPU Core '%s'", typename);
1070 return;
1071 }
397a79e7 1072
d2fd9612 1073 /* Cores */
397a79e7
CLG
1074 pnv_chip_core_sanitize(chip, &error);
1075 if (error) {
1076 error_propagate(errp, error);
1077 return;
1078 }
d2fd9612
CLG
1079
1080 chip->cores = g_malloc0(typesize * chip->nr_cores);
1081
1082 for (i = 0, core_hwid = 0; (core_hwid < sizeof(chip->cores_mask) * 8)
1083 && (i < chip->nr_cores); core_hwid++) {
1084 char core_name[32];
1085 void *pnv_core = chip->cores + i * typesize;
c035851a 1086 uint64_t xscom_core_base;
d2fd9612
CLG
1087
1088 if (!(chip->cores_mask & (1ull << core_hwid))) {
1089 continue;
1090 }
1091
1092 object_initialize(pnv_core, typesize, typename);
1093 snprintf(core_name, sizeof(core_name), "core[%d]", core_hwid);
1094 object_property_add_child(OBJECT(chip), core_name, OBJECT(pnv_core),
1095 &error_fatal);
1096 object_property_set_int(OBJECT(pnv_core), smp_threads, "nr-threads",
1097 &error_fatal);
1098 object_property_set_int(OBJECT(pnv_core), core_hwid,
1099 CPU_CORE_PROP_CORE_ID, &error_fatal);
1100 object_property_set_int(OBJECT(pnv_core),
1101 pcc->core_pir(chip, core_hwid),
1102 "pir", &error_fatal);
d35aefa9
CLG
1103 object_property_add_const_link(OBJECT(pnv_core), "chip",
1104 OBJECT(chip), &error_fatal);
d2fd9612
CLG
1105 object_property_set_bool(OBJECT(pnv_core), true, "realized",
1106 &error_fatal);
1107 object_unref(OBJECT(pnv_core));
24ece072
CLG
1108
1109 /* Each core has an XSCOM MMIO region */
c035851a
CLG
1110 if (!pnv_chip_is_power9(chip)) {
1111 xscom_core_base = PNV_XSCOM_EX_BASE(core_hwid);
1112 } else {
1113 xscom_core_base = PNV_XSCOM_P9_EC_BASE(core_hwid);
1114 }
1115
1116 pnv_xscom_add_subregion(chip, xscom_core_base,
24ece072 1117 &PNV_CORE(pnv_core)->xscom_regs);
d2fd9612
CLG
1118 i++;
1119 }
51c04728
CLG
1120}
1121
1122static void pnv_chip_realize(DeviceState *dev, Error **errp)
1123{
1124 PnvChip *chip = PNV_CHIP(dev);
1125 Error *error = NULL;
1126
1127 /* XSCOM bridge */
1128 pnv_xscom_realize(chip, &error);
1129 if (error) {
1130 error_propagate(errp, error);
1131 return;
1132 }
1133 sysbus_mmio_map(SYS_BUS_DEVICE(chip), 0, PNV_XSCOM_BASE(chip));
1134
1135 /* Cores */
1136 pnv_chip_core_realize(chip, &error);
1137 if (error) {
1138 error_propagate(errp, error);
1139 return;
1140 }
e997040e
CLG
1141}
1142
1143static Property pnv_chip_properties[] = {
1144 DEFINE_PROP_UINT32("chip-id", PnvChip, chip_id, 0),
1145 DEFINE_PROP_UINT64("ram-start", PnvChip, ram_start, 0),
1146 DEFINE_PROP_UINT64("ram-size", PnvChip, ram_size, 0),
397a79e7
CLG
1147 DEFINE_PROP_UINT32("nr-cores", PnvChip, nr_cores, 1),
1148 DEFINE_PROP_UINT64("cores-mask", PnvChip, cores_mask, 0x0),
e997040e
CLG
1149 DEFINE_PROP_END_OF_LIST(),
1150};
1151
1152static void pnv_chip_class_init(ObjectClass *klass, void *data)
1153{
1154 DeviceClass *dc = DEVICE_CLASS(klass);
1155
9d169fb3 1156 set_bit(DEVICE_CATEGORY_CPU, dc->categories);
e997040e
CLG
1157 dc->realize = pnv_chip_realize;
1158 dc->props = pnv_chip_properties;
1159 dc->desc = "PowerNV Chip";
1160}
1161
54f59d78
CLG
1162static ICSState *pnv_ics_get(XICSFabric *xi, int irq)
1163{
b168a138 1164 PnvMachineState *pnv = PNV_MACHINE(xi);
54f59d78
CLG
1165 int i;
1166
1167 for (i = 0; i < pnv->num_chips; i++) {
77864267
CLG
1168 Pnv8Chip *chip8 = PNV8_CHIP(pnv->chips[i]);
1169
1170 if (ics_valid_irq(&chip8->psi.ics, irq)) {
1171 return &chip8->psi.ics;
54f59d78
CLG
1172 }
1173 }
1174 return NULL;
1175}
1176
1177static void pnv_ics_resend(XICSFabric *xi)
1178{
b168a138 1179 PnvMachineState *pnv = PNV_MACHINE(xi);
54f59d78
CLG
1180 int i;
1181
1182 for (i = 0; i < pnv->num_chips; i++) {
77864267
CLG
1183 Pnv8Chip *chip8 = PNV8_CHIP(pnv->chips[i]);
1184 ics_resend(&chip8->psi.ics);
54f59d78
CLG
1185 }
1186}
1187
36fc6f08
CLG
1188static ICPState *pnv_icp_get(XICSFabric *xi, int pir)
1189{
1190 PowerPCCPU *cpu = ppc_get_vcpu_by_pir(pir);
1191
956b8f46 1192 return cpu ? ICP(pnv_cpu_state(cpu)->intc) : NULL;
36fc6f08
CLG
1193}
1194
47fea43a
CLG
1195static void pnv_pic_print_info(InterruptStatsProvider *obj,
1196 Monitor *mon)
1197{
b168a138 1198 PnvMachineState *pnv = PNV_MACHINE(obj);
54f59d78 1199 int i;
47fea43a
CLG
1200 CPUState *cs;
1201
1202 CPU_FOREACH(cs) {
1203 PowerPCCPU *cpu = POWERPC_CPU(cs);
1204
d8e4aad5
CLG
1205 if (pnv_chip_is_power9(pnv->chips[0])) {
1206 xive_tctx_pic_print_info(XIVE_TCTX(pnv_cpu_state(cpu)->intc), mon);
1207 } else {
1208 icp_pic_print_info(ICP(pnv_cpu_state(cpu)->intc), mon);
1209 }
47fea43a 1210 }
54f59d78
CLG
1211
1212 for (i = 0; i < pnv->num_chips; i++) {
d8e4aad5 1213 PNV_CHIP_GET_CLASS(pnv->chips[i])->pic_print_info(pnv->chips[i], mon);
54f59d78 1214 }
47fea43a
CLG
1215}
1216
e997040e
CLG
1217static void pnv_get_num_chips(Object *obj, Visitor *v, const char *name,
1218 void *opaque, Error **errp)
1219{
b168a138 1220 visit_type_uint32(v, name, &PNV_MACHINE(obj)->num_chips, errp);
e997040e
CLG
1221}
1222
1223static void pnv_set_num_chips(Object *obj, Visitor *v, const char *name,
1224 void *opaque, Error **errp)
1225{
b168a138 1226 PnvMachineState *pnv = PNV_MACHINE(obj);
e997040e
CLG
1227 uint32_t num_chips;
1228 Error *local_err = NULL;
1229
1230 visit_type_uint32(v, name, &num_chips, &local_err);
1231 if (local_err) {
1232 error_propagate(errp, local_err);
1233 return;
1234 }
1235
1236 /*
1237 * TODO: should we decide on how many chips we can create based
1238 * on #cores and Venice vs. Murano vs. Naples chip type etc...,
1239 */
1240 if (!is_power_of_2(num_chips) || num_chips > 4) {
1241 error_setg(errp, "invalid number of chips: '%d'", num_chips);
1242 return;
1243 }
1244
1245 pnv->num_chips = num_chips;
1246}
1247
77864267 1248static void pnv_machine_instance_init(Object *obj)
e997040e 1249{
b168a138 1250 PnvMachineState *pnv = PNV_MACHINE(obj);
e997040e
CLG
1251 pnv->num_chips = 1;
1252}
1253
b168a138 1254static void pnv_machine_class_props_init(ObjectClass *oc)
e997040e 1255{
1e507bb0 1256 object_class_property_add(oc, "num-chips", "uint32",
e997040e
CLG
1257 pnv_get_num_chips, pnv_set_num_chips,
1258 NULL, NULL, NULL);
1259 object_class_property_set_description(oc, "num-chips",
1260 "Specifies the number of processor chips",
1261 NULL);
9e933f4a
BH
1262}
1263
b168a138 1264static void pnv_machine_class_init(ObjectClass *oc, void *data)
9e933f4a
BH
1265{
1266 MachineClass *mc = MACHINE_CLASS(oc);
36fc6f08 1267 XICSFabricClass *xic = XICS_FABRIC_CLASS(oc);
47fea43a 1268 InterruptStatsProviderClass *ispc = INTERRUPT_STATS_PROVIDER_CLASS(oc);
9e933f4a
BH
1269
1270 mc->desc = "IBM PowerNV (Non-Virtualized)";
b168a138
CLG
1271 mc->init = pnv_init;
1272 mc->reset = pnv_reset;
9e933f4a 1273 mc->max_cpus = MAX_CPUS;
4a12c699 1274 mc->default_cpu_type = POWERPC_CPU_TYPE_NAME("power8_v2.0");
9e933f4a
BH
1275 mc->block_default_type = IF_IDE; /* Pnv provides a AHCI device for
1276 * storage */
1277 mc->no_parallel = 1;
1278 mc->default_boot_order = NULL;
d23b6caa 1279 mc->default_ram_size = 1 * GiB;
36fc6f08 1280 xic->icp_get = pnv_icp_get;
54f59d78
CLG
1281 xic->ics_get = pnv_ics_get;
1282 xic->ics_resend = pnv_ics_resend;
47fea43a 1283 ispc->print_info = pnv_pic_print_info;
e997040e 1284
b168a138 1285 pnv_machine_class_props_init(oc);
9e933f4a
BH
1286}
1287
77864267
CLG
1288#define DEFINE_PNV8_CHIP_TYPE(type, class_initfn) \
1289 { \
1290 .name = type, \
1291 .class_init = class_initfn, \
1292 .parent = TYPE_PNV8_CHIP, \
1293 }
1294
1295#define DEFINE_PNV9_CHIP_TYPE(type, class_initfn) \
1296 { \
1297 .name = type, \
1298 .class_init = class_initfn, \
1299 .parent = TYPE_PNV9_CHIP, \
beba5c0f
IM
1300 }
1301
1302static const TypeInfo types[] = {
1303 {
b168a138 1304 .name = TYPE_PNV_MACHINE,
beba5c0f
IM
1305 .parent = TYPE_MACHINE,
1306 .instance_size = sizeof(PnvMachineState),
77864267 1307 .instance_init = pnv_machine_instance_init,
b168a138 1308 .class_init = pnv_machine_class_init,
beba5c0f
IM
1309 .interfaces = (InterfaceInfo[]) {
1310 { TYPE_XICS_FABRIC },
1311 { TYPE_INTERRUPT_STATS_PROVIDER },
1312 { },
1313 },
36fc6f08 1314 },
beba5c0f
IM
1315 {
1316 .name = TYPE_PNV_CHIP,
1317 .parent = TYPE_SYS_BUS_DEVICE,
1318 .class_init = pnv_chip_class_init,
77864267 1319 .instance_init = pnv_chip_instance_init,
beba5c0f
IM
1320 .instance_size = sizeof(PnvChip),
1321 .class_size = sizeof(PnvChipClass),
1322 .abstract = true,
1323 },
77864267
CLG
1324
1325 /*
1326 * P9 chip and variants
1327 */
1328 {
1329 .name = TYPE_PNV9_CHIP,
1330 .parent = TYPE_PNV_CHIP,
1331 .instance_init = pnv_chip_power9_instance_init,
1332 .instance_size = sizeof(Pnv9Chip),
1333 },
1334 DEFINE_PNV9_CHIP_TYPE(TYPE_PNV_CHIP_POWER9, pnv_chip_power9_class_init),
1335
1336 /*
1337 * P8 chip and variants
1338 */
1339 {
1340 .name = TYPE_PNV8_CHIP,
1341 .parent = TYPE_PNV_CHIP,
1342 .instance_init = pnv_chip_power8_instance_init,
1343 .instance_size = sizeof(Pnv8Chip),
1344 },
1345 DEFINE_PNV8_CHIP_TYPE(TYPE_PNV_CHIP_POWER8, pnv_chip_power8_class_init),
1346 DEFINE_PNV8_CHIP_TYPE(TYPE_PNV_CHIP_POWER8E, pnv_chip_power8e_class_init),
1347 DEFINE_PNV8_CHIP_TYPE(TYPE_PNV_CHIP_POWER8NVL,
1348 pnv_chip_power8nvl_class_init),
9e933f4a
BH
1349};
1350
beba5c0f 1351DEFINE_TYPES(types)