]> git.proxmox.com Git - mirror_qemu.git/blame - hw/ppc/ppc.c
Merge remote-tracking branch 'mst/tags/for_anthony' into stable-1.5
[mirror_qemu.git] / hw / ppc / ppc.c
CommitLineData
a541f297 1/*
e9df014c 2 * QEMU generic PowerPC hardware System Emulator
5fafdf24 3 *
76a66253 4 * Copyright (c) 2003-2007 Jocelyn Mayer
5fafdf24 5 *
a541f297
FB
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
83c9f4ca 24#include "hw/hw.h"
0d09e41a 25#include "hw/ppc/ppc.h"
2b927571 26#include "hw/ppc/ppc_e500.h"
1de7afc9 27#include "qemu/timer.h"
9c17d615 28#include "sysemu/sysemu.h"
0d09e41a 29#include "hw/timer/m48t59.h"
1de7afc9 30#include "qemu/log.h"
83c9f4ca 31#include "hw/loader.h"
9c17d615 32#include "sysemu/kvm.h"
fc87e185 33#include "kvm_ppc.h"
a541f297 34
e9df014c 35//#define PPC_DEBUG_IRQ
4b6d0a4c 36//#define PPC_DEBUG_TB
e9df014c 37
d12d51d5 38#ifdef PPC_DEBUG_IRQ
93fcfe39 39# define LOG_IRQ(...) qemu_log_mask(CPU_LOG_INT, ## __VA_ARGS__)
d12d51d5
AL
40#else
41# define LOG_IRQ(...) do { } while (0)
42#endif
43
44
45#ifdef PPC_DEBUG_TB
93fcfe39 46# define LOG_TB(...) qemu_log(__VA_ARGS__)
d12d51d5
AL
47#else
48# define LOG_TB(...) do { } while (0)
49#endif
50
e2684c0b
AF
51static void cpu_ppc_tb_stop (CPUPPCState *env);
52static void cpu_ppc_tb_start (CPUPPCState *env);
dbdd2506 53
7058581a 54void ppc_set_irq(PowerPCCPU *cpu, int n_IRQ, int level)
47103572 55{
d8ed887b 56 CPUState *cs = CPU(cpu);
7058581a 57 CPUPPCState *env = &cpu->env;
fc87e185
AG
58 unsigned int old_pending = env->pending_interrupts;
59
47103572
JM
60 if (level) {
61 env->pending_interrupts |= 1 << n_IRQ;
c3affe56 62 cpu_interrupt(cs, CPU_INTERRUPT_HARD);
47103572
JM
63 } else {
64 env->pending_interrupts &= ~(1 << n_IRQ);
d8ed887b
AF
65 if (env->pending_interrupts == 0) {
66 cpu_reset_interrupt(cs, CPU_INTERRUPT_HARD);
67 }
47103572 68 }
fc87e185
AG
69
70 if (old_pending != env->pending_interrupts) {
71#ifdef CONFIG_KVM
7058581a 72 kvmppc_set_interrupt(cpu, n_IRQ, level);
fc87e185
AG
73#endif
74 }
75
d12d51d5 76 LOG_IRQ("%s: %p n_IRQ %d level %d => pending %08" PRIx32
aae9366a 77 "req %08x\n", __func__, env, n_IRQ, level,
259186a7 78 env->pending_interrupts, CPU(cpu)->interrupt_request);
47103572
JM
79}
80
e9df014c 81/* PowerPC 6xx / 7xx internal IRQ controller */
a0961245 82static void ppc6xx_set_irq(void *opaque, int pin, int level)
d537cf6c 83{
a0961245
AF
84 PowerPCCPU *cpu = opaque;
85 CPUPPCState *env = &cpu->env;
e9df014c 86 int cur_level;
d537cf6c 87
d12d51d5 88 LOG_IRQ("%s: env %p pin %d level %d\n", __func__,
a496775f 89 env, pin, level);
e9df014c
JM
90 cur_level = (env->irq_input_state >> pin) & 1;
91 /* Don't generate spurious events */
24be5ae3 92 if ((cur_level == 1 && level == 0) || (cur_level == 0 && level != 0)) {
259186a7
AF
93 CPUState *cs = CPU(cpu);
94
e9df014c 95 switch (pin) {
dbdd2506
JM
96 case PPC6xx_INPUT_TBEN:
97 /* Level sensitive - active high */
d12d51d5 98 LOG_IRQ("%s: %s the time base\n",
dbdd2506 99 __func__, level ? "start" : "stop");
dbdd2506
JM
100 if (level) {
101 cpu_ppc_tb_start(env);
102 } else {
103 cpu_ppc_tb_stop(env);
104 }
24be5ae3
JM
105 case PPC6xx_INPUT_INT:
106 /* Level sensitive - active high */
d12d51d5 107 LOG_IRQ("%s: set the external IRQ state to %d\n",
a496775f 108 __func__, level);
7058581a 109 ppc_set_irq(cpu, PPC_INTERRUPT_EXT, level);
e9df014c 110 break;
24be5ae3 111 case PPC6xx_INPUT_SMI:
e9df014c 112 /* Level sensitive - active high */
d12d51d5 113 LOG_IRQ("%s: set the SMI IRQ state to %d\n",
a496775f 114 __func__, level);
7058581a 115 ppc_set_irq(cpu, PPC_INTERRUPT_SMI, level);
e9df014c 116 break;
24be5ae3 117 case PPC6xx_INPUT_MCP:
e9df014c
JM
118 /* Negative edge sensitive */
119 /* XXX: TODO: actual reaction may depends on HID0 status
120 * 603/604/740/750: check HID0[EMCP]
121 */
122 if (cur_level == 1 && level == 0) {
d12d51d5 123 LOG_IRQ("%s: raise machine check state\n",
a496775f 124 __func__);
7058581a 125 ppc_set_irq(cpu, PPC_INTERRUPT_MCK, 1);
e9df014c
JM
126 }
127 break;
24be5ae3 128 case PPC6xx_INPUT_CKSTP_IN:
e9df014c
JM
129 /* Level sensitive - active low */
130 /* XXX: TODO: relay the signal to CKSTP_OUT pin */
e63ecc6f 131 /* XXX: Note that the only way to restart the CPU is to reset it */
e9df014c 132 if (level) {
d12d51d5 133 LOG_IRQ("%s: stop the CPU\n", __func__);
259186a7 134 cs->halted = 1;
e9df014c
JM
135 }
136 break;
24be5ae3 137 case PPC6xx_INPUT_HRESET:
e9df014c
JM
138 /* Level sensitive - active low */
139 if (level) {
d12d51d5 140 LOG_IRQ("%s: reset the CPU\n", __func__);
c3affe56 141 cpu_interrupt(cs, CPU_INTERRUPT_RESET);
e9df014c
JM
142 }
143 break;
24be5ae3 144 case PPC6xx_INPUT_SRESET:
d12d51d5 145 LOG_IRQ("%s: set the RESET IRQ state to %d\n",
a496775f 146 __func__, level);
7058581a 147 ppc_set_irq(cpu, PPC_INTERRUPT_RESET, level);
e9df014c
JM
148 break;
149 default:
150 /* Unknown pin - do nothing */
d12d51d5 151 LOG_IRQ("%s: unknown IRQ pin %d\n", __func__, pin);
e9df014c
JM
152 return;
153 }
154 if (level)
155 env->irq_input_state |= 1 << pin;
156 else
157 env->irq_input_state &= ~(1 << pin);
d537cf6c
PB
158 }
159}
160
a0961245 161void ppc6xx_irq_init(CPUPPCState *env)
47103572 162{
a0961245
AF
163 PowerPCCPU *cpu = ppc_env_get_cpu(env);
164
165 env->irq_inputs = (void **)qemu_allocate_irqs(&ppc6xx_set_irq, cpu,
7b62a955 166 PPC6xx_INPUT_NB);
47103572
JM
167}
168
00af685f 169#if defined(TARGET_PPC64)
d0dfae6e 170/* PowerPC 970 internal IRQ controller */
a0961245 171static void ppc970_set_irq(void *opaque, int pin, int level)
d0dfae6e 172{
a0961245
AF
173 PowerPCCPU *cpu = opaque;
174 CPUPPCState *env = &cpu->env;
d0dfae6e
JM
175 int cur_level;
176
d12d51d5 177 LOG_IRQ("%s: env %p pin %d level %d\n", __func__,
d0dfae6e 178 env, pin, level);
d0dfae6e
JM
179 cur_level = (env->irq_input_state >> pin) & 1;
180 /* Don't generate spurious events */
181 if ((cur_level == 1 && level == 0) || (cur_level == 0 && level != 0)) {
259186a7
AF
182 CPUState *cs = CPU(cpu);
183
d0dfae6e
JM
184 switch (pin) {
185 case PPC970_INPUT_INT:
186 /* Level sensitive - active high */
d12d51d5 187 LOG_IRQ("%s: set the external IRQ state to %d\n",
d0dfae6e 188 __func__, level);
7058581a 189 ppc_set_irq(cpu, PPC_INTERRUPT_EXT, level);
d0dfae6e
JM
190 break;
191 case PPC970_INPUT_THINT:
192 /* Level sensitive - active high */
d12d51d5 193 LOG_IRQ("%s: set the SMI IRQ state to %d\n", __func__,
d0dfae6e 194 level);
7058581a 195 ppc_set_irq(cpu, PPC_INTERRUPT_THERM, level);
d0dfae6e
JM
196 break;
197 case PPC970_INPUT_MCP:
198 /* Negative edge sensitive */
199 /* XXX: TODO: actual reaction may depends on HID0 status
200 * 603/604/740/750: check HID0[EMCP]
201 */
202 if (cur_level == 1 && level == 0) {
d12d51d5 203 LOG_IRQ("%s: raise machine check state\n",
d0dfae6e 204 __func__);
7058581a 205 ppc_set_irq(cpu, PPC_INTERRUPT_MCK, 1);
d0dfae6e
JM
206 }
207 break;
208 case PPC970_INPUT_CKSTP:
209 /* Level sensitive - active low */
210 /* XXX: TODO: relay the signal to CKSTP_OUT pin */
211 if (level) {
d12d51d5 212 LOG_IRQ("%s: stop the CPU\n", __func__);
259186a7 213 cs->halted = 1;
d0dfae6e 214 } else {
d12d51d5 215 LOG_IRQ("%s: restart the CPU\n", __func__);
259186a7
AF
216 cs->halted = 0;
217 qemu_cpu_kick(cs);
d0dfae6e
JM
218 }
219 break;
220 case PPC970_INPUT_HRESET:
221 /* Level sensitive - active low */
222 if (level) {
c3affe56 223 cpu_interrupt(cs, CPU_INTERRUPT_RESET);
d0dfae6e
JM
224 }
225 break;
226 case PPC970_INPUT_SRESET:
d12d51d5 227 LOG_IRQ("%s: set the RESET IRQ state to %d\n",
d0dfae6e 228 __func__, level);
7058581a 229 ppc_set_irq(cpu, PPC_INTERRUPT_RESET, level);
d0dfae6e
JM
230 break;
231 case PPC970_INPUT_TBEN:
d12d51d5 232 LOG_IRQ("%s: set the TBEN state to %d\n", __func__,
d0dfae6e 233 level);
d0dfae6e
JM
234 /* XXX: TODO */
235 break;
236 default:
237 /* Unknown pin - do nothing */
d12d51d5 238 LOG_IRQ("%s: unknown IRQ pin %d\n", __func__, pin);
d0dfae6e
JM
239 return;
240 }
241 if (level)
242 env->irq_input_state |= 1 << pin;
243 else
244 env->irq_input_state &= ~(1 << pin);
245 }
246}
247
a0961245 248void ppc970_irq_init(CPUPPCState *env)
d0dfae6e 249{
a0961245
AF
250 PowerPCCPU *cpu = ppc_env_get_cpu(env);
251
252 env->irq_inputs = (void **)qemu_allocate_irqs(&ppc970_set_irq, cpu,
7b62a955 253 PPC970_INPUT_NB);
d0dfae6e 254}
9d52e907
DG
255
256/* POWER7 internal IRQ controller */
a0961245 257static void power7_set_irq(void *opaque, int pin, int level)
9d52e907 258{
a0961245
AF
259 PowerPCCPU *cpu = opaque;
260 CPUPPCState *env = &cpu->env;
9d52e907
DG
261
262 LOG_IRQ("%s: env %p pin %d level %d\n", __func__,
263 env, pin, level);
9d52e907
DG
264
265 switch (pin) {
266 case POWER7_INPUT_INT:
267 /* Level sensitive - active high */
268 LOG_IRQ("%s: set the external IRQ state to %d\n",
269 __func__, level);
7058581a 270 ppc_set_irq(cpu, PPC_INTERRUPT_EXT, level);
9d52e907
DG
271 break;
272 default:
273 /* Unknown pin - do nothing */
274 LOG_IRQ("%s: unknown IRQ pin %d\n", __func__, pin);
275 return;
276 }
277 if (level) {
278 env->irq_input_state |= 1 << pin;
279 } else {
280 env->irq_input_state &= ~(1 << pin);
281 }
282}
283
a0961245 284void ppcPOWER7_irq_init(CPUPPCState *env)
9d52e907 285{
a0961245
AF
286 PowerPCCPU *cpu = ppc_env_get_cpu(env);
287
288 env->irq_inputs = (void **)qemu_allocate_irqs(&power7_set_irq, cpu,
9d52e907
DG
289 POWER7_INPUT_NB);
290}
00af685f 291#endif /* defined(TARGET_PPC64) */
d0dfae6e 292
4e290a0b 293/* PowerPC 40x internal IRQ controller */
a0961245 294static void ppc40x_set_irq(void *opaque, int pin, int level)
24be5ae3 295{
a0961245
AF
296 PowerPCCPU *cpu = opaque;
297 CPUPPCState *env = &cpu->env;
24be5ae3
JM
298 int cur_level;
299
d12d51d5 300 LOG_IRQ("%s: env %p pin %d level %d\n", __func__,
8ecc7913 301 env, pin, level);
24be5ae3
JM
302 cur_level = (env->irq_input_state >> pin) & 1;
303 /* Don't generate spurious events */
304 if ((cur_level == 1 && level == 0) || (cur_level == 0 && level != 0)) {
259186a7
AF
305 CPUState *cs = CPU(cpu);
306
24be5ae3 307 switch (pin) {
4e290a0b 308 case PPC40x_INPUT_RESET_SYS:
8ecc7913 309 if (level) {
d12d51d5 310 LOG_IRQ("%s: reset the PowerPC system\n",
8ecc7913 311 __func__);
f3273ba6 312 ppc40x_system_reset(cpu);
8ecc7913
JM
313 }
314 break;
4e290a0b 315 case PPC40x_INPUT_RESET_CHIP:
8ecc7913 316 if (level) {
d12d51d5 317 LOG_IRQ("%s: reset the PowerPC chip\n", __func__);
f3273ba6 318 ppc40x_chip_reset(cpu);
8ecc7913
JM
319 }
320 break;
4e290a0b 321 case PPC40x_INPUT_RESET_CORE:
24be5ae3
JM
322 /* XXX: TODO: update DBSR[MRR] */
323 if (level) {
d12d51d5 324 LOG_IRQ("%s: reset the PowerPC core\n", __func__);
f3273ba6 325 ppc40x_core_reset(cpu);
24be5ae3
JM
326 }
327 break;
4e290a0b 328 case PPC40x_INPUT_CINT:
24be5ae3 329 /* Level sensitive - active high */
d12d51d5 330 LOG_IRQ("%s: set the critical IRQ state to %d\n",
8ecc7913 331 __func__, level);
7058581a 332 ppc_set_irq(cpu, PPC_INTERRUPT_CEXT, level);
24be5ae3 333 break;
4e290a0b 334 case PPC40x_INPUT_INT:
24be5ae3 335 /* Level sensitive - active high */
d12d51d5 336 LOG_IRQ("%s: set the external IRQ state to %d\n",
a496775f 337 __func__, level);
7058581a 338 ppc_set_irq(cpu, PPC_INTERRUPT_EXT, level);
24be5ae3 339 break;
4e290a0b 340 case PPC40x_INPUT_HALT:
24be5ae3
JM
341 /* Level sensitive - active low */
342 if (level) {
d12d51d5 343 LOG_IRQ("%s: stop the CPU\n", __func__);
259186a7 344 cs->halted = 1;
24be5ae3 345 } else {
d12d51d5 346 LOG_IRQ("%s: restart the CPU\n", __func__);
259186a7
AF
347 cs->halted = 0;
348 qemu_cpu_kick(cs);
24be5ae3
JM
349 }
350 break;
4e290a0b 351 case PPC40x_INPUT_DEBUG:
24be5ae3 352 /* Level sensitive - active high */
d12d51d5 353 LOG_IRQ("%s: set the debug pin state to %d\n",
a496775f 354 __func__, level);
7058581a 355 ppc_set_irq(cpu, PPC_INTERRUPT_DEBUG, level);
24be5ae3
JM
356 break;
357 default:
358 /* Unknown pin - do nothing */
d12d51d5 359 LOG_IRQ("%s: unknown IRQ pin %d\n", __func__, pin);
24be5ae3
JM
360 return;
361 }
362 if (level)
363 env->irq_input_state |= 1 << pin;
364 else
365 env->irq_input_state &= ~(1 << pin);
366 }
367}
368
a0961245 369void ppc40x_irq_init(CPUPPCState *env)
24be5ae3 370{
a0961245
AF
371 PowerPCCPU *cpu = ppc_env_get_cpu(env);
372
4e290a0b 373 env->irq_inputs = (void **)qemu_allocate_irqs(&ppc40x_set_irq,
a0961245 374 cpu, PPC40x_INPUT_NB);
24be5ae3
JM
375}
376
9fdc60bf 377/* PowerPC E500 internal IRQ controller */
a0961245 378static void ppce500_set_irq(void *opaque, int pin, int level)
9fdc60bf 379{
a0961245
AF
380 PowerPCCPU *cpu = opaque;
381 CPUPPCState *env = &cpu->env;
9fdc60bf
AJ
382 int cur_level;
383
384 LOG_IRQ("%s: env %p pin %d level %d\n", __func__,
385 env, pin, level);
386 cur_level = (env->irq_input_state >> pin) & 1;
387 /* Don't generate spurious events */
388 if ((cur_level == 1 && level == 0) || (cur_level == 0 && level != 0)) {
389 switch (pin) {
390 case PPCE500_INPUT_MCK:
391 if (level) {
392 LOG_IRQ("%s: reset the PowerPC system\n",
393 __func__);
394 qemu_system_reset_request();
395 }
396 break;
397 case PPCE500_INPUT_RESET_CORE:
398 if (level) {
399 LOG_IRQ("%s: reset the PowerPC core\n", __func__);
7058581a 400 ppc_set_irq(cpu, PPC_INTERRUPT_MCK, level);
9fdc60bf
AJ
401 }
402 break;
403 case PPCE500_INPUT_CINT:
404 /* Level sensitive - active high */
405 LOG_IRQ("%s: set the critical IRQ state to %d\n",
406 __func__, level);
7058581a 407 ppc_set_irq(cpu, PPC_INTERRUPT_CEXT, level);
9fdc60bf
AJ
408 break;
409 case PPCE500_INPUT_INT:
410 /* Level sensitive - active high */
411 LOG_IRQ("%s: set the core IRQ state to %d\n",
412 __func__, level);
7058581a 413 ppc_set_irq(cpu, PPC_INTERRUPT_EXT, level);
9fdc60bf
AJ
414 break;
415 case PPCE500_INPUT_DEBUG:
416 /* Level sensitive - active high */
417 LOG_IRQ("%s: set the debug pin state to %d\n",
418 __func__, level);
7058581a 419 ppc_set_irq(cpu, PPC_INTERRUPT_DEBUG, level);
9fdc60bf
AJ
420 break;
421 default:
422 /* Unknown pin - do nothing */
423 LOG_IRQ("%s: unknown IRQ pin %d\n", __func__, pin);
424 return;
425 }
426 if (level)
427 env->irq_input_state |= 1 << pin;
428 else
429 env->irq_input_state &= ~(1 << pin);
430 }
431}
432
a0961245 433void ppce500_irq_init(CPUPPCState *env)
9fdc60bf 434{
a0961245
AF
435 PowerPCCPU *cpu = ppc_env_get_cpu(env);
436
9fdc60bf 437 env->irq_inputs = (void **)qemu_allocate_irqs(&ppce500_set_irq,
a0961245 438 cpu, PPCE500_INPUT_NB);
9fdc60bf 439}
e49798b1
AG
440
441/* Enable or Disable the E500 EPR capability */
442void ppce500_set_mpic_proxy(bool enabled)
443{
182735ef 444 CPUState *cs;
e49798b1 445
182735ef
AF
446 for (cs = first_cpu; cs != NULL; cs = cs->next_cpu) {
447 PowerPCCPU *cpu = POWERPC_CPU(cs);
5b95b8b9 448
182735ef 449 cpu->env.mpic_proxy = enabled;
5b95b8b9 450 if (kvm_enabled()) {
182735ef 451 kvmppc_set_mpic_proxy(cpu, enabled);
5b95b8b9 452 }
e49798b1
AG
453 }
454}
455
9fddaa0c 456/*****************************************************************************/
e9df014c 457/* PowerPC time base and decrementer emulation */
9fddaa0c 458
ddd1055b 459uint64_t cpu_ppc_get_tb(ppc_tb_t *tb_env, uint64_t vmclk, int64_t tb_offset)
9fddaa0c
FB
460{
461 /* TB time in tb periods */
6ee093c9 462 return muldiv64(vmclk, tb_env->tb_freq, get_ticks_per_sec()) + tb_offset;
9fddaa0c
FB
463}
464
e2684c0b 465uint64_t cpu_ppc_load_tbl (CPUPPCState *env)
9fddaa0c 466{
c227f099 467 ppc_tb_t *tb_env = env->tb_env;
9fddaa0c
FB
468 uint64_t tb;
469
90dc8812
SW
470 if (kvm_enabled()) {
471 return env->spr[SPR_TBL];
472 }
473
bc72ad67 474 tb = cpu_ppc_get_tb(tb_env, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL), tb_env->tb_offset);
d12d51d5 475 LOG_TB("%s: tb %016" PRIx64 "\n", __func__, tb);
9fddaa0c 476
e3ea6529 477 return tb;
9fddaa0c
FB
478}
479
e2684c0b 480static inline uint32_t _cpu_ppc_load_tbu(CPUPPCState *env)
9fddaa0c 481{
c227f099 482 ppc_tb_t *tb_env = env->tb_env;
9fddaa0c
FB
483 uint64_t tb;
484
bc72ad67 485 tb = cpu_ppc_get_tb(tb_env, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL), tb_env->tb_offset);
d12d51d5 486 LOG_TB("%s: tb %016" PRIx64 "\n", __func__, tb);
76a66253 487
9fddaa0c
FB
488 return tb >> 32;
489}
490
e2684c0b 491uint32_t cpu_ppc_load_tbu (CPUPPCState *env)
8a84de23 492{
90dc8812
SW
493 if (kvm_enabled()) {
494 return env->spr[SPR_TBU];
495 }
496
8a84de23
JM
497 return _cpu_ppc_load_tbu(env);
498}
499
c227f099 500static inline void cpu_ppc_store_tb(ppc_tb_t *tb_env, uint64_t vmclk,
636aa200 501 int64_t *tb_offsetp, uint64_t value)
9fddaa0c 502{
6ee093c9 503 *tb_offsetp = value - muldiv64(vmclk, tb_env->tb_freq, get_ticks_per_sec());
d12d51d5 504 LOG_TB("%s: tb %016" PRIx64 " offset %08" PRIx64 "\n",
aae9366a 505 __func__, value, *tb_offsetp);
9fddaa0c
FB
506}
507
e2684c0b 508void cpu_ppc_store_tbl (CPUPPCState *env, uint32_t value)
a062e36c 509{
c227f099 510 ppc_tb_t *tb_env = env->tb_env;
a062e36c
JM
511 uint64_t tb;
512
bc72ad67 513 tb = cpu_ppc_get_tb(tb_env, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL), tb_env->tb_offset);
a062e36c 514 tb &= 0xFFFFFFFF00000000ULL;
bc72ad67 515 cpu_ppc_store_tb(tb_env, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL),
dbdd2506 516 &tb_env->tb_offset, tb | (uint64_t)value);
a062e36c
JM
517}
518
e2684c0b 519static inline void _cpu_ppc_store_tbu(CPUPPCState *env, uint32_t value)
9fddaa0c 520{
c227f099 521 ppc_tb_t *tb_env = env->tb_env;
a062e36c 522 uint64_t tb;
9fddaa0c 523
bc72ad67 524 tb = cpu_ppc_get_tb(tb_env, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL), tb_env->tb_offset);
a062e36c 525 tb &= 0x00000000FFFFFFFFULL;
bc72ad67 526 cpu_ppc_store_tb(tb_env, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL),
dbdd2506 527 &tb_env->tb_offset, ((uint64_t)value << 32) | tb);
9fddaa0c
FB
528}
529
e2684c0b 530void cpu_ppc_store_tbu (CPUPPCState *env, uint32_t value)
8a84de23
JM
531{
532 _cpu_ppc_store_tbu(env, value);
533}
534
e2684c0b 535uint64_t cpu_ppc_load_atbl (CPUPPCState *env)
a062e36c 536{
c227f099 537 ppc_tb_t *tb_env = env->tb_env;
a062e36c
JM
538 uint64_t tb;
539
bc72ad67 540 tb = cpu_ppc_get_tb(tb_env, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL), tb_env->atb_offset);
d12d51d5 541 LOG_TB("%s: tb %016" PRIx64 "\n", __func__, tb);
a062e36c 542
b711de95 543 return tb;
a062e36c
JM
544}
545
e2684c0b 546uint32_t cpu_ppc_load_atbu (CPUPPCState *env)
a062e36c 547{
c227f099 548 ppc_tb_t *tb_env = env->tb_env;
a062e36c
JM
549 uint64_t tb;
550
bc72ad67 551 tb = cpu_ppc_get_tb(tb_env, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL), tb_env->atb_offset);
d12d51d5 552 LOG_TB("%s: tb %016" PRIx64 "\n", __func__, tb);
a062e36c
JM
553
554 return tb >> 32;
555}
556
e2684c0b 557void cpu_ppc_store_atbl (CPUPPCState *env, uint32_t value)
a062e36c 558{
c227f099 559 ppc_tb_t *tb_env = env->tb_env;
a062e36c
JM
560 uint64_t tb;
561
bc72ad67 562 tb = cpu_ppc_get_tb(tb_env, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL), tb_env->atb_offset);
a062e36c 563 tb &= 0xFFFFFFFF00000000ULL;
bc72ad67 564 cpu_ppc_store_tb(tb_env, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL),
dbdd2506 565 &tb_env->atb_offset, tb | (uint64_t)value);
a062e36c
JM
566}
567
e2684c0b 568void cpu_ppc_store_atbu (CPUPPCState *env, uint32_t value)
9fddaa0c 569{
c227f099 570 ppc_tb_t *tb_env = env->tb_env;
a062e36c 571 uint64_t tb;
9fddaa0c 572
bc72ad67 573 tb = cpu_ppc_get_tb(tb_env, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL), tb_env->atb_offset);
a062e36c 574 tb &= 0x00000000FFFFFFFFULL;
bc72ad67 575 cpu_ppc_store_tb(tb_env, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL),
dbdd2506
JM
576 &tb_env->atb_offset, ((uint64_t)value << 32) | tb);
577}
578
e2684c0b 579static void cpu_ppc_tb_stop (CPUPPCState *env)
dbdd2506 580{
c227f099 581 ppc_tb_t *tb_env = env->tb_env;
dbdd2506
JM
582 uint64_t tb, atb, vmclk;
583
584 /* If the time base is already frozen, do nothing */
585 if (tb_env->tb_freq != 0) {
bc72ad67 586 vmclk = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
dbdd2506
JM
587 /* Get the time base */
588 tb = cpu_ppc_get_tb(tb_env, vmclk, tb_env->tb_offset);
589 /* Get the alternate time base */
590 atb = cpu_ppc_get_tb(tb_env, vmclk, tb_env->atb_offset);
591 /* Store the time base value (ie compute the current offset) */
592 cpu_ppc_store_tb(tb_env, vmclk, &tb_env->tb_offset, tb);
593 /* Store the alternate time base value (compute the current offset) */
594 cpu_ppc_store_tb(tb_env, vmclk, &tb_env->atb_offset, atb);
595 /* Set the time base frequency to zero */
596 tb_env->tb_freq = 0;
597 /* Now, the time bases are frozen to tb_offset / atb_offset value */
598 }
599}
600
e2684c0b 601static void cpu_ppc_tb_start (CPUPPCState *env)
dbdd2506 602{
c227f099 603 ppc_tb_t *tb_env = env->tb_env;
dbdd2506 604 uint64_t tb, atb, vmclk;
aae9366a 605
dbdd2506
JM
606 /* If the time base is not frozen, do nothing */
607 if (tb_env->tb_freq == 0) {
bc72ad67 608 vmclk = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
dbdd2506
JM
609 /* Get the time base from tb_offset */
610 tb = tb_env->tb_offset;
611 /* Get the alternate time base from atb_offset */
612 atb = tb_env->atb_offset;
613 /* Restore the tb frequency from the decrementer frequency */
614 tb_env->tb_freq = tb_env->decr_freq;
615 /* Store the time base value */
616 cpu_ppc_store_tb(tb_env, vmclk, &tb_env->tb_offset, tb);
617 /* Store the alternate time base value */
618 cpu_ppc_store_tb(tb_env, vmclk, &tb_env->atb_offset, atb);
619 }
9fddaa0c
FB
620}
621
e2684c0b 622static inline uint32_t _cpu_ppc_load_decr(CPUPPCState *env, uint64_t next)
9fddaa0c 623{
c227f099 624 ppc_tb_t *tb_env = env->tb_env;
9fddaa0c 625 uint32_t decr;
4e588a4d 626 int64_t diff;
9fddaa0c 627
bc72ad67 628 diff = next - qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
ddd1055b 629 if (diff >= 0) {
6ee093c9 630 decr = muldiv64(diff, tb_env->decr_freq, get_ticks_per_sec());
ddd1055b
FC
631 } else if (tb_env->flags & PPC_TIMER_BOOKE) {
632 decr = 0;
633 } else {
6ee093c9 634 decr = -muldiv64(-diff, tb_env->decr_freq, get_ticks_per_sec());
ddd1055b 635 }
d12d51d5 636 LOG_TB("%s: %08" PRIx32 "\n", __func__, decr);
76a66253 637
9fddaa0c
FB
638 return decr;
639}
640
e2684c0b 641uint32_t cpu_ppc_load_decr (CPUPPCState *env)
58a7d328 642{
c227f099 643 ppc_tb_t *tb_env = env->tb_env;
58a7d328 644
90dc8812
SW
645 if (kvm_enabled()) {
646 return env->spr[SPR_DECR];
647 }
648
f55e9d9a 649 return _cpu_ppc_load_decr(env, tb_env->decr_next);
58a7d328
JM
650}
651
e2684c0b 652uint32_t cpu_ppc_load_hdecr (CPUPPCState *env)
58a7d328 653{
c227f099 654 ppc_tb_t *tb_env = env->tb_env;
58a7d328 655
f55e9d9a 656 return _cpu_ppc_load_decr(env, tb_env->hdecr_next);
58a7d328
JM
657}
658
e2684c0b 659uint64_t cpu_ppc_load_purr (CPUPPCState *env)
58a7d328 660{
c227f099 661 ppc_tb_t *tb_env = env->tb_env;
58a7d328
JM
662 uint64_t diff;
663
bc72ad67 664 diff = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) - tb_env->purr_start;
b33c17e1 665
6ee093c9 666 return tb_env->purr_load + muldiv64(diff, tb_env->tb_freq, get_ticks_per_sec());
58a7d328 667}
58a7d328 668
9fddaa0c
FB
669/* When decrementer expires,
670 * all we need to do is generate or queue a CPU exception
671 */
7e0a9247 672static inline void cpu_ppc_decr_excp(PowerPCCPU *cpu)
9fddaa0c
FB
673{
674 /* Raise it */
d12d51d5 675 LOG_TB("raise decrementer exception\n");
7058581a 676 ppc_set_irq(cpu, PPC_INTERRUPT_DECR, 1);
9fddaa0c
FB
677}
678
7e0a9247 679static inline void cpu_ppc_hdecr_excp(PowerPCCPU *cpu)
58a7d328
JM
680{
681 /* Raise it */
d12d51d5 682 LOG_TB("raise decrementer exception\n");
7058581a 683 ppc_set_irq(cpu, PPC_INTERRUPT_HDECR, 1);
58a7d328
JM
684}
685
7e0a9247
AF
686static void __cpu_ppc_store_decr(PowerPCCPU *cpu, uint64_t *nextp,
687 struct QEMUTimer *timer,
688 void (*raise_excp)(PowerPCCPU *),
689 uint32_t decr, uint32_t value,
690 int is_excp)
9fddaa0c 691{
7e0a9247 692 CPUPPCState *env = &cpu->env;
c227f099 693 ppc_tb_t *tb_env = env->tb_env;
9fddaa0c
FB
694 uint64_t now, next;
695
d12d51d5 696 LOG_TB("%s: %08" PRIx32 " => %08" PRIx32 "\n", __func__,
aae9366a 697 decr, value);
55f7d4b0
DG
698
699 if (kvm_enabled()) {
700 /* KVM handles decrementer exceptions, we don't need our own timer */
701 return;
702 }
703
bc72ad67 704 now = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
6ee093c9 705 next = now + muldiv64(value, get_ticks_per_sec(), tb_env->decr_freq);
ddd1055b 706 if (is_excp) {
58a7d328 707 next += *nextp - now;
ddd1055b
FC
708 }
709 if (next == now) {
76a66253 710 next++;
ddd1055b 711 }
58a7d328 712 *nextp = next;
9fddaa0c 713 /* Adjust timer */
bc72ad67 714 timer_mod(timer, next);
ddd1055b
FC
715
716 /* If we set a negative value and the decrementer was positive, raise an
717 * exception.
9fddaa0c 718 */
ddd1055b
FC
719 if ((tb_env->flags & PPC_DECR_UNDERFLOW_TRIGGERED)
720 && (value & 0x80000000)
721 && !(decr & 0x80000000)) {
7e0a9247 722 (*raise_excp)(cpu);
ddd1055b 723 }
58a7d328
JM
724}
725
7e0a9247 726static inline void _cpu_ppc_store_decr(PowerPCCPU *cpu, uint32_t decr,
636aa200 727 uint32_t value, int is_excp)
58a7d328 728{
7e0a9247 729 ppc_tb_t *tb_env = cpu->env.tb_env;
58a7d328 730
7e0a9247 731 __cpu_ppc_store_decr(cpu, &tb_env->decr_next, tb_env->decr_timer,
58a7d328 732 &cpu_ppc_decr_excp, decr, value, is_excp);
9fddaa0c
FB
733}
734
e2684c0b 735void cpu_ppc_store_decr (CPUPPCState *env, uint32_t value)
9fddaa0c 736{
7e0a9247
AF
737 PowerPCCPU *cpu = ppc_env_get_cpu(env);
738
739 _cpu_ppc_store_decr(cpu, cpu_ppc_load_decr(env), value, 0);
9fddaa0c
FB
740}
741
50c680f0 742static void cpu_ppc_decr_cb(void *opaque)
9fddaa0c 743{
50c680f0 744 PowerPCCPU *cpu = opaque;
7e0a9247 745
50c680f0 746 _cpu_ppc_store_decr(cpu, 0x00000000, 0xFFFFFFFF, 1);
9fddaa0c
FB
747}
748
7e0a9247 749static inline void _cpu_ppc_store_hdecr(PowerPCCPU *cpu, uint32_t hdecr,
636aa200 750 uint32_t value, int is_excp)
58a7d328 751{
7e0a9247 752 ppc_tb_t *tb_env = cpu->env.tb_env;
58a7d328 753
b172c56a 754 if (tb_env->hdecr_timer != NULL) {
7e0a9247 755 __cpu_ppc_store_decr(cpu, &tb_env->hdecr_next, tb_env->hdecr_timer,
b172c56a
JM
756 &cpu_ppc_hdecr_excp, hdecr, value, is_excp);
757 }
58a7d328
JM
758}
759
e2684c0b 760void cpu_ppc_store_hdecr (CPUPPCState *env, uint32_t value)
58a7d328 761{
7e0a9247
AF
762 PowerPCCPU *cpu = ppc_env_get_cpu(env);
763
764 _cpu_ppc_store_hdecr(cpu, cpu_ppc_load_hdecr(env), value, 0);
58a7d328
JM
765}
766
50c680f0 767static void cpu_ppc_hdecr_cb(void *opaque)
58a7d328 768{
50c680f0 769 PowerPCCPU *cpu = opaque;
7e0a9247 770
50c680f0 771 _cpu_ppc_store_hdecr(cpu, 0x00000000, 0xFFFFFFFF, 1);
58a7d328
JM
772}
773
7e0a9247 774static void cpu_ppc_store_purr(PowerPCCPU *cpu, uint64_t value)
58a7d328 775{
7e0a9247 776 ppc_tb_t *tb_env = cpu->env.tb_env;
58a7d328
JM
777
778 tb_env->purr_load = value;
bc72ad67 779 tb_env->purr_start = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
58a7d328 780}
58a7d328 781
8ecc7913
JM
782static void cpu_ppc_set_tb_clk (void *opaque, uint32_t freq)
783{
e2684c0b 784 CPUPPCState *env = opaque;
7e0a9247 785 PowerPCCPU *cpu = ppc_env_get_cpu(env);
c227f099 786 ppc_tb_t *tb_env = env->tb_env;
8ecc7913
JM
787
788 tb_env->tb_freq = freq;
dbdd2506 789 tb_env->decr_freq = freq;
8ecc7913
JM
790 /* There is a bug in Linux 2.4 kernels:
791 * if a decrementer exception is pending when it enables msr_ee at startup,
792 * it's not ready to handle it...
793 */
7e0a9247
AF
794 _cpu_ppc_store_decr(cpu, 0xFFFFFFFF, 0xFFFFFFFF, 0);
795 _cpu_ppc_store_hdecr(cpu, 0xFFFFFFFF, 0xFFFFFFFF, 0);
796 cpu_ppc_store_purr(cpu, 0x0000000000000000ULL);
8ecc7913
JM
797}
798
9fddaa0c 799/* Set up (once) timebase frequency (in Hz) */
e2684c0b 800clk_setup_cb cpu_ppc_tb_init (CPUPPCState *env, uint32_t freq)
9fddaa0c 801{
50c680f0 802 PowerPCCPU *cpu = ppc_env_get_cpu(env);
c227f099 803 ppc_tb_t *tb_env;
9fddaa0c 804
7267c094 805 tb_env = g_malloc0(sizeof(ppc_tb_t));
9fddaa0c 806 env->tb_env = tb_env;
ddd1055b 807 tb_env->flags = PPC_DECR_UNDERFLOW_TRIGGERED;
8ecc7913 808 /* Create new timer */
bc72ad67 809 tb_env->decr_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, &cpu_ppc_decr_cb, cpu);
b172c56a
JM
810 if (0) {
811 /* XXX: find a suitable condition to enable the hypervisor decrementer
812 */
bc72ad67 813 tb_env->hdecr_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, &cpu_ppc_hdecr_cb,
50c680f0 814 cpu);
b172c56a
JM
815 } else {
816 tb_env->hdecr_timer = NULL;
817 }
8ecc7913 818 cpu_ppc_set_tb_clk(env, freq);
9fddaa0c 819
8ecc7913 820 return &cpu_ppc_set_tb_clk;
9fddaa0c
FB
821}
822
76a66253 823/* Specific helpers for POWER & PowerPC 601 RTC */
b1d8e52e 824#if 0
e2684c0b 825static clk_setup_cb cpu_ppc601_rtc_init (CPUPPCState *env)
76a66253
JM
826{
827 return cpu_ppc_tb_init(env, 7812500);
828}
b1d8e52e 829#endif
76a66253 830
e2684c0b 831void cpu_ppc601_store_rtcu (CPUPPCState *env, uint32_t value)
8a84de23
JM
832{
833 _cpu_ppc_store_tbu(env, value);
834}
76a66253 835
e2684c0b 836uint32_t cpu_ppc601_load_rtcu (CPUPPCState *env)
8a84de23
JM
837{
838 return _cpu_ppc_load_tbu(env);
839}
76a66253 840
e2684c0b 841void cpu_ppc601_store_rtcl (CPUPPCState *env, uint32_t value)
76a66253
JM
842{
843 cpu_ppc_store_tbl(env, value & 0x3FFFFF80);
844}
845
e2684c0b 846uint32_t cpu_ppc601_load_rtcl (CPUPPCState *env)
76a66253
JM
847{
848 return cpu_ppc_load_tbl(env) & 0x3FFFFF80;
849}
850
636aaad7 851/*****************************************************************************/
ddd1055b 852/* PowerPC 40x timers */
636aaad7
JM
853
854/* PIT, FIT & WDT */
ddd1055b
FC
855typedef struct ppc40x_timer_t ppc40x_timer_t;
856struct ppc40x_timer_t {
636aaad7
JM
857 uint64_t pit_reload; /* PIT auto-reload value */
858 uint64_t fit_next; /* Tick for next FIT interrupt */
859 struct QEMUTimer *fit_timer;
860 uint64_t wdt_next; /* Tick for next WDT interrupt */
861 struct QEMUTimer *wdt_timer;
d63cb48d
EI
862
863 /* 405 have the PIT, 440 have a DECR. */
864 unsigned int decr_excp;
636aaad7 865};
3b46e624 866
636aaad7
JM
867/* Fixed interval timer */
868static void cpu_4xx_fit_cb (void *opaque)
869{
7058581a 870 PowerPCCPU *cpu;
e2684c0b 871 CPUPPCState *env;
c227f099 872 ppc_tb_t *tb_env;
ddd1055b 873 ppc40x_timer_t *ppc40x_timer;
636aaad7
JM
874 uint64_t now, next;
875
876 env = opaque;
7058581a 877 cpu = ppc_env_get_cpu(env);
636aaad7 878 tb_env = env->tb_env;
ddd1055b 879 ppc40x_timer = tb_env->opaque;
bc72ad67 880 now = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
636aaad7
JM
881 switch ((env->spr[SPR_40x_TCR] >> 24) & 0x3) {
882 case 0:
883 next = 1 << 9;
884 break;
885 case 1:
886 next = 1 << 13;
887 break;
888 case 2:
889 next = 1 << 17;
890 break;
891 case 3:
892 next = 1 << 21;
893 break;
894 default:
895 /* Cannot occur, but makes gcc happy */
896 return;
897 }
6ee093c9 898 next = now + muldiv64(next, get_ticks_per_sec(), tb_env->tb_freq);
636aaad7
JM
899 if (next == now)
900 next++;
bc72ad67 901 timer_mod(ppc40x_timer->fit_timer, next);
636aaad7 902 env->spr[SPR_40x_TSR] |= 1 << 26;
7058581a
AF
903 if ((env->spr[SPR_40x_TCR] >> 23) & 0x1) {
904 ppc_set_irq(cpu, PPC_INTERRUPT_FIT, 1);
905 }
90e189ec
BS
906 LOG_TB("%s: ir %d TCR " TARGET_FMT_lx " TSR " TARGET_FMT_lx "\n", __func__,
907 (int)((env->spr[SPR_40x_TCR] >> 23) & 0x1),
908 env->spr[SPR_40x_TCR], env->spr[SPR_40x_TSR]);
636aaad7
JM
909}
910
911/* Programmable interval timer */
e2684c0b 912static void start_stop_pit (CPUPPCState *env, ppc_tb_t *tb_env, int is_excp)
76a66253 913{
ddd1055b 914 ppc40x_timer_t *ppc40x_timer;
636aaad7
JM
915 uint64_t now, next;
916
ddd1055b
FC
917 ppc40x_timer = tb_env->opaque;
918 if (ppc40x_timer->pit_reload <= 1 ||
4b6d0a4c
JM
919 !((env->spr[SPR_40x_TCR] >> 26) & 0x1) ||
920 (is_excp && !((env->spr[SPR_40x_TCR] >> 22) & 0x1))) {
921 /* Stop PIT */
d12d51d5 922 LOG_TB("%s: stop PIT\n", __func__);
bc72ad67 923 timer_del(tb_env->decr_timer);
4b6d0a4c 924 } else {
d12d51d5 925 LOG_TB("%s: start PIT %016" PRIx64 "\n",
ddd1055b 926 __func__, ppc40x_timer->pit_reload);
bc72ad67 927 now = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
ddd1055b 928 next = now + muldiv64(ppc40x_timer->pit_reload,
6ee093c9 929 get_ticks_per_sec(), tb_env->decr_freq);
4b6d0a4c
JM
930 if (is_excp)
931 next += tb_env->decr_next - now;
636aaad7
JM
932 if (next == now)
933 next++;
bc72ad67 934 timer_mod(tb_env->decr_timer, next);
636aaad7
JM
935 tb_env->decr_next = next;
936 }
4b6d0a4c
JM
937}
938
939static void cpu_4xx_pit_cb (void *opaque)
940{
7058581a 941 PowerPCCPU *cpu;
e2684c0b 942 CPUPPCState *env;
c227f099 943 ppc_tb_t *tb_env;
ddd1055b 944 ppc40x_timer_t *ppc40x_timer;
4b6d0a4c
JM
945
946 env = opaque;
7058581a 947 cpu = ppc_env_get_cpu(env);
4b6d0a4c 948 tb_env = env->tb_env;
ddd1055b 949 ppc40x_timer = tb_env->opaque;
636aaad7 950 env->spr[SPR_40x_TSR] |= 1 << 27;
7058581a
AF
951 if ((env->spr[SPR_40x_TCR] >> 26) & 0x1) {
952 ppc_set_irq(cpu, ppc40x_timer->decr_excp, 1);
953 }
4b6d0a4c 954 start_stop_pit(env, tb_env, 1);
90e189ec
BS
955 LOG_TB("%s: ar %d ir %d TCR " TARGET_FMT_lx " TSR " TARGET_FMT_lx " "
956 "%016" PRIx64 "\n", __func__,
957 (int)((env->spr[SPR_40x_TCR] >> 22) & 0x1),
958 (int)((env->spr[SPR_40x_TCR] >> 26) & 0x1),
959 env->spr[SPR_40x_TCR], env->spr[SPR_40x_TSR],
ddd1055b 960 ppc40x_timer->pit_reload);
636aaad7
JM
961}
962
963/* Watchdog timer */
964static void cpu_4xx_wdt_cb (void *opaque)
965{
7058581a 966 PowerPCCPU *cpu;
e2684c0b 967 CPUPPCState *env;
c227f099 968 ppc_tb_t *tb_env;
ddd1055b 969 ppc40x_timer_t *ppc40x_timer;
636aaad7
JM
970 uint64_t now, next;
971
972 env = opaque;
7058581a 973 cpu = ppc_env_get_cpu(env);
636aaad7 974 tb_env = env->tb_env;
ddd1055b 975 ppc40x_timer = tb_env->opaque;
bc72ad67 976 now = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
636aaad7
JM
977 switch ((env->spr[SPR_40x_TCR] >> 30) & 0x3) {
978 case 0:
979 next = 1 << 17;
980 break;
981 case 1:
982 next = 1 << 21;
983 break;
984 case 2:
985 next = 1 << 25;
986 break;
987 case 3:
988 next = 1 << 29;
989 break;
990 default:
991 /* Cannot occur, but makes gcc happy */
992 return;
993 }
6ee093c9 994 next = now + muldiv64(next, get_ticks_per_sec(), tb_env->decr_freq);
636aaad7
JM
995 if (next == now)
996 next++;
90e189ec
BS
997 LOG_TB("%s: TCR " TARGET_FMT_lx " TSR " TARGET_FMT_lx "\n", __func__,
998 env->spr[SPR_40x_TCR], env->spr[SPR_40x_TSR]);
636aaad7
JM
999 switch ((env->spr[SPR_40x_TSR] >> 30) & 0x3) {
1000 case 0x0:
1001 case 0x1:
bc72ad67 1002 timer_mod(ppc40x_timer->wdt_timer, next);
ddd1055b 1003 ppc40x_timer->wdt_next = next;
636aaad7
JM
1004 env->spr[SPR_40x_TSR] |= 1 << 31;
1005 break;
1006 case 0x2:
bc72ad67 1007 timer_mod(ppc40x_timer->wdt_timer, next);
ddd1055b 1008 ppc40x_timer->wdt_next = next;
636aaad7 1009 env->spr[SPR_40x_TSR] |= 1 << 30;
7058581a
AF
1010 if ((env->spr[SPR_40x_TCR] >> 27) & 0x1) {
1011 ppc_set_irq(cpu, PPC_INTERRUPT_WDT, 1);
1012 }
636aaad7
JM
1013 break;
1014 case 0x3:
1015 env->spr[SPR_40x_TSR] &= ~0x30000000;
1016 env->spr[SPR_40x_TSR] |= env->spr[SPR_40x_TCR] & 0x30000000;
1017 switch ((env->spr[SPR_40x_TCR] >> 28) & 0x3) {
1018 case 0x0:
1019 /* No reset */
1020 break;
1021 case 0x1: /* Core reset */
f3273ba6 1022 ppc40x_core_reset(cpu);
8ecc7913 1023 break;
636aaad7 1024 case 0x2: /* Chip reset */
f3273ba6 1025 ppc40x_chip_reset(cpu);
8ecc7913 1026 break;
636aaad7 1027 case 0x3: /* System reset */
f3273ba6 1028 ppc40x_system_reset(cpu);
8ecc7913 1029 break;
636aaad7
JM
1030 }
1031 }
76a66253
JM
1032}
1033
e2684c0b 1034void store_40x_pit (CPUPPCState *env, target_ulong val)
76a66253 1035{
c227f099 1036 ppc_tb_t *tb_env;
ddd1055b 1037 ppc40x_timer_t *ppc40x_timer;
636aaad7
JM
1038
1039 tb_env = env->tb_env;
ddd1055b 1040 ppc40x_timer = tb_env->opaque;
90e189ec 1041 LOG_TB("%s val" TARGET_FMT_lx "\n", __func__, val);
ddd1055b 1042 ppc40x_timer->pit_reload = val;
4b6d0a4c 1043 start_stop_pit(env, tb_env, 0);
76a66253
JM
1044}
1045
e2684c0b 1046target_ulong load_40x_pit (CPUPPCState *env)
76a66253 1047{
636aaad7 1048 return cpu_ppc_load_decr(env);
76a66253
JM
1049}
1050
ddd1055b 1051static void ppc_40x_set_tb_clk (void *opaque, uint32_t freq)
4b6d0a4c 1052{
e2684c0b 1053 CPUPPCState *env = opaque;
c227f099 1054 ppc_tb_t *tb_env = env->tb_env;
4b6d0a4c 1055
d12d51d5 1056 LOG_TB("%s set new frequency to %" PRIu32 "\n", __func__,
aae9366a 1057 freq);
4b6d0a4c 1058 tb_env->tb_freq = freq;
dbdd2506 1059 tb_env->decr_freq = freq;
4b6d0a4c
JM
1060 /* XXX: we should also update all timers */
1061}
1062
e2684c0b 1063clk_setup_cb ppc_40x_timers_init (CPUPPCState *env, uint32_t freq,
d63cb48d 1064 unsigned int decr_excp)
636aaad7 1065{
c227f099 1066 ppc_tb_t *tb_env;
ddd1055b 1067 ppc40x_timer_t *ppc40x_timer;
636aaad7 1068
7267c094 1069 tb_env = g_malloc0(sizeof(ppc_tb_t));
8ecc7913 1070 env->tb_env = tb_env;
ddd1055b
FC
1071 tb_env->flags = PPC_DECR_UNDERFLOW_TRIGGERED;
1072 ppc40x_timer = g_malloc0(sizeof(ppc40x_timer_t));
8ecc7913 1073 tb_env->tb_freq = freq;
dbdd2506 1074 tb_env->decr_freq = freq;
ddd1055b 1075 tb_env->opaque = ppc40x_timer;
d12d51d5 1076 LOG_TB("%s freq %" PRIu32 "\n", __func__, freq);
ddd1055b 1077 if (ppc40x_timer != NULL) {
636aaad7 1078 /* We use decr timer for PIT */
bc72ad67 1079 tb_env->decr_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, &cpu_4xx_pit_cb, env);
ddd1055b 1080 ppc40x_timer->fit_timer =
bc72ad67 1081 timer_new_ns(QEMU_CLOCK_VIRTUAL, &cpu_4xx_fit_cb, env);
ddd1055b 1082 ppc40x_timer->wdt_timer =
bc72ad67 1083 timer_new_ns(QEMU_CLOCK_VIRTUAL, &cpu_4xx_wdt_cb, env);
ddd1055b 1084 ppc40x_timer->decr_excp = decr_excp;
636aaad7 1085 }
8ecc7913 1086
ddd1055b 1087 return &ppc_40x_set_tb_clk;
76a66253
JM
1088}
1089
2e719ba3
JM
1090/*****************************************************************************/
1091/* Embedded PowerPC Device Control Registers */
c227f099
AL
1092typedef struct ppc_dcrn_t ppc_dcrn_t;
1093struct ppc_dcrn_t {
2e719ba3
JM
1094 dcr_read_cb dcr_read;
1095 dcr_write_cb dcr_write;
1096 void *opaque;
1097};
1098
a750fc0b
JM
1099/* XXX: on 460, DCR addresses are 32 bits wide,
1100 * using DCRIPR to get the 22 upper bits of the DCR address
1101 */
2e719ba3 1102#define DCRN_NB 1024
c227f099
AL
1103struct ppc_dcr_t {
1104 ppc_dcrn_t dcrn[DCRN_NB];
2e719ba3
JM
1105 int (*read_error)(int dcrn);
1106 int (*write_error)(int dcrn);
1107};
1108
73b01960 1109int ppc_dcr_read (ppc_dcr_t *dcr_env, int dcrn, uint32_t *valp)
2e719ba3 1110{
c227f099 1111 ppc_dcrn_t *dcr;
2e719ba3
JM
1112
1113 if (dcrn < 0 || dcrn >= DCRN_NB)
1114 goto error;
1115 dcr = &dcr_env->dcrn[dcrn];
1116 if (dcr->dcr_read == NULL)
1117 goto error;
1118 *valp = (*dcr->dcr_read)(dcr->opaque, dcrn);
1119
1120 return 0;
1121
1122 error:
1123 if (dcr_env->read_error != NULL)
1124 return (*dcr_env->read_error)(dcrn);
1125
1126 return -1;
1127}
1128
73b01960 1129int ppc_dcr_write (ppc_dcr_t *dcr_env, int dcrn, uint32_t val)
2e719ba3 1130{
c227f099 1131 ppc_dcrn_t *dcr;
2e719ba3
JM
1132
1133 if (dcrn < 0 || dcrn >= DCRN_NB)
1134 goto error;
1135 dcr = &dcr_env->dcrn[dcrn];
1136 if (dcr->dcr_write == NULL)
1137 goto error;
1138 (*dcr->dcr_write)(dcr->opaque, dcrn, val);
1139
1140 return 0;
1141
1142 error:
1143 if (dcr_env->write_error != NULL)
1144 return (*dcr_env->write_error)(dcrn);
1145
1146 return -1;
1147}
1148
e2684c0b 1149int ppc_dcr_register (CPUPPCState *env, int dcrn, void *opaque,
2e719ba3
JM
1150 dcr_read_cb dcr_read, dcr_write_cb dcr_write)
1151{
c227f099
AL
1152 ppc_dcr_t *dcr_env;
1153 ppc_dcrn_t *dcr;
2e719ba3
JM
1154
1155 dcr_env = env->dcr_env;
1156 if (dcr_env == NULL)
1157 return -1;
1158 if (dcrn < 0 || dcrn >= DCRN_NB)
1159 return -1;
1160 dcr = &dcr_env->dcrn[dcrn];
1161 if (dcr->opaque != NULL ||
1162 dcr->dcr_read != NULL ||
1163 dcr->dcr_write != NULL)
1164 return -1;
1165 dcr->opaque = opaque;
1166 dcr->dcr_read = dcr_read;
1167 dcr->dcr_write = dcr_write;
1168
1169 return 0;
1170}
1171
e2684c0b 1172int ppc_dcr_init (CPUPPCState *env, int (*read_error)(int dcrn),
2e719ba3
JM
1173 int (*write_error)(int dcrn))
1174{
c227f099 1175 ppc_dcr_t *dcr_env;
2e719ba3 1176
7267c094 1177 dcr_env = g_malloc0(sizeof(ppc_dcr_t));
2e719ba3
JM
1178 dcr_env->read_error = read_error;
1179 dcr_env->write_error = write_error;
1180 env->dcr_env = dcr_env;
1181
1182 return 0;
1183}
1184
64201201
FB
1185/*****************************************************************************/
1186/* Debug port */
fd0bbb12 1187void PPC_debug_write (void *opaque, uint32_t addr, uint32_t val)
64201201
FB
1188{
1189 addr &= 0xF;
1190 switch (addr) {
1191 case 0:
1192 printf("%c", val);
1193 break;
1194 case 1:
1195 printf("\n");
1196 fflush(stdout);
1197 break;
1198 case 2:
aae9366a 1199 printf("Set loglevel to %04" PRIx32 "\n", val);
24537a01 1200 qemu_set_log(val | 0x100);
64201201
FB
1201 break;
1202 }
1203}
1204
1205/*****************************************************************************/
1206/* NVRAM helpers */
c227f099 1207static inline uint32_t nvram_read (nvram_t *nvram, uint32_t addr)
64201201 1208{
3a93113a 1209 return (*nvram->read_fn)(nvram->opaque, addr);
64201201
FB
1210}
1211
c227f099 1212static inline void nvram_write (nvram_t *nvram, uint32_t addr, uint32_t val)
64201201 1213{
3cbee15b 1214 (*nvram->write_fn)(nvram->opaque, addr, val);
64201201
FB
1215}
1216
43448292 1217static void NVRAM_set_byte(nvram_t *nvram, uint32_t addr, uint8_t value)
64201201 1218{
3cbee15b 1219 nvram_write(nvram, addr, value);
64201201
FB
1220}
1221
43448292 1222static uint8_t NVRAM_get_byte(nvram_t *nvram, uint32_t addr)
3cbee15b
JM
1223{
1224 return nvram_read(nvram, addr);
1225}
1226
43448292 1227static void NVRAM_set_word(nvram_t *nvram, uint32_t addr, uint16_t value)
3cbee15b
JM
1228{
1229 nvram_write(nvram, addr, value >> 8);
1230 nvram_write(nvram, addr + 1, value & 0xFF);
1231}
1232
43448292 1233static uint16_t NVRAM_get_word(nvram_t *nvram, uint32_t addr)
64201201
FB
1234{
1235 uint16_t tmp;
1236
3cbee15b
JM
1237 tmp = nvram_read(nvram, addr) << 8;
1238 tmp |= nvram_read(nvram, addr + 1);
1239
64201201
FB
1240 return tmp;
1241}
1242
43448292 1243static void NVRAM_set_lword(nvram_t *nvram, uint32_t addr, uint32_t value)
64201201 1244{
3cbee15b
JM
1245 nvram_write(nvram, addr, value >> 24);
1246 nvram_write(nvram, addr + 1, (value >> 16) & 0xFF);
1247 nvram_write(nvram, addr + 2, (value >> 8) & 0xFF);
1248 nvram_write(nvram, addr + 3, value & 0xFF);
64201201
FB
1249}
1250
c227f099 1251uint32_t NVRAM_get_lword (nvram_t *nvram, uint32_t addr)
64201201
FB
1252{
1253 uint32_t tmp;
1254
3cbee15b
JM
1255 tmp = nvram_read(nvram, addr) << 24;
1256 tmp |= nvram_read(nvram, addr + 1) << 16;
1257 tmp |= nvram_read(nvram, addr + 2) << 8;
1258 tmp |= nvram_read(nvram, addr + 3);
76a66253 1259
64201201
FB
1260 return tmp;
1261}
1262
43448292
BS
1263static void NVRAM_set_string(nvram_t *nvram, uint32_t addr, const char *str,
1264 uint32_t max)
64201201
FB
1265{
1266 int i;
1267
1268 for (i = 0; i < max && str[i] != '\0'; i++) {
3cbee15b 1269 nvram_write(nvram, addr + i, str[i]);
64201201 1270 }
3cbee15b
JM
1271 nvram_write(nvram, addr + i, str[i]);
1272 nvram_write(nvram, addr + max - 1, '\0');
64201201
FB
1273}
1274
c227f099 1275int NVRAM_get_string (nvram_t *nvram, uint8_t *dst, uint16_t addr, int max)
64201201
FB
1276{
1277 int i;
1278
1279 memset(dst, 0, max);
1280 for (i = 0; i < max; i++) {
1281 dst[i] = NVRAM_get_byte(nvram, addr + i);
1282 if (dst[i] == '\0')
1283 break;
1284 }
1285
1286 return i;
1287}
1288
1289static uint16_t NVRAM_crc_update (uint16_t prev, uint16_t value)
1290{
1291 uint16_t tmp;
1292 uint16_t pd, pd1, pd2;
1293
1294 tmp = prev >> 8;
1295 pd = prev ^ value;
1296 pd1 = pd & 0x000F;
1297 pd2 = ((pd >> 4) & 0x000F) ^ pd1;
1298 tmp ^= (pd1 << 3) | (pd1 << 8);
1299 tmp ^= pd2 | (pd2 << 7) | (pd2 << 12);
1300
1301 return tmp;
1302}
1303
c227f099 1304static uint16_t NVRAM_compute_crc (nvram_t *nvram, uint32_t start, uint32_t count)
64201201
FB
1305{
1306 uint32_t i;
1307 uint16_t crc = 0xFFFF;
1308 int odd;
1309
1310 odd = count & 1;
1311 count &= ~1;
1312 for (i = 0; i != count; i++) {
76a66253 1313 crc = NVRAM_crc_update(crc, NVRAM_get_word(nvram, start + i));
64201201
FB
1314 }
1315 if (odd) {
76a66253 1316 crc = NVRAM_crc_update(crc, NVRAM_get_byte(nvram, start + i) << 8);
64201201
FB
1317 }
1318
1319 return crc;
1320}
1321
fd0bbb12
FB
1322#define CMDLINE_ADDR 0x017ff000
1323
c227f099 1324int PPC_NVRAM_set_params (nvram_t *nvram, uint16_t NVRAM_size,
b55266b5 1325 const char *arch,
64201201
FB
1326 uint32_t RAM_size, int boot_device,
1327 uint32_t kernel_image, uint32_t kernel_size,
fd0bbb12 1328 const char *cmdline,
64201201 1329 uint32_t initrd_image, uint32_t initrd_size,
fd0bbb12
FB
1330 uint32_t NVRAM_image,
1331 int width, int height, int depth)
64201201
FB
1332{
1333 uint16_t crc;
1334
1335 /* Set parameters for Open Hack'Ware BIOS */
1336 NVRAM_set_string(nvram, 0x00, "QEMU_BIOS", 16);
1337 NVRAM_set_lword(nvram, 0x10, 0x00000002); /* structure v2 */
1338 NVRAM_set_word(nvram, 0x14, NVRAM_size);
1339 NVRAM_set_string(nvram, 0x20, arch, 16);
1340 NVRAM_set_lword(nvram, 0x30, RAM_size);
1341 NVRAM_set_byte(nvram, 0x34, boot_device);
1342 NVRAM_set_lword(nvram, 0x38, kernel_image);
1343 NVRAM_set_lword(nvram, 0x3C, kernel_size);
fd0bbb12
FB
1344 if (cmdline) {
1345 /* XXX: put the cmdline in NVRAM too ? */
3c178e72 1346 pstrcpy_targphys("cmdline", CMDLINE_ADDR, RAM_size - CMDLINE_ADDR, cmdline);
fd0bbb12
FB
1347 NVRAM_set_lword(nvram, 0x40, CMDLINE_ADDR);
1348 NVRAM_set_lword(nvram, 0x44, strlen(cmdline));
1349 } else {
1350 NVRAM_set_lword(nvram, 0x40, 0);
1351 NVRAM_set_lword(nvram, 0x44, 0);
1352 }
64201201
FB
1353 NVRAM_set_lword(nvram, 0x48, initrd_image);
1354 NVRAM_set_lword(nvram, 0x4C, initrd_size);
1355 NVRAM_set_lword(nvram, 0x50, NVRAM_image);
fd0bbb12
FB
1356
1357 NVRAM_set_word(nvram, 0x54, width);
1358 NVRAM_set_word(nvram, 0x56, height);
1359 NVRAM_set_word(nvram, 0x58, depth);
1360 crc = NVRAM_compute_crc(nvram, 0x00, 0xF8);
3cbee15b 1361 NVRAM_set_word(nvram, 0xFC, crc);
64201201
FB
1362
1363 return 0;
a541f297 1364}