]> git.proxmox.com Git - mirror_qemu.git/blame - hw/ppc/spapr.c
Simplify -machine option queries with qemu_get_machine_opts()
[mirror_qemu.git] / hw / ppc / spapr.c
CommitLineData
9fdf0c29
DG
1/*
2 * QEMU PowerPC pSeries Logical Partition (aka sPAPR) hardware System Emulator
3 *
4 * Copyright (c) 2004-2007 Fabrice Bellard
5 * Copyright (c) 2007 Jocelyn Mayer
6 * Copyright (c) 2010 David Gibson, IBM Corporation.
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a copy
9 * of this software and associated documentation files (the "Software"), to deal
10 * in the Software without restriction, including without limitation the rights
11 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
12 * copies of the Software, and to permit persons to whom the Software is
13 * furnished to do so, subject to the following conditions:
14 *
15 * The above copyright notice and this permission notice shall be included in
16 * all copies or substantial portions of the Software.
17 *
18 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
19 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
20 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
21 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
22 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
23 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
24 * THE SOFTWARE.
25 *
26 */
9c17d615 27#include "sysemu/sysemu.h"
83c9f4ca 28#include "hw/hw.h"
9fdf0c29 29#include "elf.h"
1422e32d 30#include "net/net.h"
9c17d615
PB
31#include "sysemu/blockdev.h"
32#include "sysemu/cpus.h"
33#include "sysemu/kvm.h"
e97c3636 34#include "kvm_ppc.h"
9fdf0c29
DG
35
36#include "hw/boards.h"
0d09e41a 37#include "hw/ppc/ppc.h"
9fdf0c29
DG
38#include "hw/loader.h"
39
0d09e41a
PB
40#include "hw/ppc/spapr.h"
41#include "hw/ppc/spapr_vio.h"
42#include "hw/pci-host/spapr.h"
43#include "hw/ppc/xics.h"
a2cb15b0 44#include "hw/pci/msi.h"
9fdf0c29 45
83c9f4ca 46#include "hw/pci/pci.h"
f61b4bed 47
022c62cb 48#include "exec/address-spaces.h"
35139a59 49#include "hw/usb.h"
1de7afc9 50#include "qemu/config-file.h"
890c2b77 51
9fdf0c29
DG
52#include <libfdt.h>
53
4d8d5467
BH
54/* SLOF memory layout:
55 *
56 * SLOF raw image loaded at 0, copies its romfs right below the flat
57 * device-tree, then position SLOF itself 31M below that
58 *
59 * So we set FW_OVERHEAD to 40MB which should account for all of that
60 * and more
61 *
62 * We load our kernel at 4M, leaving space for SLOF initial image
63 */
9fdf0c29 64#define FDT_MAX_SIZE 0x10000
39ac8455 65#define RTAS_MAX_SIZE 0x10000
a9f8ad8f
DG
66#define FW_MAX_SIZE 0x400000
67#define FW_FILE_NAME "slof.bin"
4d8d5467
BH
68#define FW_OVERHEAD 0x2800000
69#define KERNEL_LOAD_ADDR FW_MAX_SIZE
a9f8ad8f 70
4d8d5467 71#define MIN_RMA_SLOF 128UL
9fdf0c29
DG
72
73#define TIMEBASE_FREQ 512000000ULL
74
41019fec 75#define MAX_CPUS 256
4d8d5467 76#define XICS_IRQS 1024
9fdf0c29 77
0c103f8e
DG
78#define PHANDLE_XICP 0x00001111
79
7f763a5d
DG
80#define HTAB_SIZE(spapr) (1ULL << ((spapr)->htab_shift))
81
9fdf0c29
DG
82sPAPREnvironment *spapr;
83
ff9d2afa 84int spapr_allocate_irq(int hint, bool lsi)
e6c866d4 85{
a307d594 86 int irq;
e6c866d4
DG
87
88 if (hint) {
89 irq = hint;
90 /* FIXME: we should probably check for collisions somehow */
91 } else {
92 irq = spapr->next_irq++;
93 }
94
a307d594
AK
95 /* Configure irq type */
96 if (!xics_get_qirq(spapr->icp, irq)) {
97 return 0;
e6c866d4
DG
98 }
99
ff9d2afa 100 xics_set_irq_type(spapr->icp, irq, lsi);
e6c866d4 101
a307d594 102 return irq;
e6c866d4
DG
103}
104
f4b9523b 105/* Allocate block of consequtive IRQs, returns a number of the first */
ff9d2afa 106int spapr_allocate_irq_block(int num, bool lsi)
f4b9523b
AK
107{
108 int first = -1;
109 int i;
110
111 for (i = 0; i < num; ++i) {
112 int irq;
113
ff9d2afa 114 irq = spapr_allocate_irq(0, lsi);
f4b9523b
AK
115 if (!irq) {
116 return -1;
117 }
118
119 if (0 == i) {
120 first = irq;
121 }
122
123 /* If the above doesn't create a consecutive block then that's
124 * an internal bug */
125 assert(irq == (first + i));
126 }
127
128 return first;
129}
130
7f763a5d 131static int spapr_fixup_cpu_dt(void *fdt, sPAPREnvironment *spapr)
6e806cc3
BR
132{
133 int ret = 0, offset;
e2684c0b 134 CPUPPCState *env;
1b1ed8dc 135 CPUState *cpu;
6e806cc3
BR
136 char cpu_model[32];
137 int smt = kvmppc_smt_threads();
7f763a5d 138 uint32_t pft_size_prop[] = {0, cpu_to_be32(spapr->htab_shift)};
6e806cc3
BR
139
140 assert(spapr->cpu_model);
141
142 for (env = first_cpu; env != NULL; env = env->next_cpu) {
55e5c285 143 cpu = CPU(ppc_env_get_cpu(env));
6e806cc3
BR
144 uint32_t associativity[] = {cpu_to_be32(0x5),
145 cpu_to_be32(0x0),
146 cpu_to_be32(0x0),
147 cpu_to_be32(0x0),
1b1ed8dc 148 cpu_to_be32(cpu->numa_node),
55e5c285 149 cpu_to_be32(cpu->cpu_index)};
6e806cc3 150
55e5c285 151 if ((cpu->cpu_index % smt) != 0) {
6e806cc3
BR
152 continue;
153 }
154
155 snprintf(cpu_model, 32, "/cpus/%s@%x", spapr->cpu_model,
55e5c285 156 cpu->cpu_index);
6e806cc3
BR
157
158 offset = fdt_path_offset(fdt, cpu_model);
159 if (offset < 0) {
160 return offset;
161 }
162
7f763a5d
DG
163 if (nb_numa_nodes > 1) {
164 ret = fdt_setprop(fdt, offset, "ibm,associativity", associativity,
165 sizeof(associativity));
166 if (ret < 0) {
167 return ret;
168 }
169 }
170
171 ret = fdt_setprop(fdt, offset, "ibm,pft-size",
172 pft_size_prop, sizeof(pft_size_prop));
6e806cc3
BR
173 if (ret < 0) {
174 return ret;
175 }
176 }
177 return ret;
178}
179
5af9873d
BH
180
181static size_t create_page_sizes_prop(CPUPPCState *env, uint32_t *prop,
182 size_t maxsize)
183{
184 size_t maxcells = maxsize / sizeof(uint32_t);
185 int i, j, count;
186 uint32_t *p = prop;
187
188 for (i = 0; i < PPC_PAGE_SIZES_MAX_SZ; i++) {
189 struct ppc_one_seg_page_size *sps = &env->sps.sps[i];
190
191 if (!sps->page_shift) {
192 break;
193 }
194 for (count = 0; count < PPC_PAGE_SIZES_MAX_SZ; count++) {
195 if (sps->enc[count].page_shift == 0) {
196 break;
197 }
198 }
199 if ((p - prop) >= (maxcells - 3 - count * 2)) {
200 break;
201 }
202 *(p++) = cpu_to_be32(sps->page_shift);
203 *(p++) = cpu_to_be32(sps->slb_enc);
204 *(p++) = cpu_to_be32(count);
205 for (j = 0; j < count; j++) {
206 *(p++) = cpu_to_be32(sps->enc[j].page_shift);
207 *(p++) = cpu_to_be32(sps->enc[j].pte_enc);
208 }
209 }
210
211 return (p - prop) * sizeof(uint32_t);
212}
213
7f763a5d
DG
214#define _FDT(exp) \
215 do { \
216 int ret = (exp); \
217 if (ret < 0) { \
218 fprintf(stderr, "qemu: error creating device tree: %s: %s\n", \
219 #exp, fdt_strerror(ret)); \
220 exit(1); \
221 } \
222 } while (0)
223
224
a3467baa 225static void *spapr_create_fdt_skel(const char *cpu_model,
a8170e5e
AK
226 hwaddr initrd_base,
227 hwaddr initrd_size,
228 hwaddr kernel_size,
a3467baa 229 const char *boot_device,
74d042e5
DG
230 const char *kernel_cmdline,
231 uint32_t epow_irq)
9fdf0c29
DG
232{
233 void *fdt;
e2684c0b 234 CPUPPCState *env;
9fdf0c29
DG
235 uint32_t start_prop = cpu_to_be32(initrd_base);
236 uint32_t end_prop = cpu_to_be32(initrd_base + initrd_size);
ee86dfee 237 char hypertas_prop[] = "hcall-pft\0hcall-term\0hcall-dabr\0hcall-interrupt"
a3d0abae 238 "\0hcall-tce\0hcall-vio\0hcall-splpar\0hcall-bulk";
c73e3771 239 char qemu_hypertas_prop[] = "hcall-memop1";
7f763a5d 240 uint32_t refpoints[] = {cpu_to_be32(0x4), cpu_to_be32(0x4)};
b5cec4c5 241 uint32_t interrupt_server_ranges_prop[] = {0, cpu_to_be32(smp_cpus)};
9fdf0c29 242 char *modelname;
7f763a5d 243 int i, smt = kvmppc_smt_threads();
6e806cc3 244 unsigned char vec5[] = {0x0, 0x0, 0x0, 0x0, 0x0, 0x80};
9fdf0c29 245
7267c094 246 fdt = g_malloc0(FDT_MAX_SIZE);
9fdf0c29
DG
247 _FDT((fdt_create(fdt, FDT_MAX_SIZE)));
248
4d8d5467
BH
249 if (kernel_size) {
250 _FDT((fdt_add_reservemap_entry(fdt, KERNEL_LOAD_ADDR, kernel_size)));
251 }
252 if (initrd_size) {
253 _FDT((fdt_add_reservemap_entry(fdt, initrd_base, initrd_size)));
254 }
9fdf0c29
DG
255 _FDT((fdt_finish_reservemap(fdt)));
256
257 /* Root node */
258 _FDT((fdt_begin_node(fdt, "")));
259 _FDT((fdt_property_string(fdt, "device_type", "chrp")));
5d73dd66 260 _FDT((fdt_property_string(fdt, "model", "IBM pSeries (emulated by qemu)")));
d63919c9 261 _FDT((fdt_property_string(fdt, "compatible", "qemu,pseries")));
9fdf0c29
DG
262
263 _FDT((fdt_property_cell(fdt, "#address-cells", 0x2)));
264 _FDT((fdt_property_cell(fdt, "#size-cells", 0x2)));
265
266 /* /chosen */
267 _FDT((fdt_begin_node(fdt, "chosen")));
268
6e806cc3
BR
269 /* Set Form1_affinity */
270 _FDT((fdt_property(fdt, "ibm,architecture-vec-5", vec5, sizeof(vec5))));
271
9fdf0c29
DG
272 _FDT((fdt_property_string(fdt, "bootargs", kernel_cmdline)));
273 _FDT((fdt_property(fdt, "linux,initrd-start",
274 &start_prop, sizeof(start_prop))));
275 _FDT((fdt_property(fdt, "linux,initrd-end",
276 &end_prop, sizeof(end_prop))));
4d8d5467
BH
277 if (kernel_size) {
278 uint64_t kprop[2] = { cpu_to_be64(KERNEL_LOAD_ADDR),
279 cpu_to_be64(kernel_size) };
9fdf0c29 280
4d8d5467
BH
281 _FDT((fdt_property(fdt, "qemu,boot-kernel", &kprop, sizeof(kprop))));
282 }
2c9ee029
AS
283 if (boot_device) {
284 _FDT((fdt_property_string(fdt, "qemu,boot-device", boot_device)));
285 }
f28359d8
LZ
286 _FDT((fdt_property_cell(fdt, "qemu,graphic-width", graphic_width)));
287 _FDT((fdt_property_cell(fdt, "qemu,graphic-height", graphic_height)));
288 _FDT((fdt_property_cell(fdt, "qemu,graphic-depth", graphic_depth)));
3384f95c 289
9fdf0c29
DG
290 _FDT((fdt_end_node(fdt)));
291
9fdf0c29
DG
292 /* cpus */
293 _FDT((fdt_begin_node(fdt, "cpus")));
294
295 _FDT((fdt_property_cell(fdt, "#address-cells", 0x1)));
296 _FDT((fdt_property_cell(fdt, "#size-cells", 0x0)));
297
7267c094 298 modelname = g_strdup(cpu_model);
9fdf0c29
DG
299
300 for (i = 0; i < strlen(modelname); i++) {
301 modelname[i] = toupper(modelname[i]);
302 }
303
6e806cc3
BR
304 /* This is needed during FDT finalization */
305 spapr->cpu_model = g_strdup(modelname);
306
c7a5c0c9 307 for (env = first_cpu; env != NULL; env = env->next_cpu) {
55e5c285 308 CPUState *cpu = CPU(ppc_env_get_cpu(env));
0cbad81f 309 PowerPCCPUClass *pcc = POWERPC_CPU_GET_CLASS(cpu);
55e5c285 310 int index = cpu->cpu_index;
e97c3636
DG
311 uint32_t servers_prop[smp_threads];
312 uint32_t gservers_prop[smp_threads * 2];
9fdf0c29
DG
313 char *nodename;
314 uint32_t segs[] = {cpu_to_be32(28), cpu_to_be32(40),
315 0xffffffff, 0xffffffff};
0a8b2938
AG
316 uint32_t tbfreq = kvm_enabled() ? kvmppc_get_tbfreq() : TIMEBASE_FREQ;
317 uint32_t cpufreq = kvm_enabled() ? kvmppc_get_clockfreq() : 1000000000;
5af9873d
BH
318 uint32_t page_sizes_prop[64];
319 size_t page_sizes_prop_size;
9fdf0c29 320
e97c3636
DG
321 if ((index % smt) != 0) {
322 continue;
323 }
324
4ecf8aa5 325 nodename = g_strdup_printf("%s@%x", modelname, index);
9fdf0c29
DG
326
327 _FDT((fdt_begin_node(fdt, nodename)));
328
4ecf8aa5 329 g_free(nodename);
9fdf0c29 330
c7a5c0c9 331 _FDT((fdt_property_cell(fdt, "reg", index)));
9fdf0c29
DG
332 _FDT((fdt_property_string(fdt, "device_type", "cpu")));
333
334 _FDT((fdt_property_cell(fdt, "cpu-version", env->spr[SPR_PVR])));
0cbad81f 335 _FDT((fdt_property_cell(fdt, "d-cache-block-size",
9fdf0c29 336 env->dcache_line_size)));
0cbad81f
DG
337 _FDT((fdt_property_cell(fdt, "d-cache-line-size",
338 env->dcache_line_size)));
339 _FDT((fdt_property_cell(fdt, "i-cache-block-size",
340 env->icache_line_size)));
341 _FDT((fdt_property_cell(fdt, "i-cache-line-size",
9fdf0c29 342 env->icache_line_size)));
0cbad81f
DG
343
344 if (pcc->l1_dcache_size) {
345 _FDT((fdt_property_cell(fdt, "d-cache-size", pcc->l1_dcache_size)));
346 } else {
347 fprintf(stderr, "Warning: Unknown L1 dcache size for cpu\n");
348 }
349 if (pcc->l1_icache_size) {
350 _FDT((fdt_property_cell(fdt, "i-cache-size", pcc->l1_icache_size)));
351 } else {
352 fprintf(stderr, "Warning: Unknown L1 icache size for cpu\n");
353 }
354
0a8b2938
AG
355 _FDT((fdt_property_cell(fdt, "timebase-frequency", tbfreq)));
356 _FDT((fdt_property_cell(fdt, "clock-frequency", cpufreq)));
9fdf0c29
DG
357 _FDT((fdt_property_cell(fdt, "ibm,slb-size", env->slb_nr)));
358 _FDT((fdt_property_string(fdt, "status", "okay")));
359 _FDT((fdt_property(fdt, "64-bit", NULL, 0)));
e97c3636
DG
360
361 /* Build interrupt servers and gservers properties */
362 for (i = 0; i < smp_threads; i++) {
363 servers_prop[i] = cpu_to_be32(index + i);
364 /* Hack, direct the group queues back to cpu 0 */
365 gservers_prop[i*2] = cpu_to_be32(index + i);
366 gservers_prop[i*2 + 1] = 0;
367 }
368 _FDT((fdt_property(fdt, "ibm,ppc-interrupt-server#s",
369 servers_prop, sizeof(servers_prop))));
b5cec4c5 370 _FDT((fdt_property(fdt, "ibm,ppc-interrupt-gserver#s",
e97c3636 371 gservers_prop, sizeof(gservers_prop))));
9fdf0c29 372
c7a5c0c9 373 if (env->mmu_model & POWERPC_MMU_1TSEG) {
9fdf0c29
DG
374 _FDT((fdt_property(fdt, "ibm,processor-segment-sizes",
375 segs, sizeof(segs))));
376 }
377
6659394f
DG
378 /* Advertise VMX/VSX (vector extensions) if available
379 * 0 / no property == no vector extensions
380 * 1 == VMX / Altivec available
381 * 2 == VSX available */
a7342588
DG
382 if (env->insns_flags & PPC_ALTIVEC) {
383 uint32_t vmx = (env->insns_flags2 & PPC2_VSX) ? 2 : 1;
384
6659394f
DG
385 _FDT((fdt_property_cell(fdt, "ibm,vmx", vmx)));
386 }
387
388 /* Advertise DFP (Decimal Floating Point) if available
389 * 0 / no property == no DFP
390 * 1 == DFP available */
a7342588
DG
391 if (env->insns_flags2 & PPC2_DFP) {
392 _FDT((fdt_property_cell(fdt, "ibm,dfp", 1)));
6659394f
DG
393 }
394
5af9873d
BH
395 page_sizes_prop_size = create_page_sizes_prop(env, page_sizes_prop,
396 sizeof(page_sizes_prop));
397 if (page_sizes_prop_size) {
398 _FDT((fdt_property(fdt, "ibm,segment-page-sizes",
399 page_sizes_prop, page_sizes_prop_size)));
400 }
401
9fdf0c29
DG
402 _FDT((fdt_end_node(fdt)));
403 }
404
7267c094 405 g_free(modelname);
9fdf0c29
DG
406
407 _FDT((fdt_end_node(fdt)));
408
f43e3525
DG
409 /* RTAS */
410 _FDT((fdt_begin_node(fdt, "rtas")));
411
412 _FDT((fdt_property(fdt, "ibm,hypertas-functions", hypertas_prop,
413 sizeof(hypertas_prop))));
c73e3771
BH
414 _FDT((fdt_property(fdt, "qemu,hypertas-functions", qemu_hypertas_prop,
415 sizeof(qemu_hypertas_prop))));
f43e3525 416
6e806cc3
BR
417 _FDT((fdt_property(fdt, "ibm,associativity-reference-points",
418 refpoints, sizeof(refpoints))));
419
74d042e5
DG
420 _FDT((fdt_property_cell(fdt, "rtas-error-log-max", RTAS_ERROR_LOG_MAX)));
421
f43e3525
DG
422 _FDT((fdt_end_node(fdt)));
423
b5cec4c5 424 /* interrupt controller */
9dfef5aa 425 _FDT((fdt_begin_node(fdt, "interrupt-controller")));
b5cec4c5
DG
426
427 _FDT((fdt_property_string(fdt, "device_type",
428 "PowerPC-External-Interrupt-Presentation")));
429 _FDT((fdt_property_string(fdt, "compatible", "IBM,ppc-xicp")));
b5cec4c5
DG
430 _FDT((fdt_property(fdt, "interrupt-controller", NULL, 0)));
431 _FDT((fdt_property(fdt, "ibm,interrupt-server-ranges",
432 interrupt_server_ranges_prop,
433 sizeof(interrupt_server_ranges_prop))));
0c103f8e
DG
434 _FDT((fdt_property_cell(fdt, "#interrupt-cells", 2)));
435 _FDT((fdt_property_cell(fdt, "linux,phandle", PHANDLE_XICP)));
436 _FDT((fdt_property_cell(fdt, "phandle", PHANDLE_XICP)));
b5cec4c5
DG
437
438 _FDT((fdt_end_node(fdt)));
439
4040ab72
DG
440 /* vdevice */
441 _FDT((fdt_begin_node(fdt, "vdevice")));
442
443 _FDT((fdt_property_string(fdt, "device_type", "vdevice")));
444 _FDT((fdt_property_string(fdt, "compatible", "IBM,vdevice")));
445 _FDT((fdt_property_cell(fdt, "#address-cells", 0x1)));
446 _FDT((fdt_property_cell(fdt, "#size-cells", 0x0)));
b5cec4c5
DG
447 _FDT((fdt_property_cell(fdt, "#interrupt-cells", 0x2)));
448 _FDT((fdt_property(fdt, "interrupt-controller", NULL, 0)));
4040ab72
DG
449
450 _FDT((fdt_end_node(fdt)));
451
74d042e5
DG
452 /* event-sources */
453 spapr_events_fdt_skel(fdt, epow_irq);
454
9fdf0c29
DG
455 _FDT((fdt_end_node(fdt))); /* close root node */
456 _FDT((fdt_finish(fdt)));
457
a3467baa
DG
458 return fdt;
459}
460
7f763a5d
DG
461static int spapr_populate_memory(sPAPREnvironment *spapr, void *fdt)
462{
463 uint32_t associativity[] = {cpu_to_be32(0x4), cpu_to_be32(0x0),
464 cpu_to_be32(0x0), cpu_to_be32(0x0),
465 cpu_to_be32(0x0)};
466 char mem_name[32];
a8170e5e 467 hwaddr node0_size, mem_start;
7f763a5d
DG
468 uint64_t mem_reg_property[2];
469 int i, off;
470
471 /* memory node(s) */
472 node0_size = (nb_numa_nodes > 1) ? node_mem[0] : ram_size;
473 if (spapr->rma_size > node0_size) {
474 spapr->rma_size = node0_size;
475 }
476
477 /* RMA */
478 mem_reg_property[0] = 0;
479 mem_reg_property[1] = cpu_to_be64(spapr->rma_size);
480 off = fdt_add_subnode(fdt, 0, "memory@0");
481 _FDT(off);
482 _FDT((fdt_setprop_string(fdt, off, "device_type", "memory")));
483 _FDT((fdt_setprop(fdt, off, "reg", mem_reg_property,
484 sizeof(mem_reg_property))));
485 _FDT((fdt_setprop(fdt, off, "ibm,associativity", associativity,
486 sizeof(associativity))));
487
488 /* RAM: Node 0 */
489 if (node0_size > spapr->rma_size) {
490 mem_reg_property[0] = cpu_to_be64(spapr->rma_size);
491 mem_reg_property[1] = cpu_to_be64(node0_size - spapr->rma_size);
492
493 sprintf(mem_name, "memory@" TARGET_FMT_lx, spapr->rma_size);
494 off = fdt_add_subnode(fdt, 0, mem_name);
495 _FDT(off);
496 _FDT((fdt_setprop_string(fdt, off, "device_type", "memory")));
497 _FDT((fdt_setprop(fdt, off, "reg", mem_reg_property,
498 sizeof(mem_reg_property))));
499 _FDT((fdt_setprop(fdt, off, "ibm,associativity", associativity,
500 sizeof(associativity))));
501 }
502
503 /* RAM: Node 1 and beyond */
504 mem_start = node0_size;
505 for (i = 1; i < nb_numa_nodes; i++) {
506 mem_reg_property[0] = cpu_to_be64(mem_start);
507 mem_reg_property[1] = cpu_to_be64(node_mem[i]);
508 associativity[3] = associativity[4] = cpu_to_be32(i);
509 sprintf(mem_name, "memory@" TARGET_FMT_lx, mem_start);
510 off = fdt_add_subnode(fdt, 0, mem_name);
511 _FDT(off);
512 _FDT((fdt_setprop_string(fdt, off, "device_type", "memory")));
513 _FDT((fdt_setprop(fdt, off, "reg", mem_reg_property,
514 sizeof(mem_reg_property))));
515 _FDT((fdt_setprop(fdt, off, "ibm,associativity", associativity,
516 sizeof(associativity))));
517 mem_start += node_mem[i];
518 }
519
520 return 0;
521}
522
a3467baa 523static void spapr_finalize_fdt(sPAPREnvironment *spapr,
a8170e5e
AK
524 hwaddr fdt_addr,
525 hwaddr rtas_addr,
526 hwaddr rtas_size)
a3467baa
DG
527{
528 int ret;
529 void *fdt;
3384f95c 530 sPAPRPHBState *phb;
a3467baa 531
7267c094 532 fdt = g_malloc(FDT_MAX_SIZE);
a3467baa
DG
533
534 /* open out the base tree into a temp buffer for the final tweaks */
535 _FDT((fdt_open_into(spapr->fdt_skel, fdt, FDT_MAX_SIZE)));
4040ab72 536
7f763a5d
DG
537 ret = spapr_populate_memory(spapr, fdt);
538 if (ret < 0) {
539 fprintf(stderr, "couldn't setup memory nodes in fdt\n");
540 exit(1);
541 }
542
4040ab72
DG
543 ret = spapr_populate_vdevice(spapr->vio_bus, fdt);
544 if (ret < 0) {
545 fprintf(stderr, "couldn't setup vio devices in fdt\n");
546 exit(1);
547 }
548
3384f95c 549 QLIST_FOREACH(phb, &spapr->phbs, list) {
e0fdbd7c 550 ret = spapr_populate_pci_dt(phb, PHANDLE_XICP, fdt);
3384f95c
DG
551 }
552
553 if (ret < 0) {
554 fprintf(stderr, "couldn't setup PCI devices in fdt\n");
555 exit(1);
556 }
557
39ac8455
DG
558 /* RTAS */
559 ret = spapr_rtas_device_tree_setup(fdt, rtas_addr, rtas_size);
560 if (ret < 0) {
561 fprintf(stderr, "Couldn't set up RTAS device tree properties\n");
562 }
563
6e806cc3 564 /* Advertise NUMA via ibm,associativity */
7f763a5d
DG
565 ret = spapr_fixup_cpu_dt(fdt, spapr);
566 if (ret < 0) {
567 fprintf(stderr, "Couldn't finalize CPU device tree properties\n");
6e806cc3
BR
568 }
569
3fc5acde 570 if (!spapr->has_graphics) {
f28359d8
LZ
571 spapr_populate_chosen_stdout(fdt, spapr->vio_bus);
572 }
68f3a94c 573
4040ab72
DG
574 _FDT((fdt_pack(fdt)));
575
4d8d5467
BH
576 if (fdt_totalsize(fdt) > FDT_MAX_SIZE) {
577 hw_error("FDT too big ! 0x%x bytes (max is 0x%x)\n",
578 fdt_totalsize(fdt), FDT_MAX_SIZE);
579 exit(1);
580 }
581
a3467baa 582 cpu_physical_memory_write(fdt_addr, fdt, fdt_totalsize(fdt));
9fdf0c29 583
7267c094 584 g_free(fdt);
9fdf0c29
DG
585}
586
587static uint64_t translate_kernel_address(void *opaque, uint64_t addr)
588{
589 return (addr & 0x0fffffff) + KERNEL_LOAD_ADDR;
590}
591
1b14670a 592static void emulate_spapr_hypercall(PowerPCCPU *cpu)
9fdf0c29 593{
1b14670a
AF
594 CPUPPCState *env = &cpu->env;
595
efcb9383
DG
596 if (msr_pr) {
597 hcall_dprintf("Hypercall made with MSR[PR]=1\n");
598 env->gpr[3] = H_PRIVILEGE;
599 } else {
aa100fa4 600 env->gpr[3] = spapr_hypercall(cpu, env->gpr[3], &env->gpr[4]);
efcb9383 601 }
9fdf0c29
DG
602}
603
7f763a5d
DG
604static void spapr_reset_htab(sPAPREnvironment *spapr)
605{
606 long shift;
607
608 /* allocate hash page table. For now we always make this 16mb,
609 * later we should probably make it scale to the size of guest
610 * RAM */
611
612 shift = kvmppc_reset_htab(spapr->htab_shift);
613
614 if (shift > 0) {
615 /* Kernel handles htab, we don't need to allocate one */
616 spapr->htab_shift = shift;
617 } else {
618 if (!spapr->htab) {
619 /* Allocate an htab if we don't yet have one */
620 spapr->htab = qemu_memalign(HTAB_SIZE(spapr), HTAB_SIZE(spapr));
621 }
622
623 /* And clear it */
624 memset(spapr->htab, 0, HTAB_SIZE(spapr));
625 }
626
627 /* Update the RMA size if necessary */
628 if (spapr->vrma_adjust) {
629 spapr->rma_size = kvmppc_rma_size(ram_size, spapr->htab_shift);
630 }
9fdf0c29
DG
631}
632
c8787ad4 633static void ppc_spapr_reset(void)
a3467baa 634{
259186a7
AF
635 CPUState *first_cpu_cpu;
636
7f763a5d
DG
637 /* Reset the hash table & recalc the RMA */
638 spapr_reset_htab(spapr);
a3467baa 639
c8787ad4 640 qemu_devices_reset();
a3467baa
DG
641
642 /* Load the fdt */
643 spapr_finalize_fdt(spapr, spapr->fdt_addr, spapr->rtas_addr,
644 spapr->rtas_size);
645
646 /* Set up the entry state */
a4e044c3 647 first_cpu_cpu = ENV_GET_CPU(first_cpu);
a3467baa
DG
648 first_cpu->gpr[3] = spapr->fdt_addr;
649 first_cpu->gpr[5] = 0;
259186a7 650 first_cpu_cpu->halted = 0;
a3467baa
DG
651 first_cpu->nip = spapr->entry_point;
652
653}
654
1bba0dc9
AF
655static void spapr_cpu_reset(void *opaque)
656{
5b2038e0 657 PowerPCCPU *cpu = opaque;
259186a7 658 CPUState *cs = CPU(cpu);
048706d9 659 CPUPPCState *env = &cpu->env;
1bba0dc9 660
259186a7 661 cpu_reset(cs);
048706d9
DG
662
663 /* All CPUs start halted. CPU0 is unhalted from the machine level
664 * reset code and the rest are explicitly started up by the guest
665 * using an RTAS call */
259186a7 666 cs->halted = 1;
048706d9
DG
667
668 env->spr[SPR_HIOR] = 0;
7f763a5d
DG
669
670 env->external_htab = spapr->htab;
671 env->htab_base = -1;
672 env->htab_mask = HTAB_SIZE(spapr) - 1;
ec4936e1 673 env->spr[SPR_SDR1] = (target_ulong)(uintptr_t)spapr->htab |
7f763a5d 674 (spapr->htab_shift - 18);
1bba0dc9
AF
675}
676
639e8102
DG
677static void spapr_create_nvram(sPAPREnvironment *spapr)
678{
2ff3de68
MA
679 DeviceState *dev = qdev_create(&spapr->vio_bus->bus, "spapr-nvram");
680 const char *drivename = qemu_opt_get(qemu_get_machine_opts(), "nvram");
639e8102 681
2ff3de68
MA
682 if (drivename) {
683 BlockDriverState *bs;
639e8102 684
2ff3de68
MA
685 bs = bdrv_find(drivename);
686 if (!bs) {
687 fprintf(stderr, "No such block device \"%s\" for nvram\n",
688 drivename);
689 exit(1);
639e8102 690 }
2ff3de68 691 qdev_prop_set_drive_nofail(dev, "drive", bs);
639e8102
DG
692 }
693
694 qdev_init_nofail(dev);
695
696 spapr->nvram = (struct sPAPRNVRAM *)dev;
697}
698
8c57b867 699/* Returns whether we want to use VGA or not */
f28359d8
LZ
700static int spapr_vga_init(PCIBus *pci_bus)
701{
8c57b867 702 switch (vga_interface_type) {
8c57b867 703 case VGA_NONE:
1ddcae82
AJ
704 case VGA_STD:
705 return pci_vga_init(pci_bus) != NULL;
8c57b867 706 default:
f28359d8
LZ
707 fprintf(stderr, "This vga model is not supported,"
708 "currently it only supports -vga std\n");
8c57b867
AG
709 exit(0);
710 break;
f28359d8 711 }
f28359d8
LZ
712}
713
9fdf0c29 714/* pSeries LPAR / sPAPR hardware init */
5f072e1f 715static void ppc_spapr_init(QEMUMachineInitArgs *args)
9fdf0c29 716{
5f072e1f
EH
717 ram_addr_t ram_size = args->ram_size;
718 const char *cpu_model = args->cpu_model;
719 const char *kernel_filename = args->kernel_filename;
720 const char *kernel_cmdline = args->kernel_cmdline;
721 const char *initrd_filename = args->initrd_filename;
722 const char *boot_device = args->boot_device;
05769733 723 PowerPCCPU *cpu;
e2684c0b 724 CPUPPCState *env;
8c9f64df 725 PCIHostState *phb;
9fdf0c29 726 int i;
890c2b77
AK
727 MemoryRegion *sysmem = get_system_memory();
728 MemoryRegion *ram = g_new(MemoryRegion, 1);
a8170e5e 729 hwaddr rma_alloc_size;
4d8d5467
BH
730 uint32_t initrd_base = 0;
731 long kernel_size = 0, initrd_size = 0;
732 long load_limit, rtas_limit, fw_size;
39ac8455 733 char *filename;
9fdf0c29 734
0ee2c058
AK
735 msi_supported = true;
736
d43b45e2
DG
737 spapr = g_malloc0(sizeof(*spapr));
738 QLIST_INIT(&spapr->phbs);
739
9fdf0c29
DG
740 cpu_ppc_hypercall = emulate_spapr_hypercall;
741
354ac20a
DG
742 /* Allocate RMA if necessary */
743 rma_alloc_size = kvmppc_alloc_rma("ppc_spapr.rma", sysmem);
744
745 if (rma_alloc_size == -1) {
746 hw_error("qemu: Unable to create RMA\n");
747 exit(1);
748 }
7f763a5d 749
354ac20a 750 if (rma_alloc_size && (rma_alloc_size < ram_size)) {
7f763a5d 751 spapr->rma_size = rma_alloc_size;
354ac20a 752 } else {
7f763a5d
DG
753 spapr->rma_size = ram_size;
754
755 /* With KVM, we don't actually know whether KVM supports an
756 * unbounded RMA (PR KVM) or is limited by the hash table size
757 * (HV KVM using VRMA), so we always assume the latter
758 *
759 * In that case, we also limit the initial allocations for RTAS
760 * etc... to 256M since we have no way to know what the VRMA size
761 * is going to be as it depends on the size of the hash table
762 * isn't determined yet.
763 */
764 if (kvm_enabled()) {
765 spapr->vrma_adjust = 1;
766 spapr->rma_size = MIN(spapr->rma_size, 0x10000000);
767 }
354ac20a
DG
768 }
769
4d8d5467 770 /* We place the device tree and RTAS just below either the top of the RMA,
354ac20a
DG
771 * or just below 2GB, whichever is lowere, so that it can be
772 * processed with 32-bit real mode code if necessary */
7f763a5d 773 rtas_limit = MIN(spapr->rma_size, 0x80000000);
4d8d5467
BH
774 spapr->rtas_addr = rtas_limit - RTAS_MAX_SIZE;
775 spapr->fdt_addr = spapr->rtas_addr - FDT_MAX_SIZE;
776 load_limit = spapr->fdt_addr - FW_OVERHEAD;
9fdf0c29 777
382be75d
DG
778 /* We aim for a hash table of size 1/128 the size of RAM. The
779 * normal rule of thumb is 1/64 the size of RAM, but that's much
780 * more than needed for the Linux guests we support. */
781 spapr->htab_shift = 18; /* Minimum architected size */
782 while (spapr->htab_shift <= 46) {
783 if ((1ULL << (spapr->htab_shift + 7)) >= ram_size) {
784 break;
785 }
786 spapr->htab_shift++;
787 }
7f763a5d 788
7b565160
DG
789 /* Set up Interrupt Controller before we create the VCPUs */
790 spapr->icp = xics_system_init(smp_cpus * kvmppc_smt_threads() / smp_threads,
791 XICS_IRQS);
792 spapr->next_irq = XICS_IRQ_BASE;
793
9fdf0c29
DG
794 /* init CPUs */
795 if (cpu_model == NULL) {
6b7a2cf6 796 cpu_model = kvm_enabled() ? "host" : "POWER7";
9fdf0c29
DG
797 }
798 for (i = 0; i < smp_cpus; i++) {
05769733
AF
799 cpu = cpu_ppc_init(cpu_model);
800 if (cpu == NULL) {
9fdf0c29
DG
801 fprintf(stderr, "Unable to find PowerPC CPU definition\n");
802 exit(1);
803 }
05769733
AF
804 env = &cpu->env;
805
7b565160
DG
806 xics_cpu_setup(spapr->icp, cpu);
807
9fdf0c29
DG
808 /* Set time-base frequency to 512 MHz */
809 cpu_ppc_tb_init(env, TIMEBASE_FREQ);
9fdf0c29 810
2cf3eb6d
FC
811 /* PAPR always has exception vectors in RAM not ROM. To ensure this,
812 * MSR[IP] should never be set.
813 */
814 env->msr_mask &= ~(1 << 6);
048706d9
DG
815
816 /* Tell KVM that we're in PAPR mode */
817 if (kvm_enabled()) {
1bc22652 818 kvmppc_set_papr(cpu);
048706d9
DG
819 }
820
821 qemu_register_reset(spapr_cpu_reset, cpu);
9fdf0c29
DG
822 }
823
824 /* allocate RAM */
f73a2575 825 spapr->ram_limit = ram_size;
354ac20a
DG
826 if (spapr->ram_limit > rma_alloc_size) {
827 ram_addr_t nonrma_base = rma_alloc_size;
828 ram_addr_t nonrma_size = spapr->ram_limit - rma_alloc_size;
829
2c9b15ca 830 memory_region_init_ram(ram, NULL, "ppc_spapr.ram", nonrma_size);
c5705a77 831 vmstate_register_ram_global(ram);
354ac20a
DG
832 memory_region_add_subregion(sysmem, nonrma_base, ram);
833 }
9fdf0c29 834
39ac8455 835 filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, "spapr-rtas.bin");
a3467baa 836 spapr->rtas_size = load_image_targphys(filename, spapr->rtas_addr,
4d8d5467 837 rtas_limit - spapr->rtas_addr);
a3467baa 838 if (spapr->rtas_size < 0) {
39ac8455
DG
839 hw_error("qemu: could not load LPAR rtas '%s'\n", filename);
840 exit(1);
841 }
4d8d5467
BH
842 if (spapr->rtas_size > RTAS_MAX_SIZE) {
843 hw_error("RTAS too big ! 0x%lx bytes (max is 0x%x)\n",
844 spapr->rtas_size, RTAS_MAX_SIZE);
845 exit(1);
846 }
7267c094 847 g_free(filename);
39ac8455 848
74d042e5
DG
849 /* Set up EPOW events infrastructure */
850 spapr_events_init(spapr);
851
ad0ebb91
DG
852 /* Set up IOMMU */
853 spapr_iommu_init();
854
b5cec4c5 855 /* Set up VIO bus */
4040ab72
DG
856 spapr->vio_bus = spapr_vio_bus_init();
857
277f9acf 858 for (i = 0; i < MAX_SERIAL_PORTS; i++) {
4040ab72 859 if (serial_hds[i]) {
d601fac4 860 spapr_vty_create(spapr->vio_bus, serial_hds[i]);
4040ab72
DG
861 }
862 }
9fdf0c29 863
639e8102
DG
864 /* We always have at least the nvram device on VIO */
865 spapr_create_nvram(spapr);
866
3384f95c 867 /* Set up PCI */
fa28f71b
AK
868 spapr_pci_rtas_init();
869
89dfd6e1 870 phb = spapr_create_phb(spapr, 0);
3384f95c 871
277f9acf 872 for (i = 0; i < nb_nics; i++) {
8d90ad90
DG
873 NICInfo *nd = &nd_table[i];
874
875 if (!nd->model) {
7267c094 876 nd->model = g_strdup("ibmveth");
8d90ad90
DG
877 }
878
879 if (strcmp(nd->model, "ibmveth") == 0) {
d601fac4 880 spapr_vlan_create(spapr->vio_bus, nd);
8d90ad90 881 } else {
29b358f9 882 pci_nic_init_nofail(&nd_table[i], phb->bus, nd->model, NULL);
8d90ad90
DG
883 }
884 }
885
6e270446 886 for (i = 0; i <= drive_get_max_bus(IF_SCSI); i++) {
d601fac4 887 spapr_vscsi_create(spapr->vio_bus);
6e270446
BH
888 }
889
f28359d8 890 /* Graphics */
8c9f64df 891 if (spapr_vga_init(phb->bus)) {
3fc5acde 892 spapr->has_graphics = true;
f28359d8
LZ
893 }
894
094b287f 895 if (usb_enabled(spapr->has_graphics)) {
8c9f64df 896 pci_create_simple(phb->bus, -1, "pci-ohci");
35139a59
DG
897 if (spapr->has_graphics) {
898 usbdevice_create("keyboard");
899 usbdevice_create("mouse");
900 }
901 }
902
7f763a5d 903 if (spapr->rma_size < (MIN_RMA_SLOF << 20)) {
4d8d5467
BH
904 fprintf(stderr, "qemu: pSeries SLOF firmware requires >= "
905 "%ldM guest RMA (Real Mode Area memory)\n", MIN_RMA_SLOF);
906 exit(1);
907 }
908
9fdf0c29
DG
909 if (kernel_filename) {
910 uint64_t lowaddr = 0;
911
9fdf0c29
DG
912 kernel_size = load_elf(kernel_filename, translate_kernel_address, NULL,
913 NULL, &lowaddr, NULL, 1, ELF_MACHINE, 0);
914 if (kernel_size < 0) {
a3467baa
DG
915 kernel_size = load_image_targphys(kernel_filename,
916 KERNEL_LOAD_ADDR,
4d8d5467 917 load_limit - KERNEL_LOAD_ADDR);
9fdf0c29
DG
918 }
919 if (kernel_size < 0) {
920 fprintf(stderr, "qemu: could not load kernel '%s'\n",
921 kernel_filename);
922 exit(1);
923 }
924
925 /* load initrd */
926 if (initrd_filename) {
4d8d5467
BH
927 /* Try to locate the initrd in the gap between the kernel
928 * and the firmware. Add a bit of space just in case
929 */
930 initrd_base = (KERNEL_LOAD_ADDR + kernel_size + 0x1ffff) & ~0xffff;
9fdf0c29 931 initrd_size = load_image_targphys(initrd_filename, initrd_base,
4d8d5467 932 load_limit - initrd_base);
9fdf0c29
DG
933 if (initrd_size < 0) {
934 fprintf(stderr, "qemu: could not load initial ram disk '%s'\n",
935 initrd_filename);
936 exit(1);
937 }
938 } else {
939 initrd_base = 0;
940 initrd_size = 0;
941 }
4d8d5467 942 }
a3467baa 943
4d8d5467
BH
944 filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, FW_FILE_NAME);
945 fw_size = load_image_targphys(filename, 0, FW_MAX_SIZE);
946 if (fw_size < 0) {
947 hw_error("qemu: could not load LPAR rtas '%s'\n", filename);
948 exit(1);
949 }
950 g_free(filename);
4d8d5467
BH
951
952 spapr->entry_point = 0x100;
953
9fdf0c29 954 /* Prepare the device tree */
7f763a5d 955 spapr->fdt_skel = spapr_create_fdt_skel(cpu_model,
a3467baa 956 initrd_base, initrd_size,
4d8d5467 957 kernel_size,
74d042e5
DG
958 boot_device, kernel_cmdline,
959 spapr->epow_irq);
a3467baa 960 assert(spapr->fdt_skel != NULL);
9fdf0c29
DG
961}
962
963static QEMUMachine spapr_machine = {
964 .name = "pseries",
965 .desc = "pSeries Logical Partition (PAPR compliant)",
159f8286 966 .is_default = 1,
9fdf0c29 967 .init = ppc_spapr_init,
c8787ad4 968 .reset = ppc_spapr_reset,
2d0d2837 969 .block_default_type = IF_SCSI,
9fdf0c29 970 .max_cpus = MAX_CPUS,
9fdf0c29 971 .no_parallel = 1,
2c9ee029 972 .boot_order = NULL,
9fdf0c29
DG
973};
974
975static void spapr_machine_init(void)
976{
977 qemu_register_machine(&spapr_machine);
978}
979
980machine_init(spapr_machine_init);